process.c 10.4 KB
Newer Older
1 2
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

3 4 5 6
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/mm.h>
#include <linux/smp.h>
7
#include <linux/prctl.h>
8 9
#include <linux/slab.h>
#include <linux/sched.h>
10 11
#include <linux/module.h>
#include <linux/pm.h>
12
#include <linux/clockchips.h>
A
Amerigo Wang 已提交
13
#include <linux/random.h>
A
Avi Kivity 已提交
14
#include <linux/user-return-notifier.h>
15 16
#include <linux/dmi.h>
#include <linux/utsname.h>
17 18 19
#include <linux/stackprotector.h>
#include <linux/tick.h>
#include <linux/cpuidle.h>
20
#include <trace/events/power.h>
21
#include <linux/hw_breakpoint.h>
22
#include <asm/cpu.h>
23
#include <asm/apic.h>
24
#include <asm/syscalls.h>
25 26 27
#include <asm/idle.h>
#include <asm/uaccess.h>
#include <asm/i387.h>
28
#include <asm/fpu-internal.h>
29
#include <asm/debugreg.h>
30
#include <asm/nmi.h>
A
Andy Lutomirski 已提交
31
#include <asm/tlbflush.h>
32

T
Thomas Gleixner 已提交
33 34 35 36 37 38 39
/*
 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
 * no more per-task TSS's. The TSS size is kept cacheline-aligned
 * so they are allowed to end up in the .data..cacheline_aligned
 * section. Since TSS's are completely CPU-local, we want them
 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
 */
40
__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
41
EXPORT_PER_CPU_SYMBOL_GPL(init_tss);
T
Thomas Gleixner 已提交
42

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
#ifdef CONFIG_X86_64
static DEFINE_PER_CPU(unsigned char, is_idle);
static ATOMIC_NOTIFIER_HEAD(idle_notifier);

void idle_notifier_register(struct notifier_block *n)
{
	atomic_notifier_chain_register(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_register);

void idle_notifier_unregister(struct notifier_block *n)
{
	atomic_notifier_chain_unregister(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_unregister);
#endif
Z
Zhao Yakui 已提交
59

60
struct kmem_cache *task_xstate_cachep;
S
Sheng Yang 已提交
61
EXPORT_SYMBOL_GPL(task_xstate_cachep);
62

63 64 65 66
/*
 * this gets called so that we can store lazy state into memory and copy the
 * current task into the new thread.
 */
67 68 69
int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
{
	*dst = *src;
70

71
	dst->thread.fpu_counter = 0;
72 73 74
	dst->thread.fpu.has_fpu = 0;
	dst->thread.fpu.last_cpu = ~0;
	dst->thread.fpu.state = NULL;
75 76 77 78
	if (tsk_used_math(src)) {
		int err = fpu_alloc(&dst->thread.fpu);
		if (err)
			return err;
79
		fpu_copy(dst, src);
80
	}
81 82 83
	return 0;
}

84
void free_thread_xstate(struct task_struct *tsk)
85
{
86
	fpu_free(&tsk->thread.fpu);
87 88
}

89
void arch_release_task_struct(struct task_struct *tsk)
90
{
91
	free_thread_xstate(tsk);
92 93 94 95 96 97 98
}

void arch_task_cache_init(void)
{
        task_xstate_cachep =
        	kmem_cache_create("task_xstate", xstate_size,
				  __alignof__(union thread_xstate),
V
Vegard Nossum 已提交
99
				  SLAB_PANIC | SLAB_NOTRACK, NULL);
100
	setup_xstate_comp();
101
}
102

103 104 105 106 107 108 109
/*
 * Free current thread data structures etc..
 */
void exit_thread(void)
{
	struct task_struct *me = current;
	struct thread_struct *t = &me->thread;
110
	unsigned long *bp = t->io_bitmap_ptr;
111

112
	if (bp) {
113 114 115 116 117 118 119 120 121 122
		struct tss_struct *tss = &per_cpu(init_tss, get_cpu());

		t->io_bitmap_ptr = NULL;
		clear_thread_flag(TIF_IO_BITMAP);
		/*
		 * Careful, clear this in the TSS too:
		 */
		memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
		t->io_bitmap_max = 0;
		put_cpu();
123
		kfree(bp);
124
	}
125 126

	drop_fpu(me);
127 128 129 130 131 132
}

void flush_thread(void)
{
	struct task_struct *tsk = current;

133
	flush_ptrace_hw_breakpoint(tsk);
134
	memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
135 136 137 138 139
	drop_init_fpu(tsk);
	/*
	 * Free the FPU state for non xsave platforms. They get reallocated
	 * lazily at the first use.
	 */
140
	if (!use_eager_fpu())
141
		free_thread_xstate(tsk);
142 143 144 145
}

static void hard_disable_TSC(void)
{
A
Andy Lutomirski 已提交
146
	cr4_set_bits(X86_CR4_TSD);
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
}

void disable_TSC(void)
{
	preempt_disable();
	if (!test_and_set_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_disable_TSC();
	preempt_enable();
}

static void hard_enable_TSC(void)
{
A
Andy Lutomirski 已提交
163
	cr4_clear_bits(X86_CR4_TSD);
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
}

static void enable_TSC(void)
{
	preempt_disable();
	if (test_and_clear_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_enable_TSC();
	preempt_enable();
}

int get_tsc_mode(unsigned long adr)
{
	unsigned int val;

	if (test_thread_flag(TIF_NOTSC))
		val = PR_TSC_SIGSEGV;
	else
		val = PR_TSC_ENABLE;

	return put_user(val, (unsigned int __user *)adr);
}

int set_tsc_mode(unsigned int val)
{
	if (val == PR_TSC_SIGSEGV)
		disable_TSC();
	else if (val == PR_TSC_ENABLE)
		enable_TSC();
	else
		return -EINVAL;

	return 0;
}

void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
		      struct tss_struct *tss)
{
	struct thread_struct *prev, *next;

	prev = &prev_p->thread;
	next = &next_p->thread;

P
Peter Zijlstra 已提交
210 211 212 213 214 215 216 217 218 219
	if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
	    test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
		unsigned long debugctl = get_debugctlmsr();

		debugctl &= ~DEBUGCTLMSR_BTF;
		if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
			debugctl |= DEBUGCTLMSR_BTF;

		update_debugctlmsr(debugctl);
	}
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242

	if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
	    test_tsk_thread_flag(next_p, TIF_NOTSC)) {
		/* prev and next are different */
		if (test_tsk_thread_flag(next_p, TIF_NOTSC))
			hard_disable_TSC();
		else
			hard_enable_TSC();
	}

	if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
		/*
		 * Copy the relevant range of the IO bitmap.
		 * Normally this is 128 bytes or less:
		 */
		memcpy(tss->io_bitmap, next->io_bitmap_ptr,
		       max(prev->io_bitmap_max, next->io_bitmap_max));
	} else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
		/*
		 * Clear any possible leftover bits:
		 */
		memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
	}
A
Avi Kivity 已提交
243
	propagate_user_return_notify(prev_p, next_p);
244 245
}

246 247 248
/*
 * Idle related variables and functions
 */
249
unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
250 251
EXPORT_SYMBOL(boot_option_idle_override);

252
static void (*x86_idle)(void);
253

254 255 256 257 258 259 260 261 262 263
#ifndef CONFIG_SMP
static inline void play_dead(void)
{
	BUG();
}
#endif

#ifdef CONFIG_X86_64
void enter_idle(void)
{
264
	this_cpu_write(is_idle, 1);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
}

static void __exit_idle(void)
{
	if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
		return;
	atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
}

/* Called from interrupts to signify idle end */
void exit_idle(void)
{
	/* idle loop has pid 0 */
	if (current->pid)
		return;
	__exit_idle();
}
#endif

T
Thomas Gleixner 已提交
285 286 287 288 289
void arch_cpu_idle_enter(void)
{
	local_touch_nmi();
	enter_idle();
}
290

T
Thomas Gleixner 已提交
291 292 293 294
void arch_cpu_idle_exit(void)
{
	__exit_idle();
}
295

T
Thomas Gleixner 已提交
296 297 298 299
void arch_cpu_idle_dead(void)
{
	play_dead();
}
300

T
Thomas Gleixner 已提交
301 302 303 304 305
/*
 * Called from the generic idle code.
 */
void arch_cpu_idle(void)
{
306
	x86_idle();
307 308
}

309
/*
T
Thomas Gleixner 已提交
310
 * We use this if we don't have any better idle routine..
311 312 313
 */
void default_idle(void)
{
314
	trace_cpu_idle_rcuidle(1, smp_processor_id());
T
Thomas Gleixner 已提交
315
	safe_halt();
316
	trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
317
}
318
#ifdef CONFIG_APM_MODULE
319 320 321
EXPORT_SYMBOL(default_idle);
#endif

322 323
#ifdef CONFIG_XEN
bool xen_set_default_idle(void)
324
{
325
	bool ret = !!x86_idle;
326

327
	x86_idle = default_idle;
328 329 330

	return ret;
}
331
#endif
332 333 334 335 336 337
void stop_this_cpu(void *dummy)
{
	local_irq_disable();
	/*
	 * Remove this CPU:
	 */
338
	set_cpu_online(smp_processor_id(), false);
339 340
	disable_local_APIC();

341 342
	for (;;)
		halt();
343 344
}

345 346
bool amd_e400_c1e_detected;
EXPORT_SYMBOL(amd_e400_c1e_detected);
347

348
static cpumask_var_t amd_e400_c1e_mask;
349

350
void amd_e400_remove_cpu(int cpu)
351
{
352 353
	if (amd_e400_c1e_mask != NULL)
		cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
354 355
}

356
/*
357
 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
358 359 360
 * pending message MSR. If we detect C1E, then we handle it the same
 * way as C3 power states (local apic timer and TSC stop)
 */
361
static void amd_e400_idle(void)
362
{
363
	if (!amd_e400_c1e_detected) {
364 365 366
		u32 lo, hi;

		rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
367

368
		if (lo & K8_INTP_C1E_ACTIVE_MASK) {
369
			amd_e400_c1e_detected = true;
370
			if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
371
				mark_tsc_unstable("TSC halt in AMD C1E");
372
			pr_info("System has AMD C1E enabled\n");
373 374 375
		}
	}

376
	if (amd_e400_c1e_detected) {
377 378
		int cpu = smp_processor_id();

379 380
		if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
			cpumask_set_cpu(cpu, amd_e400_c1e_mask);
381
			/*
382
			 * Force broadcast so ACPI can not interfere.
383
			 */
384 385
			clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
					   &cpu);
386
			pr_info("Switch to broadcast mode on CPU%d\n", cpu);
387 388
		}
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
389

390
		default_idle();
391 392 393 394 395

		/*
		 * The switch back from broadcast mode needs to be
		 * called with interrupts disabled.
		 */
396 397 398
		local_irq_disable();
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
		local_irq_enable();
399 400 401 402
	} else
		default_idle();
}

403
void select_idle_routine(const struct cpuinfo_x86 *c)
404
{
405
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
406
	if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
407
		pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
408
#endif
T
Thomas Gleixner 已提交
409
	if (x86_idle || boot_option_idle_override == IDLE_POLL)
T
Thomas Gleixner 已提交
410 411
		return;

412
	if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
413
		/* E400: APIC timer interrupt does not wake up CPU from C1e */
414
		pr_info("using AMD E400 aware idle routine\n");
415
		x86_idle = amd_e400_idle;
T
Thomas Gleixner 已提交
416
	} else
417
		x86_idle = default_idle;
418 419
}

420
void __init init_amd_e400_c1e_mask(void)
421
{
422
	/* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
423
	if (x86_idle == amd_e400_idle)
424
		zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
425 426
}

427 428
static int __init idle_setup(char *str)
{
429 430 431
	if (!str)
		return -EINVAL;

432
	if (!strcmp(str, "poll")) {
433
		pr_info("using polling idle threads\n");
434
		boot_option_idle_override = IDLE_POLL;
T
Thomas Gleixner 已提交
435
		cpu_idle_poll_ctrl(true);
436
	} else if (!strcmp(str, "halt")) {
Z
Zhao Yakui 已提交
437 438 439 440 441 442 443
		/*
		 * When the boot option of idle=halt is added, halt is
		 * forced to be used for CPU idle. In such case CPU C2/C3
		 * won't be used again.
		 * To continue to load the CPU idle driver, don't touch
		 * the boot_option_idle_override.
		 */
444
		x86_idle = default_idle;
445
		boot_option_idle_override = IDLE_HALT;
446 447 448 449 450 451 452
	} else if (!strcmp(str, "nomwait")) {
		/*
		 * If the boot option of "idle=nomwait" is added,
		 * it means that mwait will be disabled for CPU C2/C3
		 * states. In such case it won't touch the variable
		 * of boot_option_idle_override.
		 */
453
		boot_option_idle_override = IDLE_NOMWAIT;
Z
Zhao Yakui 已提交
454
	} else
455 456 457 458 459 460
		return -1;

	return 0;
}
early_param("idle", idle_setup);

A
Amerigo Wang 已提交
461 462 463 464 465 466 467 468 469 470 471 472 473
unsigned long arch_align_stack(unsigned long sp)
{
	if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
		sp -= get_random_int() % 8192;
	return sp & ~0xf;
}

unsigned long arch_randomize_brk(struct mm_struct *mm)
{
	unsigned long range_end = mm->brk + 0x02000000;
	return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
}