process.c 17.5 KB
Newer Older
1 2
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

3 4 5 6
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/mm.h>
#include <linux/smp.h>
7
#include <linux/prctl.h>
8 9
#include <linux/slab.h>
#include <linux/sched.h>
10 11
#include <linux/module.h>
#include <linux/pm.h>
12
#include <linux/clockchips.h>
A
Amerigo Wang 已提交
13
#include <linux/random.h>
A
Avi Kivity 已提交
14
#include <linux/user-return-notifier.h>
15 16
#include <linux/dmi.h>
#include <linux/utsname.h>
17 18 19
#include <linux/stackprotector.h>
#include <linux/tick.h>
#include <linux/cpuidle.h>
20
#include <trace/events/power.h>
21
#include <linux/hw_breakpoint.h>
22
#include <asm/cpu.h>
23
#include <asm/apic.h>
24
#include <asm/syscalls.h>
25 26 27
#include <asm/idle.h>
#include <asm/uaccess.h>
#include <asm/i387.h>
28
#include <asm/fpu-internal.h>
29
#include <asm/debugreg.h>
30 31
#include <asm/nmi.h>

T
Thomas Gleixner 已提交
32 33 34 35 36 37 38 39 40
/*
 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
 * no more per-task TSS's. The TSS size is kept cacheline-aligned
 * so they are allowed to end up in the .data..cacheline_aligned
 * section. Since TSS's are completely CPU-local, we want them
 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
 */
DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
#ifdef CONFIG_X86_64
static DEFINE_PER_CPU(unsigned char, is_idle);
static ATOMIC_NOTIFIER_HEAD(idle_notifier);

void idle_notifier_register(struct notifier_block *n)
{
	atomic_notifier_chain_register(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_register);

void idle_notifier_unregister(struct notifier_block *n)
{
	atomic_notifier_chain_unregister(&idle_notifier, n);
}
EXPORT_SYMBOL_GPL(idle_notifier_unregister);
#endif
Z
Zhao Yakui 已提交
57

58
struct kmem_cache *task_xstate_cachep;
S
Sheng Yang 已提交
59
EXPORT_SYMBOL_GPL(task_xstate_cachep);
60

61 62 63 64
/*
 * this gets called so that we can store lazy state into memory and copy the
 * current task into the new thread.
 */
65 66
int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
{
67 68
	int ret;

69 70
	unlazy_fpu(src);

71
	*dst = *src;
72 73 74 75 76 77
	if (fpu_allocated(&src->thread.fpu)) {
		memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
		ret = fpu_alloc(&dst->thread.fpu);
		if (ret)
			return ret;
		fpu_copy(&dst->thread.fpu, &src->thread.fpu);
78
	}
79 80 81
	return 0;
}

82
void free_thread_xstate(struct task_struct *tsk)
83
{
84
	fpu_free(&tsk->thread.fpu);
85 86
}

87
void arch_release_task_struct(struct task_struct *tsk)
88
{
89
	free_thread_xstate(tsk);
90 91 92 93 94 95 96
}

void arch_task_cache_init(void)
{
        task_xstate_cachep =
        	kmem_cache_create("task_xstate", xstate_size,
				  __alignof__(union thread_xstate),
V
Vegard Nossum 已提交
97
				  SLAB_PANIC | SLAB_NOTRACK, NULL);
98
}
99

100 101 102 103 104 105 106
/*
 * Free current thread data structures etc..
 */
void exit_thread(void)
{
	struct task_struct *me = current;
	struct thread_struct *t = &me->thread;
107
	unsigned long *bp = t->io_bitmap_ptr;
108

109
	if (bp) {
110 111 112 113 114 115 116 117 118 119
		struct tss_struct *tss = &per_cpu(init_tss, get_cpu());

		t->io_bitmap_ptr = NULL;
		clear_thread_flag(TIF_IO_BITMAP);
		/*
		 * Careful, clear this in the TSS too:
		 */
		memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
		t->io_bitmap_max = 0;
		put_cpu();
120
		kfree(bp);
121
	}
122 123

	drop_fpu(me);
124 125
}

126 127
void show_regs_common(void)
{
128
	const char *vendor, *product, *board;
129

130 131 132
	vendor = dmi_get_system_info(DMI_SYS_VENDOR);
	if (!vendor)
		vendor = "";
133 134 135
	product = dmi_get_system_info(DMI_PRODUCT_NAME);
	if (!product)
		product = "";
136

137 138 139
	/* Board Name is optional */
	board = dmi_get_system_info(DMI_BOARD_NAME);

140 141 142 143 144 145 146 147
	printk(KERN_DEFAULT "Pid: %d, comm: %.20s %s %s %.*s %s %s%s%s\n",
	       current->pid, current->comm, print_tainted(),
	       init_utsname()->release,
	       (int)strcspn(init_utsname()->version, " "),
	       init_utsname()->version,
	       vendor, product,
	       board ? "/" : "",
	       board ? board : "");
148 149
}

150 151 152 153
void flush_thread(void)
{
	struct task_struct *tsk = current;

154
	flush_ptrace_hw_breakpoint(tsk);
155
	memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
156
	drop_fpu(tsk);
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
}

static void hard_disable_TSC(void)
{
	write_cr4(read_cr4() | X86_CR4_TSD);
}

void disable_TSC(void)
{
	preempt_disable();
	if (!test_and_set_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_disable_TSC();
	preempt_enable();
}

static void hard_enable_TSC(void)
{
	write_cr4(read_cr4() & ~X86_CR4_TSD);
}

static void enable_TSC(void)
{
	preempt_disable();
	if (test_and_clear_thread_flag(TIF_NOTSC))
		/*
		 * Must flip the CPU state synchronously with
		 * TIF_NOTSC in the current running context.
		 */
		hard_enable_TSC();
	preempt_enable();
}

int get_tsc_mode(unsigned long adr)
{
	unsigned int val;

	if (test_thread_flag(TIF_NOTSC))
		val = PR_TSC_SIGSEGV;
	else
		val = PR_TSC_ENABLE;

	return put_user(val, (unsigned int __user *)adr);
}

int set_tsc_mode(unsigned int val)
{
	if (val == PR_TSC_SIGSEGV)
		disable_TSC();
	else if (val == PR_TSC_ENABLE)
		enable_TSC();
	else
		return -EINVAL;

	return 0;
}

void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
		      struct tss_struct *tss)
{
	struct thread_struct *prev, *next;

	prev = &prev_p->thread;
	next = &next_p->thread;

P
Peter Zijlstra 已提交
225 226 227 228 229 230 231 232 233 234
	if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
	    test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
		unsigned long debugctl = get_debugctlmsr();

		debugctl &= ~DEBUGCTLMSR_BTF;
		if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
			debugctl |= DEBUGCTLMSR_BTF;

		update_debugctlmsr(debugctl);
	}
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257

	if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
	    test_tsk_thread_flag(next_p, TIF_NOTSC)) {
		/* prev and next are different */
		if (test_tsk_thread_flag(next_p, TIF_NOTSC))
			hard_disable_TSC();
		else
			hard_enable_TSC();
	}

	if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
		/*
		 * Copy the relevant range of the IO bitmap.
		 * Normally this is 128 bytes or less:
		 */
		memcpy(tss->io_bitmap, next->io_bitmap_ptr,
		       max(prev->io_bitmap_max, next->io_bitmap_max));
	} else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
		/*
		 * Clear any possible leftover bits:
		 */
		memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
	}
A
Avi Kivity 已提交
258
	propagate_user_return_notify(prev_p, next_p);
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
}

int sys_fork(struct pt_regs *regs)
{
	return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
}

/*
 * This is trivial, and on the face of it looks like it
 * could equally well be done in user mode.
 *
 * Not so, for quite unobvious reasons - register pressure.
 * In user mode vfork() cannot have a stack frame, and if
 * done by calling the "clone()" system call directly, you
 * do not have enough call-clobbered registers to hold all
 * the information you need.
 */
int sys_vfork(struct pt_regs *regs)
{
	return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
		       NULL, NULL);
}

B
Brian Gerst 已提交
282 283 284 285 286 287 288 289 290
long
sys_clone(unsigned long clone_flags, unsigned long newsp,
	  void __user *parent_tid, void __user *child_tid, struct pt_regs *regs)
{
	if (!newsp)
		newsp = regs->sp;
	return do_fork(clone_flags, newsp, regs, 0, parent_tid, child_tid);
}

B
Brian Gerst 已提交
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
/*
 * This gets run with %si containing the
 * function to call, and %di containing
 * the "args".
 */
extern void kernel_thread_helper(void);

/*
 * Create a kernel thread
 */
int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags)
{
	struct pt_regs regs;

	memset(&regs, 0, sizeof(regs));

	regs.si = (unsigned long) fn;
	regs.di = (unsigned long) arg;

#ifdef CONFIG_X86_32
	regs.ds = __USER_DS;
	regs.es = __USER_DS;
	regs.fs = __KERNEL_PERCPU;
	regs.gs = __KERNEL_STACK_CANARY;
315 316
#else
	regs.ss = __KERNEL_DS;
B
Brian Gerst 已提交
317 318 319 320 321
#endif

	regs.orig_ax = -1;
	regs.ip = (unsigned long) kernel_thread_helper;
	regs.cs = __KERNEL_CS | get_kernel_rpl();
322
	regs.flags = X86_EFLAGS_IF | X86_EFLAGS_BIT1;
B
Brian Gerst 已提交
323 324 325 326 327

	/* Ok, create the new process.. */
	return do_fork(flags | CLONE_VM | CLONE_UNTRACED, 0, &regs, 0, NULL, NULL);
}
EXPORT_SYMBOL(kernel_thread);
328

B
Brian Gerst 已提交
329 330 331
/*
 * sys_execve() executes a new program.
 */
332 333 334
long sys_execve(const char __user *name,
		const char __user *const __user *argv,
		const char __user *const __user *envp, struct pt_regs *regs)
B
Brian Gerst 已提交
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
{
	long error;
	char *filename;

	filename = getname(name);
	error = PTR_ERR(filename);
	if (IS_ERR(filename))
		return error;
	error = do_execve(filename, argv, envp, regs);

#ifdef CONFIG_X86_32
	if (error == 0) {
		/* Make sure we don't return using sysenter.. */
                set_thread_flag(TIF_IRET);
        }
#endif

	putname(filename);
	return error;
}
355

356 357 358
/*
 * Idle related variables and functions
 */
359
unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
360 361 362 363 364 365
EXPORT_SYMBOL(boot_option_idle_override);

/*
 * Powermanagement idle function, if any..
 */
void (*pm_idle)(void);
366
#ifdef CONFIG_APM_MODULE
367
EXPORT_SYMBOL(pm_idle);
368
#endif
369 370 371 372 373 374

static inline int hlt_use_halt(void)
{
	return 1;
}

375 376 377 378 379 380 381 382 383 384
#ifndef CONFIG_SMP
static inline void play_dead(void)
{
	BUG();
}
#endif

#ifdef CONFIG_X86_64
void enter_idle(void)
{
385
	this_cpu_write(is_idle, 1);
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
	atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
}

static void __exit_idle(void)
{
	if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
		return;
	atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
}

/* Called from interrupts to signify idle end */
void exit_idle(void)
{
	/* idle loop has pid 0 */
	if (current->pid)
		return;
	__exit_idle();
}
#endif

/*
 * The idle thread. There's no useful work to be
 * done, so just try to conserve power and have a
 * low exit latency (ie sit in a loop waiting for
 * somebody to say that they'd like to reschedule)
 */
void cpu_idle(void)
{
	/*
	 * If we're the non-boot CPU, nothing set the stack canary up
	 * for us.  CPU0 already has it initialized but no harm in
	 * doing it again.  This is a good place for updating it, as
	 * we wont ever return from this function (so the invalid
	 * canaries already on the stack wont ever trigger).
	 */
	boot_init_stack_canary();
	current_thread_info()->status |= TS_POLLING;

	while (1) {
		tick_nohz_idle_enter();

		while (!need_resched()) {
			rmb();

			if (cpu_is_offline(smp_processor_id()))
				play_dead();

			/*
			 * Idle routines should keep interrupts disabled
			 * from here on, until they go to idle.
			 * Otherwise, idle callbacks can misfire.
			 */
			local_touch_nmi();
			local_irq_disable();

			enter_idle();

			/* Don't trace irqs off for idle */
			stop_critical_timings();

			/* enter_idle() needs rcu for notifiers */
			rcu_idle_enter();

			if (cpuidle_idle_call())
				pm_idle();

			rcu_idle_exit();
			start_critical_timings();

			/* In many cases the interrupt that ended idle
			   has already called exit_idle. But some idle
			   loops can be woken up without interrupt. */
			__exit_idle();
		}

		tick_nohz_idle_exit();
		preempt_enable_no_resched();
		schedule();
		preempt_disable();
	}
}

468 469 470 471 472 473 474
/*
 * We use this if we don't have any better
 * idle routine..
 */
void default_idle(void)
{
	if (hlt_use_halt()) {
475 476
		trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id());
		trace_cpu_idle_rcuidle(1, smp_processor_id());
477 478 479 480 481 482 483 484 485 486 487 488
		current_thread_info()->status &= ~TS_POLLING;
		/*
		 * TS_POLLING-cleared state must be visible before we
		 * test NEED_RESCHED:
		 */
		smp_mb();

		if (!need_resched())
			safe_halt();	/* enables interrupts racelessly */
		else
			local_irq_enable();
		current_thread_info()->status |= TS_POLLING;
489 490
		trace_power_end_rcuidle(smp_processor_id());
		trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
491 492 493 494 495 496
	} else {
		local_irq_enable();
		/* loop is done by the caller */
		cpu_relax();
	}
}
497
#ifdef CONFIG_APM_MODULE
498 499 500
EXPORT_SYMBOL(default_idle);
#endif

501 502 503 504 505 506 507 508
bool set_pm_idle_to_default(void)
{
	bool ret = !!pm_idle;

	pm_idle = default_idle;

	return ret;
}
509 510 511 512 513 514
void stop_this_cpu(void *dummy)
{
	local_irq_disable();
	/*
	 * Remove this CPU:
	 */
515
	set_cpu_online(smp_processor_id(), false);
516 517 518 519 520 521 522 523
	disable_local_APIC();

	for (;;) {
		if (hlt_works(smp_processor_id()))
			halt();
	}
}

524 525 526 527
/* Default MONITOR/MWAIT with no hints, used for default C1 state */
static void mwait_idle(void)
{
	if (!need_resched()) {
528 529
		trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id());
		trace_cpu_idle_rcuidle(1, smp_processor_id());
530
		if (this_cpu_has(X86_FEATURE_CLFLUSH_MONITOR))
531 532
			clflush((void *)&current_thread_info()->flags);

533 534 535 536 537 538
		__monitor((void *)&current_thread_info()->flags, 0, 0);
		smp_mb();
		if (!need_resched())
			__sti_mwait(0, 0);
		else
			local_irq_enable();
539 540
		trace_power_end_rcuidle(smp_processor_id());
		trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
541 542 543 544 545 546 547 548 549 550 551
	} else
		local_irq_enable();
}

/*
 * On SMP it's slightly faster (but much more power-consuming!)
 * to poll the ->work.need_resched flag instead of waiting for the
 * cross-CPU IPI to arrive. Use this option with caution.
 */
static void poll_idle(void)
{
552 553
	trace_power_start_rcuidle(POWER_CSTATE, 0, smp_processor_id());
	trace_cpu_idle_rcuidle(0, smp_processor_id());
554
	local_irq_enable();
555 556
	while (!need_resched())
		cpu_relax();
557 558
	trace_power_end_rcuidle(smp_processor_id());
	trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
559 560
}

561 562 563 564 565 566 567 568 569 570 571 572
/*
 * mwait selection logic:
 *
 * It depends on the CPU. For AMD CPUs that support MWAIT this is
 * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
 * then depend on a clock divisor and current Pstate of the core. If
 * all cores of a processor are in halt state (C1) the processor can
 * enter the C1E (C1 enhanced) state. If mwait is used this will never
 * happen.
 *
 * idle=mwait overrides this decision and forces the usage of mwait.
 */
573 574 575 576 577

#define MWAIT_INFO			0x05
#define MWAIT_ECX_EXTENDED_INFO		0x01
#define MWAIT_EDX_C1			0xf0

578
int mwait_usable(const struct cpuinfo_x86 *c)
579
{
580 581
	u32 eax, ebx, ecx, edx;

582
	/* Use mwait if idle=mwait boot option is given */
583
	if (boot_option_idle_override == IDLE_FORCE_MWAIT)
584 585
		return 1;

586 587 588 589 590 591 592
	/*
	 * Any idle= boot option other than idle=mwait means that we must not
	 * use mwait. Eg: idle=halt or idle=poll or idle=nomwait
	 */
	if (boot_option_idle_override != IDLE_NO_OVERRIDE)
		return 0;

593 594 595 596 597 598 599 600 601 602 603 604 605
	if (c->cpuid_level < MWAIT_INFO)
		return 0;

	cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
	/* Check, whether EDX has extended info about MWAIT */
	if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
		return 1;

	/*
	 * edx enumeratios MONITOR/MWAIT extensions. Check, whether
	 * C1  supports MWAIT
	 */
	return (edx & MWAIT_EDX_C1);
606 607
}

608 609
bool amd_e400_c1e_detected;
EXPORT_SYMBOL(amd_e400_c1e_detected);
610

611
static cpumask_var_t amd_e400_c1e_mask;
612

613
void amd_e400_remove_cpu(int cpu)
614
{
615 616
	if (amd_e400_c1e_mask != NULL)
		cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
617 618
}

619
/*
620
 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
621 622 623
 * pending message MSR. If we detect C1E, then we handle it the same
 * way as C3 power states (local apic timer and TSC stop)
 */
624
static void amd_e400_idle(void)
625 626 627 628
{
	if (need_resched())
		return;

629
	if (!amd_e400_c1e_detected) {
630 631 632
		u32 lo, hi;

		rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
633

634
		if (lo & K8_INTP_C1E_ACTIVE_MASK) {
635
			amd_e400_c1e_detected = true;
636
			if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
637
				mark_tsc_unstable("TSC halt in AMD C1E");
638
			pr_info("System has AMD C1E enabled\n");
639 640 641
		}
	}

642
	if (amd_e400_c1e_detected) {
643 644
		int cpu = smp_processor_id();

645 646
		if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
			cpumask_set_cpu(cpu, amd_e400_c1e_mask);
647
			/*
648
			 * Force broadcast so ACPI can not interfere.
649
			 */
650 651
			clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
					   &cpu);
652
			pr_info("Switch to broadcast mode on CPU%d\n", cpu);
653 654
		}
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
655

656
		default_idle();
657 658 659 660 661 662 663 664

		/*
		 * The switch back from broadcast mode needs to be
		 * called with interrupts disabled.
		 */
		 local_irq_disable();
		 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
		 local_irq_enable();
665 666 667 668
	} else
		default_idle();
}

669 670
void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
{
671
#ifdef CONFIG_SMP
672
	if (pm_idle == poll_idle && smp_num_siblings > 1) {
673
		pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
674 675
	}
#endif
T
Thomas Gleixner 已提交
676 677 678
	if (pm_idle)
		return;

679
	if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
680 681 682
		/*
		 * One CPU supports mwait => All CPUs supports mwait
		 */
683
		pr_info("using mwait in idle threads\n");
T
Thomas Gleixner 已提交
684
		pm_idle = mwait_idle;
685 686
	} else if (cpu_has_amd_erratum(amd_erratum_400)) {
		/* E400: APIC timer interrupt does not wake up CPU from C1e */
687
		pr_info("using AMD E400 aware idle routine\n");
688
		pm_idle = amd_e400_idle;
T
Thomas Gleixner 已提交
689 690
	} else
		pm_idle = default_idle;
691 692
}

693
void __init init_amd_e400_c1e_mask(void)
694
{
695 696 697
	/* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
	if (pm_idle == amd_e400_idle)
		zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
698 699
}

700 701
static int __init idle_setup(char *str)
{
702 703 704
	if (!str)
		return -EINVAL;

705
	if (!strcmp(str, "poll")) {
706
		pr_info("using polling idle threads\n");
707
		pm_idle = poll_idle;
708 709 710
		boot_option_idle_override = IDLE_POLL;
	} else if (!strcmp(str, "mwait")) {
		boot_option_idle_override = IDLE_FORCE_MWAIT;
711
		WARN_ONCE(1, "\"idle=mwait\" will be removed in 2012\n");
712
	} else if (!strcmp(str, "halt")) {
Z
Zhao Yakui 已提交
713 714 715 716 717 718 719 720
		/*
		 * When the boot option of idle=halt is added, halt is
		 * forced to be used for CPU idle. In such case CPU C2/C3
		 * won't be used again.
		 * To continue to load the CPU idle driver, don't touch
		 * the boot_option_idle_override.
		 */
		pm_idle = default_idle;
721
		boot_option_idle_override = IDLE_HALT;
722 723 724 725 726 727 728
	} else if (!strcmp(str, "nomwait")) {
		/*
		 * If the boot option of "idle=nomwait" is added,
		 * it means that mwait will be disabled for CPU C2/C3
		 * states. In such case it won't touch the variable
		 * of boot_option_idle_override.
		 */
729
		boot_option_idle_override = IDLE_NOMWAIT;
Z
Zhao Yakui 已提交
730
	} else
731 732 733 734 735 736
		return -1;

	return 0;
}
early_param("idle", idle_setup);

A
Amerigo Wang 已提交
737 738 739 740 741 742 743 744 745 746 747 748 749
unsigned long arch_align_stack(unsigned long sp)
{
	if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
		sp -= get_random_int() % 8192;
	return sp & ~0xf;
}

unsigned long arch_randomize_brk(struct mm_struct *mm)
{
	unsigned long range_end = mm->brk + 0x02000000;
	return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
}