i915_gem_execbuffer.c 47.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35
#include <linux/uaccess.h>
36

37 38
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
39
#define  __EXEC_OBJECT_NEEDS_MAP (1<<29)
40
#define  __EXEC_OBJECT_NEEDS_BIAS (1<<28)
41
#define  __EXEC_OBJECT_PURGEABLE (1<<27)
42 43

#define BATCH_OFFSET_BIAS (256*1024)
44

45 46
struct eb_vmas {
	struct list_head vmas;
47
	int and;
48
	union {
49
		struct i915_vma *lut[0];
50 51
		struct hlist_head buckets[0];
	};
52 53
};

54
static struct eb_vmas *
B
Ben Widawsky 已提交
55
eb_create(struct drm_i915_gem_execbuffer2 *args)
56
{
57
	struct eb_vmas *eb = NULL;
58 59

	if (args->flags & I915_EXEC_HANDLE_LUT) {
60
		unsigned size = args->buffer_count;
61 62
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
63 64 65 66
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
67 68
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
69
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
70 71 72
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
73
			     sizeof(struct eb_vmas),
74 75 76 77 78 79 80 81
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

82
	INIT_LIST_HEAD(&eb->vmas);
83 84 85 86
	return eb;
}

static void
87
eb_reset(struct eb_vmas *eb)
88
{
89 90
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
91 92
}

93
static int
94 95 96 97 98
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
99
{
100 101
	struct drm_i915_gem_object *obj;
	struct list_head objects;
102
	int i, ret;
103

104
	INIT_LIST_HEAD(&objects);
105
	spin_lock(&file->table_lock);
106 107
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
108
	for (i = 0; i < args->buffer_count; i++) {
109 110 111 112 113
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
114
			ret = -ENOENT;
115
			goto err;
116 117
		}

118
		if (!list_empty(&obj->obj_exec_link)) {
119 120 121
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
122
			ret = -EINVAL;
123
			goto err;
124 125 126
		}

		drm_gem_object_reference(&obj->base);
127 128 129
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
130

131
	i = 0;
132
	while (!list_empty(&objects)) {
133
		struct i915_vma *vma;
134

135 136 137 138
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

139 140 141 142 143 144 145 146
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
147
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
148 149 150
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
151
			goto err;
152 153
		}

154
		/* Transfer ownership from the objects list to the vmas list. */
155
		list_add_tail(&vma->exec_list, &eb->vmas);
156
		list_del_init(&obj->obj_exec_link);
157 158

		vma->exec_entry = &exec[i];
159
		if (eb->and < 0) {
160
			eb->lut[i] = vma;
161 162
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
163 164
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
165 166
				       &eb->buckets[handle & eb->and]);
		}
167
		++i;
168 169
	}

170
	return 0;
171 172


173
err:
174 175 176 177 178
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
179
		drm_gem_object_unreference(&obj->base);
180
	}
181 182 183 184 185
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

186
	return ret;
187 188
}

189
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
190
{
191 192 193 194 195 196 197
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
		struct hlist_node *node;
198

199 200
		head = &eb->buckets[handle & eb->and];
		hlist_for_each(node, head) {
201
			struct i915_vma *vma;
202

203 204 205
			vma = hlist_entry(node, struct i915_vma, exec_node);
			if (vma->exec_handle == handle)
				return vma;
206 207 208
		}
		return NULL;
	}
209 210
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
226
		vma->pin_count--;
227

228 229 230 231 232 233
	if (entry->flags & __EXEC_OBJECT_PURGEABLE)
		obj->madv = I915_MADV_DONTNEED;

	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE |
			  __EXEC_OBJECT_HAS_PIN |
			  __EXEC_OBJECT_PURGEABLE);
234 235 236 237
}

static void eb_destroy(struct eb_vmas *eb)
{
238 239
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
240

241 242
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
243
				       exec_list);
244
		list_del_init(&vma->exec_list);
245
		i915_gem_execbuffer_unreserve_vma(vma);
246
		drm_gem_object_unreference(&vma->obj->base);
247
	}
248 249 250
	kfree(eb);
}

251 252
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
253 254
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
255 256 257
		obj->cache_level != I915_CACHE_NONE);
}

258 259
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
260 261
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
262
{
263
	struct drm_device *dev = obj->base.dev;
264
	uint32_t page_offset = offset_in_page(reloc->offset);
B
Ben Widawsky 已提交
265
	uint64_t delta = reloc->delta + target_offset;
266
	char *vaddr;
267
	int ret;
268

269
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
270 271 272 273 274
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
275
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
276 277 278 279 280 281 282 283 284 285

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
286
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
287 288
	}

289 290 291 292 293 294 295
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
296 297
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
298 299 300
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
301
	uint64_t delta = reloc->delta + target_offset;
302
	uint64_t offset;
303
	void __iomem *reloc_page;
304
	int ret;
305 306 307 308 309 310 311 312 313 314

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
315 316
	offset = i915_gem_obj_ggtt_offset(obj);
	offset += reloc->offset;
317
	reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
318 319
					      offset & PAGE_MASK);
	iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
320 321

	if (INTEL_INFO(dev)->gen >= 8) {
322
		offset += sizeof(uint32_t);
323

324
		if (offset_in_page(offset) == 0) {
325
			io_mapping_unmap_atomic(reloc_page);
326 327 328
			reloc_page =
				io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
							 offset);
329 330
		}

331 332
		iowrite32(upper_32_bits(delta),
			  reloc_page + offset_in_page(offset));
333 334
	}

335 336 337 338 339
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
static void
clflush_write32(void *addr, uint32_t value)
{
	/* This is not a fast path, so KISS. */
	drm_clflush_virt_range(addr, sizeof(uint32_t));
	*(uint32_t *)addr = value;
	drm_clflush_virt_range(addr, sizeof(uint32_t));
}

static int
relocate_entry_clflush(struct drm_i915_gem_object *obj,
		       struct drm_i915_gem_relocation_entry *reloc,
		       uint64_t target_offset)
{
	struct drm_device *dev = obj->base.dev;
	uint32_t page_offset = offset_in_page(reloc->offset);
	uint64_t delta = (int)reloc->delta + target_offset;
	char *vaddr;
	int ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
	clflush_write32(vaddr + page_offset, lower_32_bits(delta));

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

		clflush_write32(vaddr + page_offset, upper_32_bits(delta));
	}

	kunmap_atomic(vaddr);

	return 0;
}

385 386
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
387
				   struct eb_vmas *eb,
388
				   struct drm_i915_gem_relocation_entry *reloc)
389 390 391
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
392
	struct drm_i915_gem_object *target_i915_obj;
393
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
394
	uint64_t target_offset;
395
	int ret;
396

397
	/* we've already hold a reference to all valid objects */
398 399
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
400
		return -ENOENT;
401 402
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
403

404
	target_offset = target_vma->node.start;
405

406 407 408 409 410
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
411 412 413 414 415 416
	    !(target_vma->bound & GLOBAL_BIND))) {
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
				    GLOBAL_BIND);
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
417

418
	/* Validate that the target is in a valid r/w GPU domain */
419
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
420
		DRM_DEBUG("reloc with multiple write domains: "
421 422 423 424 425 426
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
427
		return -EINVAL;
428
	}
429 430
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
431
		DRM_DEBUG("reloc with read/write non-GPU domains: "
432 433 434 435 436 437
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
438
		return -EINVAL;
439 440 441 442 443 444 445 446 447
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
448
		return 0;
449 450

	/* Check that the relocation address is valid... */
451 452
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
453
		DRM_DEBUG("Relocation beyond object bounds: "
454 455 456 457
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
458
		return -EINVAL;
459
	}
460
	if (unlikely(reloc->offset & 3)) {
461
		DRM_DEBUG("Relocation not 4-byte aligned: "
462 463 464
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
465
		return -EINVAL;
466 467
	}

468
	/* We can't wait for rendering with pagefaults disabled */
469
	if (obj->active && pagefault_disabled())
470 471
		return -EFAULT;

472
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
473
		ret = relocate_entry_cpu(obj, reloc, target_offset);
474
	else if (obj->map_and_fenceable)
B
Ben Widawsky 已提交
475
		ret = relocate_entry_gtt(obj, reloc, target_offset);
476 477 478 479 480 481
	else if (cpu_has_clflush)
		ret = relocate_entry_clflush(obj, reloc, target_offset);
	else {
		WARN_ONCE(1, "Impossible case in relocation handling\n");
		ret = -ENODEV;
	}
482

483 484 485
	if (ret)
		return ret;

486 487 488
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

489
	return 0;
490 491 492
}

static int
493 494
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
495
{
496 497
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
498
	struct drm_i915_gem_relocation_entry __user *user_relocs;
499
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
500
	int remain, ret;
501

V
Ville Syrjälä 已提交
502
	user_relocs = to_user_ptr(entry->relocs_ptr);
503

504 505 506 507 508 509 510 511 512
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
513 514
			return -EFAULT;

515 516
		do {
			u64 offset = r->presumed_offset;
517

518
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
519 520 521 522 523 524 525 526 527 528 529 530 531
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
532 533 534
	}

	return 0;
535
#undef N_RELOC
536 537 538
}

static int
539 540 541
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
542
{
543
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
544 545 546
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
547
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
548 549 550 551 552 553 554 555
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
556
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
557
{
558
	struct i915_vma *vma;
559 560 561 562 563 564 565 566 567 568
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
569 570
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
571
		if (ret)
572
			break;
573
	}
574
	pagefault_enable();
575

576
	return ret;
577 578
}

579 580 581 582 583 584
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

585
static int
586
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
587
				struct intel_engine_cs *ring,
588
				bool *need_reloc)
589
{
590
	struct drm_i915_gem_object *obj = vma->obj;
591
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
592
	uint64_t flags;
593 594
	int ret;

595
	flags = 0;
596 597 598 599 600 601 602 603
	if (!drm_mm_node_allocated(&vma->node)) {
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
			flags |= PIN_GLOBAL;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
	}
604 605

	ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
606 607 608 609 610
	if ((ret == -ENOSPC  || ret == -E2BIG) &&
	    only_mappable_for_reloc(entry->flags))
		ret = i915_gem_object_pin(obj, vma->vm,
					  entry->alignment,
					  flags & ~(PIN_GLOBAL | PIN_MAPPABLE));
611 612 613
	if (ret)
		return ret;

614 615
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

616 617 618 619
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
620

621 622
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
623 624
	}

625 626
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
627 628 629 630 631 632 633 634
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

635
	return 0;
636
}
637

638
static bool
639
need_reloc_mappable(struct i915_vma *vma)
640 641 642
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
	if (entry->relocation_count == 0)
		return false;

	if (!i915_is_ggtt(vma->vm))
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
664

665
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
666 667 668 669 670 671 672 673 674 675
	       !i915_is_ggtt(vma->vm));

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

676 677 678 679
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
		return !only_mappable_for_reloc(entry->flags);

680 681 682
	return false;
}

683
static int
684
i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
685
			    struct list_head *vmas,
686
			    bool *need_relocs)
687
{
688
	struct drm_i915_gem_object *obj;
689
	struct i915_vma *vma;
690
	struct i915_address_space *vm;
691
	struct list_head ordered_vmas;
692 693
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
694

695 696
	i915_gem_retire_requests_ring(ring);

697 698
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

699 700
	INIT_LIST_HEAD(&ordered_vmas);
	while (!list_empty(vmas)) {
701 702 703
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

704 705 706
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
707

708 709
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
710 711 712
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
713
		need_mappable = need_fence || need_reloc_mappable(vma);
714

715 716
		if (need_mappable) {
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
717
			list_move(&vma->exec_list, &ordered_vmas);
718
		} else
719
			list_move_tail(&vma->exec_list, &ordered_vmas);
720

721
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
722
		obj->base.pending_write_domain = 0;
723
	}
724
	list_splice(&ordered_vmas, vmas);
725 726 727 728 729 730 731 732 733 734

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
735
	 * This avoid unnecessary unbinding of later objects in order to make
736 737 738 739
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
740
		int ret = 0;
741 742

		/* Unbind any ill-fitting objects or pin. */
743 744
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
745 746
				continue;

747
			if (eb_vma_misplaced(vma))
748
				ret = i915_vma_unbind(vma);
749
			else
750
				ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
751
			if (ret)
752 753 754 755
				goto err;
		}

		/* Bind fresh objects */
756 757
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
758
				continue;
759

760
			ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
761 762
			if (ret)
				goto err;
763 764
		}

765
err:
C
Chris Wilson 已提交
766
		if (ret != -ENOSPC || retry++)
767 768
			return ret;

769 770 771 772
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

773
		ret = i915_gem_evict_vm(vm, true);
774 775 776 777 778 779 780
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
781
				  struct drm_i915_gem_execbuffer2 *args,
782
				  struct drm_file *file,
783
				  struct intel_engine_cs *ring,
784 785
				  struct eb_vmas *eb,
				  struct drm_i915_gem_exec_object2 *exec)
786 787
{
	struct drm_i915_gem_relocation_entry *reloc;
788 789
	struct i915_address_space *vm;
	struct i915_vma *vma;
790
	bool need_relocs;
791
	int *reloc_offset;
792
	int i, total, ret;
793
	unsigned count = args->buffer_count;
794

795 796
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

797
	/* We may process another execbuffer during the unlock... */
798 799 800
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
801
		i915_gem_execbuffer_unreserve_vma(vma);
802
		drm_gem_object_unreference(&vma->obj->base);
803 804
	}

805 806 807 808
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
809
		total += exec[i].relocation_count;
810

811
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
812
	reloc = drm_malloc_ab(total, sizeof(*reloc));
813 814 815
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
816 817 818 819 820 821 822
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
823 824
		u64 invalid_offset = (u64)-1;
		int j;
825

V
Ville Syrjälä 已提交
826
		user_relocs = to_user_ptr(exec[i].relocs_ptr);
827 828

		if (copy_from_user(reloc+total, user_relocs,
829
				   exec[i].relocation_count * sizeof(*reloc))) {
830 831 832 833 834
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

835 836 837 838 839 840 841 842 843 844
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
845 846 847
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
848 849 850 851 852 853
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

854
		reloc_offset[i] = total;
855
		total += exec[i].relocation_count;
856 857 858 859 860 861 862 863
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

864 865
	/* reacquire the objects */
	eb_reset(eb);
866
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
867 868
	if (ret)
		goto err;
869

870
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
871
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
872 873 874
	if (ret)
		goto err;

875 876 877 878
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
879 880 881 882 883 884 885 886 887 888 889 890
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
891
	drm_free_large(reloc_offset);
892 893 894 895
	return ret;
}

static int
896
i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
897
				struct list_head *vmas)
898
{
899
	struct i915_vma *vma;
900
	uint32_t flush_domains = 0;
901
	bool flush_chipset = false;
902
	int ret;
903

904 905
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
906
		ret = i915_gem_object_sync(obj, ring);
907 908
		if (ret)
			return ret;
909 910

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
911
			flush_chipset |= i915_gem_clflush_object(obj, false);
912 913

		flush_domains |= obj->base.write_domain;
914 915
	}

916
	if (flush_chipset)
917
		i915_gem_chipset_flush(ring->dev);
918 919 920 921

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

922 923 924
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
925
	return intel_ring_invalidate_all_caches(ring);
926 927
}

928 929
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
930
{
931 932 933
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

934
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
935 936 937
}

static int
938 939
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
940 941
		   int count)
{
942 943
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
944 945 946 947 948 949
	unsigned invalid_flags;
	int i;

	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
950 951

	for (i = 0; i < count; i++) {
V
Ville Syrjälä 已提交
952
		char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
953 954
		int length; /* limited by fault_in_pages_readable() */

955
		if (exec[i].flags & invalid_flags)
956 957
			return -EINVAL;

958 959 960 961 962
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
963
			return -EINVAL;
964
		relocs_total += exec[i].relocation_count;
965 966 967

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
968 969 970 971 972
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
973 974 975
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

976
		if (likely(!i915.prefault_disable)) {
977 978 979
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
980 981 982 983 984
	}

	return 0;
}

985
static struct intel_context *
986
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
987
			  struct intel_engine_cs *ring, const u32 ctx_id)
988
{
989
	struct intel_context *ctx = NULL;
990 991
	struct i915_ctx_hang_stats *hs;

992
	if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
993 994
		return ERR_PTR(-EINVAL);

995
	ctx = i915_gem_context_get(file->driver_priv, ctx_id);
996
	if (IS_ERR(ctx))
997
		return ctx;
998

999
	hs = &ctx->hang_stats;
1000 1001
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1002
		return ERR_PTR(-EIO);
1003 1004
	}

1005 1006 1007 1008 1009 1010 1011 1012
	if (i915.enable_execlists && !ctx->engine[ring->id].state) {
		int ret = intel_lr_context_deferred_create(ctx, ring);
		if (ret) {
			DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
			return ERR_PTR(ret);
		}
	}

1013
	return ctx;
1014 1015
}

1016
void
1017
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1018
				   struct intel_engine_cs *ring)
1019
{
1020
	struct drm_i915_gem_request *req = intel_ring_get_request(ring);
1021
	struct i915_vma *vma;
1022

1023
	list_for_each_entry(vma, vmas, exec_list) {
1024
		struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1025
		struct drm_i915_gem_object *obj = vma->obj;
1026 1027
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1028

1029
		obj->base.write_domain = obj->base.pending_write_domain;
1030 1031 1032
		if (obj->base.write_domain == 0)
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1033

B
Ben Widawsky 已提交
1034
		i915_vma_move_to_active(vma, ring);
1035 1036
		if (obj->base.write_domain) {
			obj->dirty = 1;
1037
			i915_gem_request_assign(&obj->last_write_req, req);
1038

1039
			intel_fb_obj_invalidate(obj, ring, ORIGIN_CS);
1040 1041 1042

			/* update for the implicit flush after a batch */
			obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1043
		}
1044
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
1045
			i915_gem_request_assign(&obj->last_fenced_req, req);
1046 1047 1048 1049 1050 1051
			if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
				struct drm_i915_private *dev_priv = to_i915(ring->dev);
				list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
					       &dev_priv->mm.fence_list);
			}
		}
1052

C
Chris Wilson 已提交
1053
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1054 1055 1056
	}
}

1057
void
1058
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
1059
				    struct drm_file *file,
1060
				    struct intel_engine_cs *ring,
1061
				    struct drm_i915_gem_object *obj)
1062
{
1063 1064
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
1065

1066
	/* Add a breadcrumb for the completion of the batch buffer */
1067
	(void)__i915_add_request(ring, file, obj);
1068
}
1069

1070 1071
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
1072
			    struct intel_engine_cs *ring)
1073
{
1074
	struct drm_i915_private *dev_priv = dev->dev_private;
1075 1076
	int ret, i;

1077 1078 1079 1080
	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
static int
i915_emit_box(struct intel_engine_cs *ring,
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
{
	int ret;

	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
			  box->x1, box->y1, box->x2, box->y2);
		return -EINVAL;
	}

	if (INTEL_INFO(ring->dev)->gen >= 4) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
	} else {
		ret = intel_ring_begin(ring, 6);
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
		intel_ring_emit(ring, DR1);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
		intel_ring_emit(ring, 0);
	}
	intel_ring_advance(ring);

	return 0;
}

1137 1138 1139 1140 1141 1142 1143
static struct drm_i915_gem_object*
i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct eb_vmas *eb,
			  struct drm_i915_gem_object *batch_obj,
			  u32 batch_start_offset,
			  u32 batch_len,
1144
			  bool is_master)
1145 1146 1147
{
	struct drm_i915_private *dev_priv = to_i915(batch_obj->base.dev);
	struct drm_i915_gem_object *shadow_batch_obj;
1148
	struct i915_vma *vma;
1149 1150 1151
	int ret;

	shadow_batch_obj = i915_gem_batch_pool_get(&dev_priv->mm.batch_pool,
1152
						   PAGE_ALIGN(batch_len));
1153 1154 1155 1156 1157 1158 1159 1160 1161
	if (IS_ERR(shadow_batch_obj))
		return shadow_batch_obj;

	ret = i915_parse_cmds(ring,
			      batch_obj,
			      shadow_batch_obj,
			      batch_start_offset,
			      batch_len,
			      is_master);
1162 1163
	if (ret)
		goto err;
1164

1165 1166 1167
	ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
	if (ret)
		goto err;
1168

1169
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1170

1171 1172 1173 1174 1175
	vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
	vma->exec_entry = shadow_exec_entry;
	vma->exec_entry->flags = __EXEC_OBJECT_PURGEABLE | __EXEC_OBJECT_HAS_PIN;
	drm_gem_object_reference(&shadow_batch_obj->base);
	list_add_tail(&vma->exec_list, &eb->vmas);
1176

1177 1178 1179
	shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;

	return shadow_batch_obj;
1180

1181 1182 1183 1184 1185
err:
	if (ret == -EACCES) /* unhandled chained batch */
		return batch_obj;
	else
		return ERR_PTR(ret);
1186
}
1187

1188 1189 1190 1191 1192 1193 1194
int
i915_gem_ringbuffer_submission(struct drm_device *dev, struct drm_file *file,
			       struct intel_engine_cs *ring,
			       struct intel_context *ctx,
			       struct drm_i915_gem_execbuffer2 *args,
			       struct list_head *vmas,
			       struct drm_i915_gem_object *batch_obj,
1195
			       u64 exec_start, u32 dispatch_flags)
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
{
	struct drm_clip_rect *cliprects = NULL;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 exec_len;
	int instp_mode;
	u32 instp_mask;
	int i, ret = 0;

	if (args->num_cliprects != 0) {
		if (ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
			return -EINVAL;
		}

		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}

		cliprects = kcalloc(args->num_cliprects,
				    sizeof(*cliprects),
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto error;
		}

		if (copy_from_user(cliprects,
				   to_user_ptr(args->cliprects_ptr),
				   sizeof(*cliprects)*args->num_cliprects)) {
			ret = -EFAULT;
			goto error;
		}
	} else {
		if (args->DR4 == 0xffffffff) {
			DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
			args->DR4 = 0;
		}

		if (args->DR1 || args->DR4 || args->cliprects_ptr) {
			DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
			return -EINVAL;
		}
	}

	ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
	if (ret)
		goto error;

	ret = i915_switch_context(ring, ctx);
	if (ret)
		goto error;

1255 1256 1257 1258 1259 1260 1261
	if (ctx->ppgtt)
		WARN(ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
			"%s didn't clear reload\n", ring->name);
	else if (dev_priv->mm.aliasing_ppgtt)
		WARN(dev_priv->mm.aliasing_ppgtt->pd_dirty_rings &
			(1<<ring->id), "%s didn't clear reload\n", ring->name);

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
		if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
			ret = -EINVAL;
			goto error;
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4) {
				DRM_DEBUG("no rel constants on pre-gen4\n");
				ret = -EINVAL;
				goto error;
			}

			if (INTEL_INFO(dev)->gen > 5 &&
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
				ret = -EINVAL;
				goto error;
			}

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
		ret = -EINVAL;
		goto error;
	}

	if (ring == &dev_priv->ring[RCS] &&
			instp_mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			goto error;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto error;
	}

	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
1323
			ret = i915_emit_box(ring, &cliprects[i],
1324 1325 1326 1327 1328 1329
					    args->DR1, args->DR4);
			if (ret)
				goto error;

			ret = ring->dispatch_execbuffer(ring,
							exec_start, exec_len,
1330
							dispatch_flags);
1331 1332 1333 1334 1335 1336
			if (ret)
				goto error;
		}
	} else {
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
1337
						dispatch_flags);
1338 1339 1340 1341
		if (ret)
			return ret;
	}

1342
	trace_i915_gem_ring_dispatch(intel_ring_get_request(ring), dispatch_flags);
1343 1344 1345 1346 1347 1348 1349 1350 1351

	i915_gem_execbuffer_move_to_active(vmas, ring);
	i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);

error:
	kfree(cliprects);
	return ret;
}

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
 * The Ring ID is returned.
 */
static int gen8_dispatch_bsd_ring(struct drm_device *dev,
				  struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;

	/* Check whether the file_priv is using one ring */
	if (file_priv->bsd_ring)
		return file_priv->bsd_ring->id;
	else {
		/* If no, use the ping-pong mechanism to select one ring */
		int ring_id;

		mutex_lock(&dev->struct_mutex);
1370
		if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
1371
			ring_id = VCS;
1372
			dev_priv->mm.bsd_ring_dispatch_index = 1;
1373 1374
		} else {
			ring_id = VCS2;
1375
			dev_priv->mm.bsd_ring_dispatch_index = 0;
1376 1377 1378 1379 1380 1381 1382
		}
		file_priv->bsd_ring = &dev_priv->ring[ring_id];
		mutex_unlock(&dev->struct_mutex);
		return ring_id;
	}
}

1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
static struct drm_i915_gem_object *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma->obj;
}

1402 1403 1404 1405
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1406
		       struct drm_i915_gem_exec_object2 *exec)
1407
{
1408
	struct drm_i915_private *dev_priv = dev->dev_private;
1409
	struct eb_vmas *eb;
1410
	struct drm_i915_gem_object *batch_obj;
1411
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1412
	struct intel_engine_cs *ring;
1413
	struct intel_context *ctx;
1414
	struct i915_address_space *vm;
1415
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1416
	u64 exec_start = args->batch_start_offset;
1417
	u32 dispatch_flags;
1418
	int ret;
1419
	bool need_relocs;
1420

1421
	if (!i915_gem_check_execbuffer(args))
1422 1423
		return -EINVAL;

1424
	ret = validate_exec_list(dev, exec, args->buffer_count);
1425 1426 1427
	if (ret)
		return ret;

1428
	dispatch_flags = 0;
1429 1430 1431 1432
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

1433
		dispatch_flags |= I915_DISPATCH_SECURE;
1434
	}
1435
	if (args->flags & I915_EXEC_IS_PINNED)
1436
		dispatch_flags |= I915_DISPATCH_PINNED;
1437

1438
	if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
1439
		DRM_DEBUG("execbuf with unknown ring: %d\n",
1440 1441 1442
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1443

1444 1445 1446 1447 1448 1449 1450
	if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			"bsd dispatch flags: %d\n", (int)(args->flags));
		return -EINVAL;
	} 

1451 1452
	if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
		ring = &dev_priv->ring[RCS];
1453 1454 1455
	else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
		if (HAS_BSD2(dev)) {
			int ring_id;
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472

			switch (args->flags & I915_EXEC_BSD_MASK) {
			case I915_EXEC_BSD_DEFAULT:
				ring_id = gen8_dispatch_bsd_ring(dev, file);
				ring = &dev_priv->ring[ring_id];
				break;
			case I915_EXEC_BSD_RING1:
				ring = &dev_priv->ring[VCS];
				break;
			case I915_EXEC_BSD_RING2:
				ring = &dev_priv->ring[VCS2];
				break;
			default:
				DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
					  (int)(args->flags & I915_EXEC_BSD_MASK));
				return -EINVAL;
			}
1473 1474 1475
		} else
			ring = &dev_priv->ring[VCS];
	} else
1476 1477
		ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];

1478 1479 1480 1481 1482
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1483 1484

	if (args->buffer_count < 1) {
1485
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1486 1487 1488
		return -EINVAL;
	}

1489 1490
	intel_runtime_pm_get(dev_priv);

1491 1492 1493 1494
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1495
	ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
1496
	if (IS_ERR(ctx)) {
1497
		mutex_unlock(&dev->struct_mutex);
1498
		ret = PTR_ERR(ctx);
1499
		goto pre_mutex_err;
1500
	}
1501 1502 1503

	i915_gem_context_reference(ctx);

1504 1505 1506
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1507
		vm = &dev_priv->gtt.base;
1508

B
Ben Widawsky 已提交
1509
	eb = eb_create(args);
1510
	if (eb == NULL) {
1511
		i915_gem_context_unreference(ctx);
1512 1513 1514 1515 1516
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1517
	/* Look up object handles */
1518
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1519 1520
	if (ret)
		goto err;
1521

1522
	/* take note of the batch buffer before we might reorder the lists */
1523
	batch_obj = eb_get_batch(eb);
1524

1525
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1526
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1527
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
1528 1529 1530 1531
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1532
	if (need_relocs)
B
Ben Widawsky 已提交
1533
		ret = i915_gem_execbuffer_relocate(eb);
1534 1535
	if (ret) {
		if (ret == -EFAULT) {
1536
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
1537
								eb, exec);
1538 1539 1540 1541 1542 1543 1544 1545
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1546
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1547 1548 1549 1550
		ret = -EINVAL;
		goto err;
	}

1551
	if (i915_needs_cmd_parser(ring) && args->batch_len) {
1552 1553 1554 1555 1556 1557
		batch_obj = i915_gem_execbuffer_parse(ring,
						      &shadow_exec_entry,
						      eb,
						      batch_obj,
						      args->batch_start_offset,
						      args->batch_len,
1558
						      file->is_master);
1559 1560
		if (IS_ERR(batch_obj)) {
			ret = PTR_ERR(batch_obj);
1561 1562
			goto err;
		}
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575

		/*
		 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
		 * bit from MI_BATCH_BUFFER_START commands issued in the
		 * dispatch_execbuffer implementations. We specifically
		 * don't want that set when the command parser is
		 * enabled.
		 *
		 * FIXME: with aliasing ppgtt, buffers that should only
		 * be in ggtt still end up in the aliasing ppgtt. remove
		 * this check when that is fixed.
		 */
		if (USES_FULL_PPGTT(dev))
1576
			dispatch_flags |= I915_DISPATCH_SECURE;
1577 1578

		exec_start = 0;
1579 1580
	}

1581 1582
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1583 1584
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1585
	 * hsw should have this fixed, but bdw mucks it up again. */
1586
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1587 1588 1589 1590 1591 1592
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1593
		 *   so we don't really have issues with multiple objects not
1594 1595 1596 1597 1598 1599
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
		ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
		if (ret)
			goto err;
1600

1601
		exec_start += i915_gem_obj_ggtt_offset(batch_obj);
1602
	} else
1603
		exec_start += i915_gem_obj_offset(batch_obj, vm);
1604

1605
	ret = dev_priv->gt.do_execbuf(dev, file, ring, ctx, args,
1606 1607
				      &eb->vmas, batch_obj, exec_start,
				      dispatch_flags);
1608

1609 1610 1611 1612 1613 1614
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1615
	if (dispatch_flags & I915_DISPATCH_SECURE)
1616
		i915_gem_object_ggtt_unpin(batch_obj);
1617
err:
1618 1619
	/* the request owns the ref now */
	i915_gem_context_unreference(ctx);
1620
	eb_destroy(eb);
1621 1622 1623 1624

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1625 1626 1627
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1646
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1647 1648 1649 1650 1651 1652 1653
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1654
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1655 1656 1657 1658 1659 1660
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
V
Ville Syrjälä 已提交
1661
			     to_user_ptr(args->buffers_ptr),
1662 1663
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1664
		DRM_DEBUG("copy %d exec entries failed %d\n",
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1692
	i915_execbuffer2_set_context_id(exec2, 0);
1693

1694
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1695
	if (!ret) {
1696 1697 1698
		struct drm_i915_gem_exec_object __user *user_exec_list =
			to_user_ptr(args->buffers_ptr);

1699
		/* Copy the new buffer offsets back to the user's exec list. */
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1727 1728
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1729
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1730 1731 1732
		return -EINVAL;
	}

1733 1734 1735 1736 1737
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1738
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
1739
			     GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
1740 1741 1742
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1743
	if (exec2_list == NULL) {
1744
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1745 1746 1747 1748
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
V
Ville Syrjälä 已提交
1749
			     to_user_ptr(args->buffers_ptr),
1750 1751
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1752
		DRM_DEBUG("copy %d exec entries failed %d\n",
1753 1754 1755 1756 1757
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1758
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1759 1760
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1761
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
				   to_user_ptr(args->buffers_ptr);
		int i;

		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1776 1777 1778 1779 1780 1781
		}
	}

	drm_free_large(exec2_list);
	return ret;
}