omap5.dtsi 27.5 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20
	compatible = "ti,omap5";
21
	interrupt-parent = <&wakeupgen>;
22 23

	aliases {
N
Nishanth Menon 已提交
24 25 26 27 28
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
		i2c4 = &i2c5;
29 30 31 32 33 34 35 36 37
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
38 39 40
		#address-cells = <1>;
		#size-cells = <0>;

41
		cpu0: cpu@0 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x0>;
J
J Keerthy 已提交
45 46 47 48 49 50

			operating-points = <
				/* kHz    uV */
				1000000 1060000
				1500000 1250000
			>;
51 52 53 54 55 56

			clocks = <&dpll_mpu_ck>;
			clock-names = "cpu";

			clock-latency = <300000>; /* From omap-cpufreq driver */

57 58 59 60
			/* cooling options */
			cooling-min-level = <0>;
			cooling-max-level = <2>;
			#cooling-cells = <2>; /* min followed by max */
61 62
		};
		cpu@1 {
63
			device_type = "cpu";
64
			compatible = "arm,cortex-a15";
65
			reg = <0x1>;
66 67 68
		};
	};

69 70 71 72 73 74
	thermal-zones {
		#include "omap4-cpu-thermal.dtsi"
		#include "omap5-gpu-thermal.dtsi"
		#include "omap5-core-thermal.dtsi"
	};

75 76
	timer {
		compatible = "arm,armv7-timer";
77 78 79 80 81
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
82
		interrupt-parent = <&gic>;
83 84
	};

N
Nathan Lynch 已提交
85 86 87 88 89 90
	pmu {
		compatible = "arm,cortex-a15-pmu";
		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
	};

91 92 93 94 95
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
96 97 98
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
99 100 101 102 103 104 105 106 107
		interrupt-parent = <&gic>;
	};

	wakeupgen: interrupt-controller@48281000 {
		compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48281000 0x1000>;
		interrupt-parent = <&gic>;
108 109
	};

110
	/*
111
	 * The soc node represents the soc top level view. It is used for IPs
112 113 114 115 116
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
117
			compatible = "ti,omap4-mpu";
118
			ti,hwmods = "mpu";
119
			sram = <&ocmcram>;
120 121 122 123 124 125
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
126
	 * Since it will not bring real advantage to represent that in DT for
127 128 129 130
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
131
		compatible = "ti,omap5-l3-noc", "simple-bus";
132 133 134 135
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
136 137 138
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
139 140
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
141

142 143 144 145 146
		l4_cfg: l4@4a000000 {
			compatible = "ti,omap5-l4-cfg", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges = <0 0x4a000000 0x22a000>;
T
Tero Kristo 已提交
147

148 149 150
			scm_core: scm@2000 {
				compatible = "ti,omap5-scm-core", "simple-bus";
				reg = <0x2000 0x1000>;
T
Tero Kristo 已提交
151
				#address-cells = <1>;
152 153 154 155 156 157 158 159 160
				#size-cells = <1>;
				ranges = <0 0x2000 0x800>;

				scm_conf: scm_conf@0 {
					compatible = "syscon";
					reg = <0x0 0x800>;
					#address-cells = <1>;
					#size-cells = <1>;
				};
T
Tero Kristo 已提交
161 162
			};

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
			scm_padconf_core: scm@2800 {
				compatible = "ti,omap5-scm-padconf-core",
					     "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x2800 0x800>;

				omap5_pmx_core: pinmux@40 {
					compatible = "ti,omap5-padconf",
						     "pinctrl-single";
					reg = <0x40 0x01b6>;
					#address-cells = <1>;
					#size-cells = <0>;
					#interrupt-cells = <1>;
					interrupt-controller;
					pinctrl-single,register-width = <16>;
					pinctrl-single,function-mask = <0x7fff>;
				};

				omap5_padconf_global: omap5_padconf_global@5a0 {
					compatible = "syscon";
					reg = <0x5a0 0xec>;
					#address-cells = <1>;
					#size-cells = <1>;

					pbias_regulator: pbias_regulator {
						compatible = "ti,pbias-omap";
						reg = <0x60 0x4>;
						syscon = <&omap5_padconf_global>;
						pbias_mmc_reg: pbias_mmc_omap5 {
							regulator-name = "pbias_mmc_omap5";
							regulator-min-microvolt = <1800000>;
							regulator-max-microvolt = <3000000>;
						};
					};
				};
T
Tero Kristo 已提交
199 200
			};

201 202 203
			cm_core_aon: cm_core_aon@4000 {
				compatible = "ti,omap5-cm-core-aon";
				reg = <0x4000 0x2000>;
T
Tero Kristo 已提交
204

205 206 207 208
				cm_core_aon_clocks: clocks {
					#address-cells = <1>;
					#size-cells = <0>;
				};
T
Tero Kristo 已提交
209

210 211
				cm_core_aon_clockdomains: clockdomains {
				};
T
Tero Kristo 已提交
212 213
			};

214 215 216
			cm_core: cm_core@8000 {
				compatible = "ti,omap5-cm-core";
				reg = <0x8000 0x3000>;
T
Tero Kristo 已提交
217

218 219 220 221
				cm_core_clocks: clocks {
					#address-cells = <1>;
					#size-cells = <0>;
				};
T
Tero Kristo 已提交
222

223 224
				cm_core_clockdomains: clockdomains {
				};
T
Tero Kristo 已提交
225 226 227
			};
		};

228 229 230 231 232
		l4_wkup: l4@4ae00000 {
			compatible = "ti,omap5-l4-wkup", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges = <0 0x4ae00000 0x2b000>;
T
Tero Kristo 已提交
233

234 235 236 237
			counter32k: counter@4000 {
				compatible = "ti,omap-counter32k";
				reg = <0x4000 0x40>;
				ti,hwmods = "counter_32k";
T
Tero Kristo 已提交
238 239
			};

240 241 242 243 244 245 246 247 248 249 250 251
			prm: prm@6000 {
				compatible = "ti,omap5-prm";
				reg = <0x6000 0x3000>;
				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;

				prm_clocks: clocks {
					#address-cells = <1>;
					#size-cells = <0>;
				};

				prm_clockdomains: clockdomains {
				};
T
Tero Kristo 已提交
252 253
			};

254 255 256
			scrm: scrm@a000 {
				compatible = "ti,omap5-scrm";
				reg = <0xa000 0x2000>;
J
Jon Hunter 已提交
257

258 259 260 261
				scrm_clocks: clocks {
					#address-cells = <1>;
					#size-cells = <0>;
				};
262

263 264 265
				scrm_clockdomains: clockdomains {
				};
			};
B
Balaji T K 已提交
266

267 268 269 270 271 272 273 274 275 276
			omap5_pmx_wkup: pinmux@c840 {
				compatible = "ti,omap5-padconf",
					     "pinctrl-single";
				reg = <0xc840 0x0038>;
				#address-cells = <1>;
				#size-cells = <0>;
				#interrupt-cells = <1>;
				interrupt-controller;
				pinctrl-single,register-width = <16>;
				pinctrl-single,function-mask = <0x7fff>;
B
Balaji T K 已提交
277 278 279
			};
		};

280 281 282 283 284
		ocmcram: ocmcram@40300000 {
			compatible = "mmio-sram";
			reg = <0x40300000 0x20000>; /* 128k */
		};

285 286 287
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
288 289 290 291
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
292
			#dma-cells = <1>;
293 294
			dma-channels = <32>;
			dma-requests = <127>;
295 296
		};

297 298
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
299
			reg = <0x4ae10000 0x200>;
300
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
301
			ti,hwmods = "gpio1";
302
			ti,gpio-always-on;
303 304 305
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
306
			#interrupt-cells = <2>;
307 308 309 310
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
311
			reg = <0x48055000 0x200>;
312
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
313 314 315 316
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
317
			#interrupt-cells = <2>;
318 319 320 321
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
322
			reg = <0x48057000 0x200>;
323
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
324 325 326 327
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
328
			#interrupt-cells = <2>;
329 330 331 332
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
333
			reg = <0x48059000 0x200>;
334
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
335 336 337 338
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
339
			#interrupt-cells = <2>;
340 341 342 343
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
344
			reg = <0x4805b000 0x200>;
345
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
346 347 348 349
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
350
			#interrupt-cells = <2>;
351 352 353 354
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
355
			reg = <0x4805d000 0x200>;
356
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
357 358 359 360
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
361
			#interrupt-cells = <2>;
362 363 364 365
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
366
			reg = <0x48051000 0x200>;
367
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
368 369 370 371
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
372
			#interrupt-cells = <2>;
373 374 375 376
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
377
			reg = <0x48053000 0x200>;
378
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
379 380 381 382
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
383
			#interrupt-cells = <2>;
384 385
		};

386 387 388 389 390
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
391
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
392 393 394
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
395 396
			clocks = <&l3_iclk_div>;
			clock-names = "fck";
397 398
		};

399 400
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
401
			reg = <0x48070000 0x100>;
402
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
403 404 405 406 407 408 409
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
410
			reg = <0x48072000 0x100>;
411
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
412 413 414 415 416 417 418
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
419
			reg = <0x48060000 0x100>;
420
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
421 422 423 424 425
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

426
		i2c4: i2c@4807a000 {
427
			compatible = "ti,omap4-i2c";
428
			reg = <0x4807a000 0x100>;
429
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
430 431 432 433 434
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

435
		i2c5: i2c@4807c000 {
436
			compatible = "ti,omap4-i2c";
437
			reg = <0x4807c000 0x100>;
438
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
439 440 441 442 443
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

S
Suman Anna 已提交
444 445 446 447
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
448
			#hwlock-cells = <1>;
S
Suman Anna 已提交
449 450
		};

F
Felipe Balbi 已提交
451 452 453
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
454
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
455 456 457 458
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
459 460 461 462 463 464 465 466 467 468
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
469 470 471 472 473
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
474
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
475 476 477 478
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
479 480 481 482 483
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
484 485 486 487 488
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
489
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
490 491 492 493
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
494 495
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
496 497 498 499 500
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
501
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
502 503 504 505
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
506 507
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
508 509
		};

510 511
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
512
			reg = <0x4806a000 0x100>;
513
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
514 515 516 517 518 519
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
520
			reg = <0x4806c000 0x100>;
521
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
522 523 524 525 526 527
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
528
			reg = <0x48020000 0x100>;
529
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
530 531 532 533 534 535
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
536
			reg = <0x4806e000 0x100>;
537
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
538 539 540 541 542
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
543 544
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
545
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
546 547 548 549 550
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
551 552
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
553
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
554 555 556
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
557 558 559

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
560
			reg = <0x4809c000 0x400>;
561
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
562 563 564
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
565 566
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
B
Balaji T K 已提交
567
			pbias-supply = <&pbias_mmc_reg>;
568 569 570 571
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
572
			reg = <0x480b4000 0x400>;
573
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
574 575
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
576 577
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
578 579 580 581
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
582
			reg = <0x480ad000 0x400>;
583
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
584 585
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
586 587
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
588 589 590 591
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
592
			reg = <0x480d1000 0x400>;
593
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
594 595
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
596 597
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
598 599 600 601
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
602
			reg = <0x480d5000 0x400>;
603
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
604 605
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
606 607
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
608
		};
609

S
Suman Anna 已提交
610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
		mmu_dsp: mmu@4a066000 {
			compatible = "ti,omap4-iommu";
			reg = <0x4a066000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_dsp";
		};

		mmu_ipu: mmu@55082000 {
			compatible = "ti,omap4-iommu";
			reg = <0x55082000 0x100>;
			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_ipu";
			ti,iommu-bus-err-back;
		};

625 626
		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
627
			reg = <0x4ae1c000 0x400>;
628 629
			ti,hwmods = "kbd";
		};
630

631 632 633 634 635
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
636
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
637
			ti,hwmods = "mcpdm";
638 639 640
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
641
			status = "disabled";
642 643 644 645 646 647 648
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
649
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
650
			ti,hwmods = "dmic";
651 652
			dmas = <&sdma 67>;
			dma-names = "up_link";
653
			status = "disabled";
654 655
		};

656 657 658 659 660
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
661
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
662 663 664
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
665 666 667
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
668
			status = "disabled";
669 670 671 672 673 674 675
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
676
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
677 678 679
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
680 681 682
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
683
			status = "disabled";
684 685 686 687 688 689 690
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
691
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
692 693 694
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
695 696 697
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
698
			status = "disabled";
699
		};
J
Jon Hunter 已提交
700

701 702 703 704 705
		mailbox: mailbox@4a0f4000 {
			compatible = "ti,omap4-mailbox";
			reg = <0x4a0f4000 0x200>;
			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mailbox";
706
			#mbox-cells = <1>;
707 708
			ti,mbox-num-users = <3>;
			ti,mbox-num-fifos = <8>;
709 710 711 712 713 714 715 716
			mbox_ipu: mbox_ipu {
				ti,mbox-tx = <0 0 0>;
				ti,mbox-rx = <1 0 0>;
			};
			mbox_dsp: mbox_dsp {
				ti,mbox-tx = <3 0 0>;
				ti,mbox-rx = <2 0 0>;
			};
717 718
		};

J
Jon Hunter 已提交
719
		timer1: timer@4ae18000 {
720
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
721
			reg = <0x4ae18000 0x80>;
722
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
723 724 725 726 727
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
728
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
729
			reg = <0x48032000 0x80>;
730
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
731 732 733 734
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
735
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
736
			reg = <0x48034000 0x80>;
737
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
738 739 740 741
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
742
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
743
			reg = <0x48036000 0x80>;
744
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
745 746 747 748
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
749
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
750 751
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
752
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
753 754
			ti,hwmods = "timer5";
			ti,timer-dsp;
755
			ti,timer-pwm;
J
Jon Hunter 已提交
756 757 758
		};

		timer6: timer@4013a000 {
759
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
760 761
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
762
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
763 764 765 766 767 768
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
769
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
770 771
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
772
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
773 774 775 776 777
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
778
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
779 780
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
781
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
782 783 784 785 786 787
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
788
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
789
			reg = <0x4803e000 0x80>;
790
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
791
			ti,hwmods = "timer9";
792
			ti,timer-pwm;
J
Jon Hunter 已提交
793 794 795
		};

		timer10: timer@48086000 {
796
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
797
			reg = <0x48086000 0x80>;
798
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
799
			ti,hwmods = "timer10";
800
			ti,timer-pwm;
J
Jon Hunter 已提交
801 802 803
		};

		timer11: timer@48088000 {
804
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
805
			reg = <0x48088000 0x80>;
806
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
807 808 809
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
810

811 812 813
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
814
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
815 816 817
			ti,hwmods = "wd_timer2";
		};

818 819 820 821 822 823 824
		dmm@4e000000 {
			compatible = "ti,omap5-dmm";
			reg = <0x4e000000 0x800>;
			interrupts = <0 113 0x4>;
			ti,hwmods = "dmm";
		};

825
		emif1: emif@4c000000 {
826 827
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
828
			ti,no-idle-on-init;
829 830
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
831
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
832 833 834 835 836
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

837
		emif2: emif@4d000000 {
838 839
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
840
			ti,no-idle-on-init;
841 842
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
843
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
844 845 846 847
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
848

849 850 851 852 853 854 855 856 857 858
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usb3phy: control-phy@4a002370 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002370 0x4>;
			reg-names = "power";
859
		};
860

861
		usb3: omap_dwc3@4a020000 {
862 863
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
864
			reg = <0x4a020000 0x10000>;
865
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
866 867 868 869 870
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
871
				compatible = "snps,dwc3";
872
				reg = <0x4a030000 0x10000>;
873
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
874 875
				phys = <&usb2_phy>, <&usb3_phy>;
				phy-names = "usb2-phy", "usb3-phy";
876
				dr_mode = "peripheral";
877 878 879 880
				tx-fifo-resize;
			};
		};

881
		ocp2scp@4a080000 {
882 883 884
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
885
			reg = <0x4a080000 0x20>;
886 887
			ranges;
			ti,hwmods = "ocp2scp1";
888 889 890
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
891
				ctrl-module = <&omap_control_usb2phy>;
892 893
				clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
				clock-names = "wkupclk", "refclk";
894
				#phy-cells = <0>;
895 896 897 898 899 900 901 902
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
903
				ctrl-module = <&omap_control_usb3phy>;
904 905 906 907 908 909
				clocks = <&usb_phy_cm_clk32k>,
					 <&sys_clkin>,
					 <&usb_otg_ss_refclk960m>;
				clock-names =	"wkupclk",
						"sysclk",
						"refclk";
910
				#phy-cells = <0>;
911
			};
912
		};
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
928 929 930 931 932 933
			clocks = <&l3init_60m_fclk>,
				 <&xclk60mhsp1_ck>,
				 <&xclk60mhsp2_ck>;
			clock-names = "refclk_60m_int",
				      "refclk_60m_ext_p1",
				      "refclk_60m_ext_p2";
934 935

			usbhsohci: ohci@4a064800 {
936
				compatible = "ti,ohci-omap3";
937 938 939 940 941
				reg = <0x4a064800 0x400>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
942
				compatible = "ti,ehci-omap";
943 944 945 946
				reg = <0x4a064c00 0x400>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
947

948
		bandgap: bandgap@4a0021e0 {
949 950 951 952 953 954
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
955 956

			#thermal-sensor-cells = <1>;
957
		};
B
Balaji T K 已提交
958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981

		omap_control_sata: control-phy@4a002374 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002374 0x4>;
			reg-names = "power";
			clocks = <&sys_clkin>;
			clock-names = "sysclk";
		};

		/* OCP2SCP3 */
		ocp2scp@4a090000 {
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x4a090000 0x20>;
			ranges;
			ti,hwmods = "ocp2scp3";
			sata_phy: phy@4a096000 {
				compatible = "ti,phy-pipe3-sata";
				reg = <0x4A096000 0x80>, /* phy_rx */
				      <0x4A096400 0x64>, /* phy_tx */
				      <0x4A096800 0x40>; /* pll_ctrl */
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
				ctrl-module = <&omap_control_sata>;
982 983
				clocks = <&sys_clkin>, <&sata_ref_clk>;
				clock-names = "sysclk", "refclk";
B
Balaji T K 已提交
984 985 986 987 988 989 990 991 992 993 994 995 996 997
				#phy-cells = <0>;
			};
		};

		sata: sata@4a141100 {
			compatible = "snps,dwc-ahci";
			reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
			interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
			phys = <&sata_phy>;
			phy-names = "sata-phy";
			clocks = <&sata_ref_clk>;
			ti,hwmods = "sata";
		};

998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
		dss: dss@58000000 {
			compatible = "ti,omap5-dss";
			reg = <0x58000000 0x80>;
			status = "disabled";
			ti,hwmods = "dss_core";
			clocks = <&dss_dss_clk>;
			clock-names = "fck";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			dispc@58001000 {
				compatible = "ti,omap5-dispc";
				reg = <0x58001000 0x1000>;
				interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
				ti,hwmods = "dss_dispc";
				clocks = <&dss_dss_clk>;
				clock-names = "fck";
			};

1018 1019 1020 1021 1022 1023 1024 1025 1026
			rfbi: encoder@58002000  {
				compatible = "ti,omap5-rfbi";
				reg = <0x58002000 0x100>;
				status = "disabled";
				ti,hwmods = "dss_rfbi";
				clocks = <&dss_dss_clk>, <&l3_iclk_div>;
				clock-names = "fck", "ick";
			};

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
			dsi1: encoder@58004000 {
				compatible = "ti,omap5-dsi";
				reg = <0x58004000 0x200>,
				      <0x58004200 0x40>,
				      <0x58004300 0x40>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi1";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			dsi2: encoder@58005000 {
				compatible = "ti,omap5-dsi";
				reg = <0x58009000 0x200>,
				      <0x58009200 0x40>,
				      <0x58009300 0x40>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi2";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			hdmi: encoder@58060000 {
				compatible = "ti,omap5-hdmi";
				reg = <0x58040000 0x200>,
				      <0x58040200 0x80>,
				      <0x58040300 0x80>,
				      <0x58060000 0x19000>;
				reg-names = "wp", "pll", "phy", "core";
				interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_hdmi";
				clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
1065 1066
				dmas = <&sdma 76>;
				dma-names = "audio_tx";
1067 1068
			};
		};
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128

		abb_mpu: regulator-abb-mpu {
			compatible = "ti,abb-v2";
			regulator-name = "abb_mpu";
			#address-cells = <0>;
			#size-cells = <0>;
			clocks = <&sys_clkin>;
			ti,settling-time = <50>;
			ti,clock-cycles = <16>;

			reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
			      <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
			reg-names = "base-address", "int-address",
				    "efuse-address", "ldo-address";
			ti,tranxdone-status-mask = <0x80>;
			/* LDOVBBMPU_MUX_CTRL */
			ti,ldovbb-override-mask = <0x400>;
			/* LDOVBBMPU_VSET_OUT */
			ti,ldovbb-vset-mask = <0x1F>;

			/*
			 * NOTE: only FBB mode used but actual vset will
			 * determine final biasing
			 */
			ti,abb_info = <
			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
			1060000		0	0x0	0 0x02000000 0x01F00000
			1250000		0	0x4	0 0x02000000 0x01F00000
			>;
		};

		abb_mm: regulator-abb-mm {
			compatible = "ti,abb-v2";
			regulator-name = "abb_mm";
			#address-cells = <0>;
			#size-cells = <0>;
			clocks = <&sys_clkin>;
			ti,settling-time = <50>;
			ti,clock-cycles = <16>;

			reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
			      <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
			reg-names = "base-address", "int-address",
				    "efuse-address", "ldo-address";
			ti,tranxdone-status-mask = <0x80000000>;
			/* LDOVBBMM_MUX_CTRL */
			ti,ldovbb-override-mask = <0x400>;
			/* LDOVBBMM_VSET_OUT */
			ti,ldovbb-vset-mask = <0x1F>;

			/*
			 * NOTE: only FBB mode used but actual vset will
			 * determine final biasing
			 */
			ti,abb_info = <
			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
			1025000		0	0x0	0 0x02000000 0x01F00000
			1120000		0	0x4	0 0x02000000 0x01F00000
			>;
		};
1129 1130
	};
};
T
Tero Kristo 已提交
1131

1132 1133 1134 1135
&cpu_thermal {
	polling-delay = <500>; /* milliseconds */
};

T
Tero Kristo 已提交
1136
/include/ "omap54xx-clocks.dtsi"