omap5.dtsi 26.4 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
24 25 26 27 28
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
		i2c4 = &i2c5;
29 30 31 32 33 34 35 36 37
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
38 39 40
		#address-cells = <1>;
		#size-cells = <0>;

41
		cpu0: cpu@0 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x0>;
J
J Keerthy 已提交
45 46 47 48 49 50

			operating-points = <
				/* kHz    uV */
				1000000 1060000
				1500000 1250000
			>;
51 52 53 54 55 56

			clocks = <&dpll_mpu_ck>;
			clock-names = "cpu";

			clock-latency = <300000>; /* From omap-cpufreq driver */

57 58 59 60
			/* cooling options */
			cooling-min-level = <0>;
			cooling-max-level = <2>;
			#cooling-cells = <2>; /* min followed by max */
61 62
		};
		cpu@1 {
63
			device_type = "cpu";
64
			compatible = "arm,cortex-a15";
65
			reg = <0x1>;
66 67 68
		};
	};

69 70 71 72 73 74
	thermal-zones {
		#include "omap4-cpu-thermal.dtsi"
		#include "omap5-gpu-thermal.dtsi"
		#include "omap5-core-thermal.dtsi"
	};

75 76
	timer {
		compatible = "arm,armv7-timer";
77 78 79 80 81
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
82 83
	};

N
Nathan Lynch 已提交
84 85 86 87 88 89
	pmu {
		compatible = "arm,cortex-a15-pmu";
		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
	};

90 91 92 93 94
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
95 96 97
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
98 99
	};

100
	/*
101
	 * The soc node represents the soc top level view. It is used for IPs
102 103 104 105 106
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
107
			compatible = "ti,omap4-mpu";
108
			ti,hwmods = "mpu";
109
			sram = <&ocmcram>;
110 111 112 113 114 115
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
116
	 * Since it will not bring real advantage to represent that in DT for
117 118 119 120 121 122 123 124 125
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
126 127 128
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
129 130
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
131

T
Tero Kristo 已提交
132 133 134
		prm: prm@4ae06000 {
			compatible = "ti,omap5-prm";
			reg = <0x4ae06000 0x3000>;
135
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
T
Tero Kristo 已提交
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184

			prm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			prm_clockdomains: clockdomains {
			};
		};

		cm_core_aon: cm_core_aon@4a004000 {
			compatible = "ti,omap5-cm-core-aon";
			reg = <0x4a004000 0x2000>;

			cm_core_aon_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_core_aon_clockdomains: clockdomains {
			};
		};

		scrm: scrm@4ae0a000 {
			compatible = "ti,omap5-scrm";
			reg = <0x4ae0a000 0x2000>;

			scrm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			scrm_clockdomains: clockdomains {
			};
		};

		cm_core: cm_core@4a008000 {
			compatible = "ti,omap5-cm-core";
			reg = <0x4a008000 0x3000>;

			cm_core_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_core_clockdomains: clockdomains {
			};
		};

J
Jon Hunter 已提交
185 186 187 188 189 190
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

191
		omap5_pmx_core: pinmux@4a002840 {
192
			compatible = "ti,omap5-padconf", "pinctrl-single";
193 194 195
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
196 197
			#interrupt-cells = <1>;
			interrupt-controller;
198 199 200 201
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
202
			compatible = "ti,omap5-padconf", "pinctrl-single";
203 204 205
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
206 207
			#interrupt-cells = <1>;
			interrupt-controller;
208 209 210 211
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

B
Balaji T K 已提交
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
		omap5_padconf_global: tisyscon@4a002da0 {
			compatible = "syscon";
			reg = <0x4A002da0 0xec>;
		};

		pbias_regulator: pbias_regulator {
			compatible = "ti,pbias-omap";
			reg = <0x60 0x4>;
			syscon = <&omap5_padconf_global>;
			pbias_mmc_reg: pbias_mmc_omap5 {
				regulator-name = "pbias_mmc_omap5";
				regulator-min-microvolt = <1800000>;
				regulator-max-microvolt = <3000000>;
			};
		};

228 229 230 231 232
		ocmcram: ocmcram@40300000 {
			compatible = "mmio-sram";
			reg = <0x40300000 0x20000>; /* 128k */
		};

233 234 235
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
236 237 238 239
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
240
			#dma-cells = <1>;
241 242
			dma-channels = <32>;
			dma-requests = <127>;
243 244
		};

245 246
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
247
			reg = <0x4ae10000 0x200>;
248
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
249
			ti,hwmods = "gpio1";
250
			ti,gpio-always-on;
251 252 253
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
254
			#interrupt-cells = <2>;
255 256 257 258
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
259
			reg = <0x48055000 0x200>;
260
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
261 262 263 264
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
265
			#interrupt-cells = <2>;
266 267 268 269
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
270
			reg = <0x48057000 0x200>;
271
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
272 273 274 275
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
276
			#interrupt-cells = <2>;
277 278 279 280
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
281
			reg = <0x48059000 0x200>;
282
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
283 284 285 286
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
287
			#interrupt-cells = <2>;
288 289 290 291
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
292
			reg = <0x4805b000 0x200>;
293
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
294 295 296 297
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
298
			#interrupt-cells = <2>;
299 300 301 302
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
303
			reg = <0x4805d000 0x200>;
304
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
305 306 307 308
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
309
			#interrupt-cells = <2>;
310 311 312 313
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
314
			reg = <0x48051000 0x200>;
315
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
316 317 318 319
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
320
			#interrupt-cells = <2>;
321 322 323 324
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
325
			reg = <0x48053000 0x200>;
326
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
327 328 329 330
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
331
			#interrupt-cells = <2>;
332 333
		};

334 335 336 337 338
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
339
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
340 341 342
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
343 344
			clocks = <&l3_iclk_div>;
			clock-names = "fck";
345 346
		};

347 348
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
349
			reg = <0x48070000 0x100>;
350
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
351 352 353 354 355 356 357
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
358
			reg = <0x48072000 0x100>;
359
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
360 361 362 363 364 365 366
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
367
			reg = <0x48060000 0x100>;
368
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
369 370 371 372 373
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

374
		i2c4: i2c@4807a000 {
375
			compatible = "ti,omap4-i2c";
376
			reg = <0x4807a000 0x100>;
377
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
378 379 380 381 382
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

383
		i2c5: i2c@4807c000 {
384
			compatible = "ti,omap4-i2c";
385
			reg = <0x4807c000 0x100>;
386
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
387 388 389 390 391
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

S
Suman Anna 已提交
392 393 394 395
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
396
			#hwlock-cells = <1>;
S
Suman Anna 已提交
397 398
		};

F
Felipe Balbi 已提交
399 400 401
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
402
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
403 404 405 406
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
407 408 409 410 411 412 413 414 415 416
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
417 418 419 420 421
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
422
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
423 424 425 426
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
427 428 429 430 431
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
432 433 434 435 436
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
437
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
438 439 440 441
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
442 443
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
444 445 446 447 448
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
449
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
450 451 452 453
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
454 455
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
456 457
		};

458 459
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
460
			reg = <0x4806a000 0x100>;
461
			interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
462 463 464 465 466 467
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
468
			reg = <0x4806c000 0x100>;
469
			interrupts-extended = <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
470 471 472 473 474 475
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
476
			reg = <0x48020000 0x100>;
477
			interrupts-extended = <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
478 479 480 481 482 483
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
484
			reg = <0x4806e000 0x100>;
485
			interrupts-extended = <&gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
486 487 488 489 490
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
491 492
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
493
			interrupts-extended = <&gic GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
494 495 496 497 498
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
499 500
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
501
			interrupts-extended = <&gic GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
502 503 504
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
505 506 507

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
508
			reg = <0x4809c000 0x400>;
509
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
510 511 512
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
513 514
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
B
Balaji T K 已提交
515
			pbias-supply = <&pbias_mmc_reg>;
516 517 518 519
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
520
			reg = <0x480b4000 0x400>;
521
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
522 523
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
524 525
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
526 527 528 529
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
530
			reg = <0x480ad000 0x400>;
531
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
532 533
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
534 535
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
536 537 538 539
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
540
			reg = <0x480d1000 0x400>;
541
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
542 543
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
544 545
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
546 547 548 549
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
550
			reg = <0x480d5000 0x400>;
551
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
552 553
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
554 555
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
556
		};
557

S
Suman Anna 已提交
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
		mmu_dsp: mmu@4a066000 {
			compatible = "ti,omap4-iommu";
			reg = <0x4a066000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_dsp";
		};

		mmu_ipu: mmu@55082000 {
			compatible = "ti,omap4-iommu";
			reg = <0x55082000 0x100>;
			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_ipu";
			ti,iommu-bus-err-back;
		};

573 574
		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
575
			reg = <0x4ae1c000 0x400>;
576 577
			ti,hwmods = "kbd";
		};
578

579 580 581 582 583
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
584
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
585
			ti,hwmods = "mcpdm";
586 587 588
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
589
			status = "disabled";
590 591 592 593 594 595 596
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
597
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
598
			ti,hwmods = "dmic";
599 600
			dmas = <&sdma 67>;
			dma-names = "up_link";
601
			status = "disabled";
602 603
		};

604 605 606 607 608
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
609
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
610 611 612
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
613 614 615
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
616
			status = "disabled";
617 618 619 620 621 622 623
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
624
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
625 626 627
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
628 629 630
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
631
			status = "disabled";
632 633 634 635 636 637 638
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
639
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
640 641 642
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
643 644 645
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
646
			status = "disabled";
647
		};
J
Jon Hunter 已提交
648

649 650 651 652 653
		mailbox: mailbox@4a0f4000 {
			compatible = "ti,omap4-mailbox";
			reg = <0x4a0f4000 0x200>;
			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mailbox";
654
			#mbox-cells = <1>;
655 656
			ti,mbox-num-users = <3>;
			ti,mbox-num-fifos = <8>;
657 658 659 660 661 662 663 664
			mbox_ipu: mbox_ipu {
				ti,mbox-tx = <0 0 0>;
				ti,mbox-rx = <1 0 0>;
			};
			mbox_dsp: mbox_dsp {
				ti,mbox-tx = <3 0 0>;
				ti,mbox-rx = <2 0 0>;
			};
665 666
		};

J
Jon Hunter 已提交
667
		timer1: timer@4ae18000 {
668
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
669
			reg = <0x4ae18000 0x80>;
670
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
671 672 673 674 675
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
676
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
677
			reg = <0x48032000 0x80>;
678
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
679 680 681 682
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
683
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
684
			reg = <0x48034000 0x80>;
685
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
686 687 688 689
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
690
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
691
			reg = <0x48036000 0x80>;
692
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
693 694 695 696
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
697
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
698 699
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
700
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
701 702
			ti,hwmods = "timer5";
			ti,timer-dsp;
703
			ti,timer-pwm;
J
Jon Hunter 已提交
704 705 706
		};

		timer6: timer@4013a000 {
707
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
708 709
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
710
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
711 712 713 714 715 716
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
717
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
718 719
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
720
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
721 722 723 724 725
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
726
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
727 728
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
729
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
730 731 732 733 734 735
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
736
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
737
			reg = <0x4803e000 0x80>;
738
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
739
			ti,hwmods = "timer9";
740
			ti,timer-pwm;
J
Jon Hunter 已提交
741 742 743
		};

		timer10: timer@48086000 {
744
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
745
			reg = <0x48086000 0x80>;
746
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
747
			ti,hwmods = "timer10";
748
			ti,timer-pwm;
J
Jon Hunter 已提交
749 750 751
		};

		timer11: timer@48088000 {
752
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
753
			reg = <0x48088000 0x80>;
754
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
755 756 757
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
758

759 760 761
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
762
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
763 764 765
			ti,hwmods = "wd_timer2";
		};

766 767 768 769 770 771 772
		dmm@4e000000 {
			compatible = "ti,omap5-dmm";
			reg = <0x4e000000 0x800>;
			interrupts = <0 113 0x4>;
			ti,hwmods = "dmm";
		};

773
		emif1: emif@4c000000 {
774 775
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
776
			ti,no-idle-on-init;
777 778
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
779
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
780 781 782 783 784
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

785
		emif2: emif@4d000000 {
786 787
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
788
			ti,no-idle-on-init;
789 790
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
791
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
792 793 794 795
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
796

797 798 799 800 801 802 803 804 805 806
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usb3phy: control-phy@4a002370 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002370 0x4>;
			reg-names = "power";
807
		};
808

809
		usb3: omap_dwc3@4a020000 {
810 811
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
812
			reg = <0x4a020000 0x10000>;
813
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
814 815 816 817 818
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
819
				compatible = "snps,dwc3";
820
				reg = <0x4a030000 0x10000>;
821
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
822 823
				phys = <&usb2_phy>, <&usb3_phy>;
				phy-names = "usb2-phy", "usb3-phy";
824
				dr_mode = "peripheral";
825 826 827 828
				tx-fifo-resize;
			};
		};

829
		ocp2scp@4a080000 {
830 831 832
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
833
			reg = <0x4a080000 0x20>;
834 835
			ranges;
			ti,hwmods = "ocp2scp1";
836 837 838
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
839
				ctrl-module = <&omap_control_usb2phy>;
840 841
				clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
				clock-names = "wkupclk", "refclk";
842
				#phy-cells = <0>;
843 844 845 846 847 848 849 850
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
851
				ctrl-module = <&omap_control_usb3phy>;
852 853 854 855 856 857
				clocks = <&usb_phy_cm_clk32k>,
					 <&sys_clkin>,
					 <&usb_otg_ss_refclk960m>;
				clock-names =	"wkupclk",
						"sysclk",
						"refclk";
858
				#phy-cells = <0>;
859
			};
860
		};
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
876 877 878 879 880 881
			clocks = <&l3init_60m_fclk>,
				 <&xclk60mhsp1_ck>,
				 <&xclk60mhsp2_ck>;
			clock-names = "refclk_60m_int",
				      "refclk_60m_ext_p1",
				      "refclk_60m_ext_p2";
882 883

			usbhsohci: ohci@4a064800 {
884
				compatible = "ti,ohci-omap3";
885 886 887 888 889 890
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
891
				compatible = "ti,ehci-omap";
892 893 894 895 896
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
897

898
		bandgap: bandgap@4a0021e0 {
899 900 901 902 903 904
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
905 906

			#thermal-sensor-cells = <1>;
907
		};
B
Balaji T K 已提交
908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931

		omap_control_sata: control-phy@4a002374 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002374 0x4>;
			reg-names = "power";
			clocks = <&sys_clkin>;
			clock-names = "sysclk";
		};

		/* OCP2SCP3 */
		ocp2scp@4a090000 {
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x4a090000 0x20>;
			ranges;
			ti,hwmods = "ocp2scp3";
			sata_phy: phy@4a096000 {
				compatible = "ti,phy-pipe3-sata";
				reg = <0x4A096000 0x80>, /* phy_rx */
				      <0x4A096400 0x64>, /* phy_tx */
				      <0x4A096800 0x40>; /* pll_ctrl */
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
				ctrl-module = <&omap_control_sata>;
932 933
				clocks = <&sys_clkin>, <&sata_ref_clk>;
				clock-names = "sysclk", "refclk";
B
Balaji T K 已提交
934 935 936 937 938 939 940 941 942 943 944 945 946 947
				#phy-cells = <0>;
			};
		};

		sata: sata@4a141100 {
			compatible = "snps,dwc-ahci";
			reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
			interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
			phys = <&sata_phy>;
			phy-names = "sata-phy";
			clocks = <&sata_ref_clk>;
			ti,hwmods = "sata";
		};

948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
		dss: dss@58000000 {
			compatible = "ti,omap5-dss";
			reg = <0x58000000 0x80>;
			status = "disabled";
			ti,hwmods = "dss_core";
			clocks = <&dss_dss_clk>;
			clock-names = "fck";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			dispc@58001000 {
				compatible = "ti,omap5-dispc";
				reg = <0x58001000 0x1000>;
				interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
				ti,hwmods = "dss_dispc";
				clocks = <&dss_dss_clk>;
				clock-names = "fck";
			};

968 969 970 971 972 973 974 975 976
			rfbi: encoder@58002000  {
				compatible = "ti,omap5-rfbi";
				reg = <0x58002000 0x100>;
				status = "disabled";
				ti,hwmods = "dss_rfbi";
				clocks = <&dss_dss_clk>, <&l3_iclk_div>;
				clock-names = "fck", "ick";
			};

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
			dsi1: encoder@58004000 {
				compatible = "ti,omap5-dsi";
				reg = <0x58004000 0x200>,
				      <0x58004200 0x40>,
				      <0x58004300 0x40>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi1";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			dsi2: encoder@58005000 {
				compatible = "ti,omap5-dsi";
				reg = <0x58009000 0x200>,
				      <0x58009200 0x40>,
				      <0x58009300 0x40>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi2";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			hdmi: encoder@58060000 {
				compatible = "ti,omap5-hdmi";
				reg = <0x58040000 0x200>,
				      <0x58040200 0x80>,
				      <0x58040300 0x80>,
				      <0x58060000 0x19000>;
				reg-names = "wp", "pll", "phy", "core";
				interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_hdmi";
				clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
1015 1016
				dmas = <&sdma 76>;
				dma-names = "audio_tx";
1017 1018
			};
		};
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078

		abb_mpu: regulator-abb-mpu {
			compatible = "ti,abb-v2";
			regulator-name = "abb_mpu";
			#address-cells = <0>;
			#size-cells = <0>;
			clocks = <&sys_clkin>;
			ti,settling-time = <50>;
			ti,clock-cycles = <16>;

			reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
			      <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
			reg-names = "base-address", "int-address",
				    "efuse-address", "ldo-address";
			ti,tranxdone-status-mask = <0x80>;
			/* LDOVBBMPU_MUX_CTRL */
			ti,ldovbb-override-mask = <0x400>;
			/* LDOVBBMPU_VSET_OUT */
			ti,ldovbb-vset-mask = <0x1F>;

			/*
			 * NOTE: only FBB mode used but actual vset will
			 * determine final biasing
			 */
			ti,abb_info = <
			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
			1060000		0	0x0	0 0x02000000 0x01F00000
			1250000		0	0x4	0 0x02000000 0x01F00000
			>;
		};

		abb_mm: regulator-abb-mm {
			compatible = "ti,abb-v2";
			regulator-name = "abb_mm";
			#address-cells = <0>;
			#size-cells = <0>;
			clocks = <&sys_clkin>;
			ti,settling-time = <50>;
			ti,clock-cycles = <16>;

			reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
			      <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
			reg-names = "base-address", "int-address",
				    "efuse-address", "ldo-address";
			ti,tranxdone-status-mask = <0x80000000>;
			/* LDOVBBMM_MUX_CTRL */
			ti,ldovbb-override-mask = <0x400>;
			/* LDOVBBMM_VSET_OUT */
			ti,ldovbb-vset-mask = <0x1F>;

			/*
			 * NOTE: only FBB mode used but actual vset will
			 * determine final biasing
			 */
			ti,abb_info = <
			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
			1025000		0	0x0	0 0x02000000 0x01F00000
			1120000		0	0x4	0 0x02000000 0x01F00000
			>;
		};
1079 1080
	};
};
T
Tero Kristo 已提交
1081 1082

/include/ "omap54xx-clocks.dtsi"