omap5.dtsi 23.7 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
24 25 26 27 28
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
		i2c4 = &i2c5;
29 30 31 32 33 34 35 36 37
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
38 39 40
		#address-cells = <1>;
		#size-cells = <0>;

41
		cpu0: cpu@0 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x0>;
J
J Keerthy 已提交
45 46 47 48 49 50 51

			operating-points = <
				/* kHz    uV */
				500000  880000
				1000000 1060000
				1500000 1250000
			>;
52 53 54 55 56 57

			clocks = <&dpll_mpu_ck>;
			clock-names = "cpu";

			clock-latency = <300000>; /* From omap-cpufreq driver */

58 59 60 61
			/* cooling options */
			cooling-min-level = <0>;
			cooling-max-level = <2>;
			#cooling-cells = <2>; /* min followed by max */
62 63
		};
		cpu@1 {
64
			device_type = "cpu";
65
			compatible = "arm,cortex-a15";
66
			reg = <0x1>;
67 68 69
		};
	};

70 71 72 73 74 75
	thermal-zones {
		#include "omap4-cpu-thermal.dtsi"
		#include "omap5-gpu-thermal.dtsi"
		#include "omap5-core-thermal.dtsi"
	};

76 77
	timer {
		compatible = "arm,armv7-timer";
78 79 80 81 82
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
83 84
	};

N
Nathan Lynch 已提交
85 86 87 88 89 90
	pmu {
		compatible = "arm,cortex-a15-pmu";
		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
	};

91 92 93 94 95
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
96 97 98
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
99 100
	};

101
	/*
102
	 * The soc node represents the soc top level view. It is used for IPs
103 104 105 106 107 108 109 110 111 112 113 114 115
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
116
	 * Since it will not bring real advantage to represent that in DT for
117 118 119 120 121 122 123 124 125
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
126 127 128
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
129 130
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
131

T
Tero Kristo 已提交
132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
		prm: prm@4ae06000 {
			compatible = "ti,omap5-prm";
			reg = <0x4ae06000 0x3000>;

			prm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			prm_clockdomains: clockdomains {
			};
		};

		cm_core_aon: cm_core_aon@4a004000 {
			compatible = "ti,omap5-cm-core-aon";
			reg = <0x4a004000 0x2000>;

			cm_core_aon_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_core_aon_clockdomains: clockdomains {
			};
		};

		scrm: scrm@4ae0a000 {
			compatible = "ti,omap5-scrm";
			reg = <0x4ae0a000 0x2000>;

			scrm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			scrm_clockdomains: clockdomains {
			};
		};

		cm_core: cm_core@4a008000 {
			compatible = "ti,omap5-cm-core";
			reg = <0x4a008000 0x3000>;

			cm_core_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_core_clockdomains: clockdomains {
			};
		};

J
Jon Hunter 已提交
184 185 186 187 188 189
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

B
Balaji T K 已提交
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
		omap5_padconf_global: tisyscon@4a002da0 {
			compatible = "syscon";
			reg = <0x4A002da0 0xec>;
		};

		pbias_regulator: pbias_regulator {
			compatible = "ti,pbias-omap";
			reg = <0x60 0x4>;
			syscon = <&omap5_padconf_global>;
			pbias_mmc_reg: pbias_mmc_omap5 {
				regulator-name = "pbias_mmc_omap5";
				regulator-min-microvolt = <1800000>;
				regulator-max-microvolt = <3000000>;
			};
		};

223 224 225
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
226 227 228 229
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
230 231 232 233 234
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

235 236
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
237
			reg = <0x4ae10000 0x200>;
238
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
239
			ti,hwmods = "gpio1";
240
			ti,gpio-always-on;
241 242 243
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
244
			#interrupt-cells = <2>;
245 246 247 248
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
249
			reg = <0x48055000 0x200>;
250
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
251 252 253 254
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
255
			#interrupt-cells = <2>;
256 257 258 259
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
260
			reg = <0x48057000 0x200>;
261
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
262 263 264 265
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
266
			#interrupt-cells = <2>;
267 268 269 270
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
271
			reg = <0x48059000 0x200>;
272
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
273 274 275 276
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
277
			#interrupt-cells = <2>;
278 279 280 281
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
282
			reg = <0x4805b000 0x200>;
283
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
284 285 286 287
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
288
			#interrupt-cells = <2>;
289 290 291 292
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
293
			reg = <0x4805d000 0x200>;
294
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
295 296 297 298
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
299
			#interrupt-cells = <2>;
300 301 302 303
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
304
			reg = <0x48051000 0x200>;
305
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
306 307 308 309
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
310
			#interrupt-cells = <2>;
311 312 313 314
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
315
			reg = <0x48053000 0x200>;
316
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
317 318 319 320
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
321
			#interrupt-cells = <2>;
322 323
		};

324 325 326 327 328
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
329
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
330 331 332
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
333 334
			clocks = <&l3_iclk_div>;
			clock-names = "fck";
335 336
		};

337 338
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
339
			reg = <0x48070000 0x100>;
340
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
341 342 343 344 345 346 347
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
348
			reg = <0x48072000 0x100>;
349
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
350 351 352 353 354 355 356
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
357
			reg = <0x48060000 0x100>;
358
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
359 360 361 362 363
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

364
		i2c4: i2c@4807a000 {
365
			compatible = "ti,omap4-i2c";
366
			reg = <0x4807a000 0x100>;
367
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
368 369 370 371 372
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

373
		i2c5: i2c@4807c000 {
374
			compatible = "ti,omap4-i2c";
375
			reg = <0x4807c000 0x100>;
376
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
377 378 379 380 381
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

S
Suman Anna 已提交
382 383 384 385
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
386
			#hwlock-cells = <1>;
S
Suman Anna 已提交
387 388
		};

F
Felipe Balbi 已提交
389 390 391
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
392
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
393 394 395 396
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
397 398 399 400 401 402 403 404 405 406
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
407 408 409 410 411
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
412
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
413 414 415 416
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
417 418 419 420 421
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
422 423 424 425 426
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
427
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
428 429 430 431
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
432 433
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
434 435 436 437 438
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
439
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
440 441 442 443
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
444 445
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
446 447
		};

448 449
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
450
			reg = <0x4806a000 0x100>;
451
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
452 453 454 455 456 457
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
458
			reg = <0x4806c000 0x100>;
459
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
460 461 462 463 464 465
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
466
			reg = <0x48020000 0x100>;
467
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
468 469 470 471 472 473
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
474
			reg = <0x4806e000 0x100>;
475
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
476 477 478 479 480
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
481 482
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
483
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
484 485 486 487 488
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
489 490
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
491
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
492 493 494
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
495 496 497

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
498
			reg = <0x4809c000 0x400>;
499
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
500 501 502
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
503 504
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
B
Balaji T K 已提交
505
			pbias-supply = <&pbias_mmc_reg>;
506 507 508 509
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
510
			reg = <0x480b4000 0x400>;
511
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
512 513
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
514 515
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
516 517 518 519
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
520
			reg = <0x480ad000 0x400>;
521
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
522 523
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
524 525
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
526 527 528 529
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
530
			reg = <0x480d1000 0x400>;
531
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
532 533
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
534 535
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
536 537 538 539
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
540
			reg = <0x480d5000 0x400>;
541
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
542 543
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
544 545
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
546
		};
547

S
Suman Anna 已提交
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
		mmu_dsp: mmu@4a066000 {
			compatible = "ti,omap4-iommu";
			reg = <0x4a066000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_dsp";
		};

		mmu_ipu: mmu@55082000 {
			compatible = "ti,omap4-iommu";
			reg = <0x55082000 0x100>;
			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_ipu";
			ti,iommu-bus-err-back;
		};

563 564
		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
565
			reg = <0x4ae1c000 0x400>;
566 567
			ti,hwmods = "kbd";
		};
568

569 570 571 572 573
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
574
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
575
			ti,hwmods = "mcpdm";
576 577 578
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
579
			status = "disabled";
580 581 582 583 584 585 586
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
587
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
588
			ti,hwmods = "dmic";
589 590
			dmas = <&sdma 67>;
			dma-names = "up_link";
591
			status = "disabled";
592 593
		};

594 595 596 597 598
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
599
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
600 601 602
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
603 604 605
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
606
			status = "disabled";
607 608 609 610 611 612 613
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
614
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
615 616 617
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
618 619 620
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
621
			status = "disabled";
622 623 624 625 626 627 628
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
629
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
630 631 632
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
633 634 635
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
636
			status = "disabled";
637
		};
J
Jon Hunter 已提交
638 639

		timer1: timer@4ae18000 {
640
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
641
			reg = <0x4ae18000 0x80>;
642
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
643 644 645 646 647
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
648
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
649
			reg = <0x48032000 0x80>;
650
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
651 652 653 654
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
655
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
656
			reg = <0x48034000 0x80>;
657
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
658 659 660 661
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
662
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
663
			reg = <0x48036000 0x80>;
664
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
665 666 667 668
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
669
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
670 671
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
672
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
673 674
			ti,hwmods = "timer5";
			ti,timer-dsp;
675
			ti,timer-pwm;
J
Jon Hunter 已提交
676 677 678
		};

		timer6: timer@4013a000 {
679
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
680 681
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
682
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
683 684 685 686 687 688
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
689
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
690 691
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
692
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
693 694 695 696 697
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
698
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
699 700
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
701
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
702 703 704 705 706 707
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
708
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
709
			reg = <0x4803e000 0x80>;
710
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
711
			ti,hwmods = "timer9";
712
			ti,timer-pwm;
J
Jon Hunter 已提交
713 714 715
		};

		timer10: timer@48086000 {
716
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
717
			reg = <0x48086000 0x80>;
718
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
719
			ti,hwmods = "timer10";
720
			ti,timer-pwm;
J
Jon Hunter 已提交
721 722 723
		};

		timer11: timer@48088000 {
724
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
725
			reg = <0x48088000 0x80>;
726
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
727 728 729
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
730

731 732 733
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
734
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
735 736 737
			ti,hwmods = "wd_timer2";
		};

738 739 740 741 742 743 744
		dmm@4e000000 {
			compatible = "ti,omap5-dmm";
			reg = <0x4e000000 0x800>;
			interrupts = <0 113 0x4>;
			ti,hwmods = "dmm";
		};

745
		emif1: emif@4c000000 {
746 747
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
748
			ti,no-idle-on-init;
749 750
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
751
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
752 753 754 755 756
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

757
		emif2: emif@4d000000 {
758 759
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
760
			ti,no-idle-on-init;
761 762
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
763
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
764 765 766 767
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
768

769 770 771 772 773 774 775 776 777 778
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usb3phy: control-phy@4a002370 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002370 0x4>;
			reg-names = "power";
779
		};
780

781
		usb3: omap_dwc3@4a020000 {
782 783
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
784
			reg = <0x4a020000 0x10000>;
785
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
786 787 788 789 790
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
791
				compatible = "snps,dwc3";
792
				reg = <0x4a030000 0x10000>;
793
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
794 795
				phys = <&usb2_phy>, <&usb3_phy>;
				phy-names = "usb2-phy", "usb3-phy";
796
				dr_mode = "peripheral";
797 798 799 800
				tx-fifo-resize;
			};
		};

801
		ocp2scp@4a080000 {
802 803 804
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
805
			reg = <0x4a080000 0x20>;
806 807
			ranges;
			ti,hwmods = "ocp2scp1";
808 809 810
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
811
				ctrl-module = <&omap_control_usb2phy>;
812 813
				clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
				clock-names = "wkupclk", "refclk";
814
				#phy-cells = <0>;
815 816 817 818 819 820 821 822
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
823
				ctrl-module = <&omap_control_usb3phy>;
824 825 826 827 828 829
				clocks = <&usb_phy_cm_clk32k>,
					 <&sys_clkin>,
					 <&usb_otg_ss_refclk960m>;
				clock-names =	"wkupclk",
						"sysclk",
						"refclk";
830
				#phy-cells = <0>;
831
			};
832
		};
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
848 849 850 851 852 853
			clocks = <&l3init_60m_fclk>,
				 <&xclk60mhsp1_ck>,
				 <&xclk60mhsp2_ck>;
			clock-names = "refclk_60m_int",
				      "refclk_60m_ext_p1",
				      "refclk_60m_ext_p2";
854 855

			usbhsohci: ohci@4a064800 {
856
				compatible = "ti,ohci-omap3";
857 858 859 860 861 862
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
863
				compatible = "ti,ehci-omap";
864 865 866 867 868
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
869

870
		bandgap: bandgap@4a0021e0 {
871 872 873 874 875 876
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
877 878

			#thermal-sensor-cells = <1>;
879
		};
B
Balaji T K 已提交
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919

		omap_control_sata: control-phy@4a002374 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002374 0x4>;
			reg-names = "power";
			clocks = <&sys_clkin>;
			clock-names = "sysclk";
		};

		/* OCP2SCP3 */
		ocp2scp@4a090000 {
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x4a090000 0x20>;
			ranges;
			ti,hwmods = "ocp2scp3";
			sata_phy: phy@4a096000 {
				compatible = "ti,phy-pipe3-sata";
				reg = <0x4A096000 0x80>, /* phy_rx */
				      <0x4A096400 0x64>, /* phy_tx */
				      <0x4A096800 0x40>; /* pll_ctrl */
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
				ctrl-module = <&omap_control_sata>;
				clocks = <&sys_clkin>;
				clock-names = "sysclk";
				#phy-cells = <0>;
			};
		};

		sata: sata@4a141100 {
			compatible = "snps,dwc-ahci";
			reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
			interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
			phys = <&sata_phy>;
			phy-names = "sata-phy";
			clocks = <&sata_ref_clk>;
			ti,hwmods = "sata";
		};

920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
		dss: dss@58000000 {
			compatible = "ti,omap5-dss";
			reg = <0x58000000 0x80>;
			status = "disabled";
			ti,hwmods = "dss_core";
			clocks = <&dss_dss_clk>;
			clock-names = "fck";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			dispc@58001000 {
				compatible = "ti,omap5-dispc";
				reg = <0x58001000 0x1000>;
				interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
				ti,hwmods = "dss_dispc";
				clocks = <&dss_dss_clk>;
				clock-names = "fck";
			};

			dsi1: encoder@58004000 {
				compatible = "ti,omap5-dsi";
				reg = <0x58004000 0x200>,
				      <0x58004200 0x40>,
				      <0x58004300 0x40>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi1";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			dsi2: encoder@58005000 {
				compatible = "ti,omap5-dsi";
				reg = <0x58009000 0x200>,
				      <0x58009200 0x40>,
				      <0x58009300 0x40>;
				reg-names = "proto", "phy", "pll";
				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_dsi2";
				clocks = <&dss_dss_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};

			hdmi: encoder@58060000 {
				compatible = "ti,omap5-hdmi";
				reg = <0x58040000 0x200>,
				      <0x58040200 0x80>,
				      <0x58040300 0x80>,
				      <0x58060000 0x19000>;
				reg-names = "wp", "pll", "phy", "core";
				interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
				status = "disabled";
				ti,hwmods = "dss_hdmi";
				clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
				clock-names = "fck", "sys_clk";
			};
		};
980 981
	};
};
T
Tero Kristo 已提交
982 983

/include/ "omap54xx-clocks.dtsi"