amdgpu_vm.c 58.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81
	/* indicate update pt or its shadow */
	bool shadow;
82 83
};

84 85 86 87 88 89
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
90
/**
91
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
92 93 94
 *
 * @adev: amdgpu_device pointer
 *
95
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
96
 */
97 98
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
99
{
100 101 102
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
103 104
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
105 106
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
107
		return AMDGPU_VM_PTE_COUNT(adev);
108 109
	else
		/* Everything in between */
110
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
111 112 113
}

/**
114
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
115 116 117
 *
 * @adev: amdgpu_device pointer
 *
118
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
119
 */
120
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
121
{
122
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
123 124 125
}

/**
126
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
127 128
 *
 * @vm: vm providing the BOs
129
 * @validated: head of validation list
130
 * @entry: entry to add
A
Alex Deucher 已提交
131 132
 *
 * Add the page directory to the list of BOs to
133
 * validate for command submission.
A
Alex Deucher 已提交
134
 */
135 136 137
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
138
{
139
	entry->robj = vm->root.bo;
140
	entry->priority = 0;
141
	entry->tv.bo = &entry->robj->tbo;
142
	entry->tv.shared = true;
143
	entry->user_pages = NULL;
144 145
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
146

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

188
/**
189
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
190
 *
191
 * @adev: amdgpu device pointer
192
 * @vm: vm providing the BOs
193 194
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
195
 *
196
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
197
 */
198 199 200
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
201
{
202
	uint64_t num_evictions;
A
Alex Deucher 已提交
203

204 205 206 207 208
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
209
		return 0;
210

211
	return amdgpu_vm_validate_level(&vm->root, validate, param);
212 213 214
}

/**
215
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
216 217 218 219 220 221
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
222
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
223 224 225
{
	unsigned i;

226 227
	if (!parent->entries)
		return;
228

229 230 231 232
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
233 234
			continue;

235 236
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
237
	}
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
255
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
256 257
}

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
275
		adev->vm_manager.block_size;
276 277 278 279 280 281
	unsigned pt_idx, from, to;
	int r;

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
282 283 284
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
285 286 287 288 289
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

290 291 292 293 294
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
295 296 297 298 299

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
300 301
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331

	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
					     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
					     AMDGPU_GEM_CREATE_SHADOW |
					     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
					     AMDGPU_GEM_CREATE_VRAM_CLEARED,
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
332 333 334 335 336
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
337 338 339 340 341 342 343 344
			if (r)
				return r;
		}
	}

	return 0;
}

345 346 347 348 349 350 351 352 353 354 355 356 357 358
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
359
	uint64_t last_pfn;
360 361 362 363 364 365 366 367 368
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
369
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
370 371 372 373 374 375 376
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

377
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
378 379
}

380 381 382 383 384 385 386 387 388 389
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
390 391
{
	return id->current_gpu_reset_count !=
392
		atomic_read(&adev->gpu_reset_counter);
393 394
}

A
Alex Deucher 已提交
395 396 397 398
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
399 400
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
401
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
402
 *
403
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
404
 */
405
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
406
		      struct amdgpu_sync *sync, struct dma_fence *fence,
407
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
408 409
{
	struct amdgpu_device *adev = ring->adev;
410
	unsigned vmhub = ring->funcs->vmhub;
411
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
412
	uint64_t fence_context = adev->fence_context + ring->idx;
413
	struct dma_fence *updates = sync->last_vm_update;
414
	struct amdgpu_vm_id *id, *idle;
415
	struct dma_fence **fences;
416 417 418
	unsigned i;
	int r = 0;

419
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
420 421
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
422

423
	mutex_lock(&id_mgr->lock);
424

425
	/* Check if we have an idle VMID */
426
	i = 0;
427
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
428 429
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
430
			break;
431
		++i;
432 433
	}

434
	/* If we can't find a idle VMID to use, wait till one becomes available */
435
	if (&idle->list == &id_mgr->ids_lru) {
436 437
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
438
		struct dma_fence_array *array;
439 440 441
		unsigned j;

		for (j = 0; j < i; ++j)
442
			dma_fence_get(fences[j]);
443

444
		array = dma_fence_array_create(i, fences, fence_context,
445 446 447
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
448
				dma_fence_put(fences[j]);
449 450 451 452 453 454 455
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
456
		dma_fence_put(&array->base);
457 458 459
		if (r)
			goto error;

460
		mutex_unlock(&id_mgr->lock);
461 462 463 464 465
		return 0;

	}
	kfree(fences);

466
	job->vm_needs_flush = false;
467
	/* Check if we can use a VMID already assigned to this VM */
468
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
469
		struct dma_fence *flushed;
470
		bool needs_flush = false;
471 472

		/* Check all the prerequisites to using this VMID */
473
		if (amdgpu_vm_had_gpu_reset(adev, id))
474
			continue;
475 476 477 478

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

479
		if (job->vm_pd_addr != id->pd_gpu_addr)
480 481
			continue;

482 483 484 485
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
486 487

		flushed  = id->flushed_updates;
488 489 490 491 492
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
493 494
			continue;

495 496 497
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
498 499 500
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
501

502 503 504 505
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
506

507 508 509 510
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
511

512
	};
513

514 515
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
516

517 518
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
519 520
	if (r)
		goto error;
521

522
	id->pd_gpu_addr = job->vm_pd_addr;
523 524
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
525
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
526
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
527

528 529 530 531 532 533 534 535
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

536
	job->vm_id = id - id_mgr->ids;
537
	trace_amdgpu_vm_grab_id(vm, ring, job);
538 539

error:
540
	mutex_unlock(&id_mgr->lock);
541
	return r;
A
Alex Deucher 已提交
542 543
}

544 545 546
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
547
	const struct amdgpu_ip_block *ip_block;
548

549
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
550 551 552 553 554 555 556
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

557
	if (ip_block->version->major <= 7) {
558 559
		/* gfx7 has no workaround */
		return true;
560
	} else if (ip_block->version->major == 8) {
561 562 563 564 565 566 567 568 569
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
570 571 572 573
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

574 575
	if (adev->gart.gart_funcs->adjust_mc_addr)
		addr = adev->gart.gart_funcs->adjust_mc_addr(adev, addr);
A
Alex Xie 已提交
576 577 578 579

	return addr;
}

A
Alex Deucher 已提交
580 581 582 583
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
584
 * @vm_id: vmid number to use
585
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
586
 *
587
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
588
 */
589
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
590
{
591
	struct amdgpu_device *adev = ring->adev;
592 593 594
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
595
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
596 597 598 599 600 601
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
602 603
	bool vm_flush_needed = job->vm_needs_flush ||
		amdgpu_vm_ring_has_compute_vm_bug(ring);
604
	unsigned patch_offset = 0;
605
	int r;
606

607 608 609 610
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
611

612 613
	if (!vm_flush_needed && !gds_switch_needed)
		return 0;
614

615 616
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
617

C
Chunming Zhou 已提交
618
	if (ring->funcs->emit_pipeline_sync && !job->need_pipeline_sync)
619
		amdgpu_ring_emit_pipeline_sync(ring);
620

621
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
622 623
		u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
		struct dma_fence *fence;
624

625
		trace_amdgpu_vm_flush(ring, job->vm_id, pd_addr);
626
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
627

628 629 630
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
631

632
		mutex_lock(&id_mgr->lock);
633 634
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
635
		mutex_unlock(&id_mgr->lock);
636
	}
637

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
	if (gds_switch_needed) {
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
658
	}
659
	return 0;
660 661 662 663 664 665 666 667 668 669
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
670 671
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
672
{
673 674
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
675 676 677 678 679 680 681

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
682 683 684 685 686 687 688 689
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
690
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
710
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
711
 *
712
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
713 714 715 716 717 718 719 720 721
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
722 723 724
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
725
				  uint64_t flags)
A
Alex Deucher 已提交
726
{
727
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
728

729
	if (count < 3) {
730 731
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
732 733

	} else {
734
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
735 736 737 738
				      count, incr, flags);
	}
}

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
754
				   uint64_t flags)
755
{
756
	uint64_t src = (params->src + (addr >> 12) * 8);
757

758 759 760 761

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
762 763
}

A
Alex Deucher 已提交
764
/**
765
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
766
 *
767
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
768 769 770
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
771
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
772
 */
773
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
774 775 776
{
	uint64_t result;

777 778
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
779

780 781
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
782

783
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
784 785 786 787

	return result;
}

788
/*
789
 * amdgpu_vm_update_level - update a single level in the hierarchy
790 791 792
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
793
 * @parent: parent directory
794
 *
795
 * Makes sure all entries in @parent are up to date.
796 797
 * Returns 0 for success, error for failure.
 */
798 799 800 801
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
802
{
803
	struct amdgpu_bo *shadow;
804
	struct amdgpu_ring *ring;
805
	uint64_t pd_addr, shadow_addr;
806
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
807
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
808
	unsigned count = 0, pt_idx, ndw;
809
	struct amdgpu_job *job;
810
	struct amdgpu_pte_update_params params;
811
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
812

A
Alex Deucher 已提交
813 814
	int r;

815 816
	if (!parent->entries)
		return 0;
817 818
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
819 820 821 822
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
823
	ndw += parent->last_entry_used * 6;
A
Alex Deucher 已提交
824

825 826 827
	pd_addr = amdgpu_bo_gpu_offset(parent->bo);

	shadow = parent->bo->shadow;
828 829 830 831 832 833 834 835 836 837
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

838 839
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
840
		return r;
841

842 843
	memset(&params, 0, sizeof(params));
	params.adev = adev;
844
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
845

846 847 848
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
849 850 851 852 853
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

854
		if (bo->shadow) {
855
			struct amdgpu_bo *pt_shadow = bo->shadow;
856

857 858
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
859 860 861 862
			if (r)
				return r;
		}

A
Alex Deucher 已提交
863
		pt = amdgpu_bo_gpu_offset(bo);
864
		if (parent->entries[pt_idx].addr == pt)
865 866
			continue;

867
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
868 869 870

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
871 872
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
873 874

			if (count) {
A
Alex Xie 已提交
875 876 877
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

878 879 880
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
881
							      pt_addr, count,
882 883 884
							      incr,
							      AMDGPU_PTE_VALID);

885
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
886
						      pt_addr, count, incr,
887
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
888 889 890 891
			}

			count = 1;
			last_pde = pde;
892
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
893 894 895 896 897 898
			last_pt = pt;
		} else {
			++count;
		}
	}

899
	if (count) {
A
Alex Xie 已提交
900 901
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

902
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
903
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
904 905
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
906
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
907
				      count, incr, AMDGPU_PTE_VALID);
908
	}
A
Alex Deucher 已提交
909

910 911
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
912 913 914
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
915
				 AMDGPU_FENCE_OWNER_VM);
916 917 918
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
919

920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
940

941 942 943 944
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
945 946

	return 0;
C
Chunming Zhou 已提交
947 948

error_free:
949
	amdgpu_job_free(job);
950
	return r;
A
Alex Deucher 已提交
951 952
}

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
	return amdgpu_vm_update_level(adev, vm, &vm->root, 0);
}

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
983
		idx = addr >> (p->adev->vm_manager.block_size * level--);
984 985 986 987 988 989 990 991 992 993
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
994 995 996
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
997
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
998 999 1000
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1001
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1002 1003
 * @flags: mapping flags
 *
1004
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
1005
 */
1006
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1007
				  uint64_t start, uint64_t end,
1008
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1009
{
1010 1011
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1012

1013
	uint64_t cur_pe_start, cur_nptes, cur_dst;
1014
	uint64_t addr; /* next GPU address to be updated */
1015 1016 1017 1018 1019 1020
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
1021
	pt = amdgpu_vm_get_pt(params, addr);
1022 1023
	if (!pt) {
		pr_err("PT not found, aborting update_ptes\n");
1024
		return;
1025
	}
1026

1027 1028 1029
	if (params->shadow) {
		if (!pt->shadow)
			return;
1030
		pt = pt->shadow;
1031
	}
1032 1033 1034
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
1035
		nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
1036 1037 1038

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
1039
	cur_nptes = nptes;
1040 1041 1042 1043 1044
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
1045 1046

	/* walk over the address space and update the page tables */
1047
	while (addr < end) {
1048
		pt = amdgpu_vm_get_pt(params, addr);
1049 1050
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1051
			return;
1052
		}
1053

1054 1055 1056
		if (params->shadow) {
			if (!pt->shadow)
				return;
1057
			pt = pt->shadow;
1058
		}
A
Alex Deucher 已提交
1059 1060 1061 1062

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1063
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1064

1065 1066
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1067

1068 1069
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
1070
			/* The next ptb is consecutive to current ptb.
1071
			 * Don't call the update function now.
1072 1073
			 * Will update two ptbs together in future.
			*/
1074
			cur_nptes += nptes;
1075
		} else {
1076 1077
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1078

1079
			cur_pe_start = next_pe_start;
1080
			cur_nptes = nptes;
1081
			cur_dst = dst;
A
Alex Deucher 已提交
1082 1083
		}

1084
		/* for next ptb*/
A
Alex Deucher 已提交
1085 1086 1087 1088
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

1089 1090
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
1105
				uint64_t dst, uint64_t flags)
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1126 1127 1128
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1129 1130 1131 1132 1133

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1134
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1135 1136
	    (frag_start >= frag_end)) {

1137
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
1138 1139 1140 1141 1142
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1143
		amdgpu_vm_update_ptes(params, start, frag_start,
1144 1145 1146 1147 1148
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1149
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
1150
			      flags | frag_flags);
1151 1152 1153 1154

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1155
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1156
	}
A
Alex Deucher 已提交
1157 1158 1159 1160 1161 1162
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1163
 * @exclusive: fence we need to sync to
1164 1165
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1166
 * @vm: requested vm
1167 1168 1169
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1170 1171 1172
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1173
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1174 1175 1176
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1177
				       struct dma_fence *exclusive,
1178 1179
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1180
				       struct amdgpu_vm *vm,
1181
				       uint64_t start, uint64_t last,
1182
				       uint64_t flags, uint64_t addr,
1183
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1184
{
1185
	struct amdgpu_ring *ring;
1186
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1187
	unsigned nptes, ncmds, ndw;
1188
	struct amdgpu_job *job;
1189
	struct amdgpu_pte_update_params params;
1190
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1191 1192
	int r;

1193 1194
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1195
	params.vm = vm;
1196 1197
	params.src = src;

1198
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1199

1200 1201 1202 1203
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1204
	nptes = last - start + 1;
A
Alex Deucher 已提交
1205 1206 1207 1208 1209

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1210
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1211 1212 1213 1214

	/* padding, etc. */
	ndw = 64;

1215
	if (src) {
A
Alex Deucher 已提交
1216 1217 1218
		/* only copy commands needed */
		ndw += ncmds * 7;

1219 1220
		params.func = amdgpu_vm_do_copy_ptes;

1221 1222 1223
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1224

1225
		/* and also PTEs */
A
Alex Deucher 已提交
1226 1227
		ndw += nptes * 2;

1228 1229
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1230 1231 1232 1233 1234 1235
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1236 1237

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1238 1239
	}

1240 1241
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1242
		return r;
1243

1244
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1245

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1260
		addr = 0;
1261 1262
	}

1263 1264 1265 1266
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1267
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1268 1269 1270
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1271

1272
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1273 1274 1275
	if (r)
		goto error_free;

1276
	params.shadow = true;
1277
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1278
	params.shadow = false;
1279
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1280

1281 1282
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1283 1284
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1285 1286
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1287

1288
	amdgpu_bo_fence(vm->root.bo, f, true);
1289 1290
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1291
	return 0;
C
Chunming Zhou 已提交
1292 1293

error_free:
1294
	amdgpu_job_free(job);
1295
	return r;
A
Alex Deucher 已提交
1296 1297
}

1298 1299 1300 1301
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1302
 * @exclusive: fence we need to sync to
1303 1304
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1305 1306
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1307
 * @flags: HW flags for the mapping
1308
 * @nodes: array of drm_mm_nodes with the MC addresses
1309 1310 1311 1312 1313 1314 1315
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1316
				      struct dma_fence *exclusive,
1317
				      uint64_t gtt_flags,
1318
				      dma_addr_t *pages_addr,
1319 1320
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1321
				      uint64_t flags,
1322
				      struct drm_mm_node *nodes,
1323
				      struct dma_fence **fence)
1324
{
1325
	uint64_t pfn, src = 0, start = mapping->start;
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1336 1337 1338
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1339 1340 1341
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1342 1343 1344 1345 1346 1347
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1348 1349
	trace_amdgpu_vm_bo_update(mapping);

1350 1351 1352 1353 1354 1355
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1356
	}
1357

1358 1359 1360
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1361

1362 1363 1364 1365 1366 1367 1368 1369
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1370

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1383
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1384 1385
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1386 1387 1388 1389 1390
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1391 1392 1393 1394 1395
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1396
		start = last + 1;
1397

1398
	} while (unlikely(start != mapping->last + 1));
1399 1400 1401 1402

	return 0;
}

A
Alex Deucher 已提交
1403 1404 1405 1406 1407
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1408
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1409 1410 1411 1412 1413 1414
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1415
			bool clear)
A
Alex Deucher 已提交
1416 1417 1418
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1419
	dma_addr_t *pages_addr = NULL;
1420
	uint64_t gtt_flags, flags;
1421
	struct ttm_mem_reg *mem;
1422
	struct drm_mm_node *nodes;
1423
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1424 1425
	int r;

1426
	if (clear || !bo_va->bo) {
1427
		mem = NULL;
1428
		nodes = NULL;
1429 1430
		exclusive = NULL;
	} else {
1431 1432
		struct ttm_dma_tt *ttm;

1433
		mem = &bo_va->bo->tbo.mem;
1434 1435
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1436 1437 1438
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1439
		}
1440
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1441 1442
	}

1443 1444 1445 1446 1447 1448 1449 1450 1451
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1452

1453 1454 1455 1456 1457 1458
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1459 1460
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1461
					       mapping, flags, nodes,
1462
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1463 1464 1465 1466
		if (r)
			return r;
	}

1467 1468 1469 1470 1471 1472 1473 1474
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1475
	spin_lock(&vm->status_lock);
1476
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1477
	list_del_init(&bo_va->vm_status);
1478
	if (clear)
1479
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1480 1481 1482 1483 1484
	spin_unlock(&vm->status_lock);

	return 0;
}

1485 1486 1487 1488 1489 1490 1491 1492 1493
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1494
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1495 1496 1497 1498
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1499
/**
1500
 * amdgpu_vm_prt_get - add a PRT user
1501 1502 1503
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1504 1505 1506
	if (!adev->gart.gart_funcs->set_prt)
		return;

1507 1508 1509 1510
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1511 1512 1513 1514 1515
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1516
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1517 1518 1519
		amdgpu_vm_update_prt_state(adev);
}

1520
/**
1521
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1522 1523 1524 1525 1526
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1527
	amdgpu_vm_prt_put(cb->adev);
1528 1529 1530
	kfree(cb);
}

1531 1532 1533 1534 1535 1536
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1537
	struct amdgpu_prt_cb *cb;
1538

1539 1540 1541 1542
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1543 1544 1545 1546 1547
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1548
		amdgpu_vm_prt_put(adev);
1549 1550 1551 1552 1553 1554 1555 1556
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1572 1573 1574 1575
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1576

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1587
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1588 1589 1590
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1591

1592 1593 1594 1595 1596 1597 1598 1599 1600
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1601
	}
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1613 1614
}

A
Alex Deucher 已提交
1615 1616 1617 1618 1619
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1620 1621
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1622 1623 1624 1625 1626 1627 1628
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1629 1630
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1631 1632
{
	struct amdgpu_bo_va_mapping *mapping;
1633
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1634 1635 1636 1637 1638 1639
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1640

1641 1642 1643
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
						0, 0, &f);
1644
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1645
		if (r) {
1646
			dma_fence_put(f);
A
Alex Deucher 已提交
1647
			return r;
1648
		}
1649
	}
A
Alex Deucher 已提交
1650

1651 1652 1653 1654 1655
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1656
	}
1657

A
Alex Deucher 已提交
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1674
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1675
{
1676
	struct amdgpu_bo_va *bo_va = NULL;
1677
	int r = 0;
A
Alex Deucher 已提交
1678 1679 1680 1681 1682 1683

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1684

1685
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1686 1687 1688 1689 1690 1691 1692
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1693
	if (bo_va)
1694
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1695 1696

	return r;
A
Alex Deucher 已提交
1697 1698 1699 1700 1701 1702 1703 1704 1705
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1706
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1726 1727
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1728
	INIT_LIST_HEAD(&bo_va->vm_status);
1729

1730 1731
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1748
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1749 1750 1751 1752
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1753
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1754
{
1755
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
1756 1757 1758
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

1759 1760
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1761
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1762 1763
		return -EINVAL;

A
Alex Deucher 已提交
1764
	/* make sure object fit at this offset */
1765
	eaddr = saddr + size - 1;
1766 1767
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1768 1769 1770 1771 1772
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1773 1774
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1775 1776
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1777 1778
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
1779
		return -EINVAL;
A
Alex Deucher 已提交
1780 1781 1782
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1783 1784
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1785 1786

	INIT_LIST_HEAD(&mapping->list);
1787 1788
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1789 1790 1791
	mapping->offset = offset;
	mapping->flags = flags;

1792
	list_add(&mapping->list, &bo_va->invalids);
1793
	amdgpu_vm_it_insert(mapping, &vm->va);
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1851 1852
	mapping->start = saddr;
	mapping->last = eaddr;
1853 1854 1855 1856
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
1857
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
1858

1859 1860 1861
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1875
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1876 1877 1878 1879 1880 1881 1882
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1883
	bool valid = true;
A
Alex Deucher 已提交
1884

1885
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1886

1887
	list_for_each_entry(mapping, &bo_va->valids, list) {
1888
		if (mapping->start == saddr)
A
Alex Deucher 已提交
1889 1890 1891
			break;
	}

1892 1893 1894 1895
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
1896
			if (mapping->start == saddr)
1897 1898 1899
				break;
		}

1900
		if (&mapping->list == &bo_va->invalids)
1901
			return -ENOENT;
A
Alex Deucher 已提交
1902
	}
1903

A
Alex Deucher 已提交
1904
	list_del(&mapping->list);
1905
	amdgpu_vm_it_remove(mapping, &vm->va);
1906
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1907

1908
	if (valid)
A
Alex Deucher 已提交
1909
		list_add(&mapping->list, &vm->freed);
1910
	else
1911 1912
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1913 1914 1915 1916

	return 0;
}

1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1944
	INIT_LIST_HEAD(&before->list);
1945 1946 1947 1948 1949 1950

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1951
	INIT_LIST_HEAD(&after->list);
1952 1953

	/* Now gather all removed mappings */
1954 1955
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
1956
		/* Remember mapping split at the start */
1957 1958 1959
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
1960 1961 1962 1963 1964 1965
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
1966 1967 1968
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
1969
			after->offset = tmp->offset;
1970
			after->offset += after->start - tmp->start;
1971 1972 1973 1974 1975 1976
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
1977 1978

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
1979 1980 1981 1982
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
1983
		amdgpu_vm_it_remove(tmp, &vm->va);
1984 1985
		list_del(&tmp->list);

1986 1987 1988 1989
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
1990 1991 1992 1993 1994

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

1995 1996
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
1997
		amdgpu_vm_it_insert(before, &vm->va);
1998 1999 2000 2001 2002 2003 2004
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2005
	if (!list_empty(&after->list)) {
2006
		amdgpu_vm_it_insert(after, &vm->va);
2007 2008 2009 2010 2011 2012 2013 2014 2015
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2016 2017 2018 2019 2020 2021
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2022
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2038
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2039
		list_del(&mapping->list);
2040
		amdgpu_vm_it_remove(mapping, &vm->va);
2041
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2042 2043 2044 2045
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2046
		amdgpu_vm_it_remove(mapping, &vm->va);
2047 2048
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2049
	}
2050

2051
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2062
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2063 2064 2065 2066 2067 2068 2069
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2070 2071
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2072
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2073
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2074 2075 2076
	}
}

2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2115 2116 2117 2118 2119 2120
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2121
 * Init @vm fields.
A
Alex Deucher 已提交
2122 2123 2124 2125
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2126
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2127 2128
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2129
	struct amd_sched_rq *rq;
2130
	int r;
A
Alex Deucher 已提交
2131 2132

	vm->va = RB_ROOT;
2133
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
2134 2135
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2136
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2137
	INIT_LIST_HEAD(&vm->freed);
2138

2139
	/* create scheduler entity for page table updates */
2140 2141 2142 2143

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2144 2145 2146 2147
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2148
		return r;
2149

2150
	vm->last_dir_update = NULL;
2151

2152
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2153
			     AMDGPU_GEM_DOMAIN_VRAM,
2154
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2155
			     AMDGPU_GEM_CREATE_SHADOW |
2156 2157
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
2158
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2159
	if (r)
2160 2161
		goto error_free_sched_entity;

2162
	r = amdgpu_bo_reserve(vm->root.bo, false);
2163
	if (r)
2164
		goto error_free_root;
2165

2166
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2167
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2168 2169

	return 0;
2170

2171 2172 2173 2174
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2175 2176 2177 2178 2179

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2180 2181
}

2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2202
	kvfree(level->entries);
2203 2204
}

A
Alex Deucher 已提交
2205 2206 2207 2208 2209 2210
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2211
 * Tear down @vm.
A
Alex Deucher 已提交
2212 2213 2214 2215 2216
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2217
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
2218

2219
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2220

A
Alex Deucher 已提交
2221 2222 2223
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2224
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2225
		list_del(&mapping->list);
2226
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2227 2228 2229
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2230
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2231
			amdgpu_vm_prt_fini(adev, vm);
2232
			prt_fini_needed = false;
2233
		}
2234

A
Alex Deucher 已提交
2235
		list_del(&mapping->list);
2236
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2237 2238
	}

2239
	amdgpu_vm_free_levels(&vm->root);
2240
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2241
}
2242

2243 2244 2245 2246 2247 2248 2249 2250 2251
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2252 2253 2254 2255 2256
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2257

2258 2259
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2260

2261 2262 2263 2264 2265 2266
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2267
	}
2268

2269 2270
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2271 2272 2273
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2274

2275
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2276
	atomic64_set(&adev->vm_manager.client_counter, 0);
2277
	spin_lock_init(&adev->vm_manager.prt_lock);
2278
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2279 2280
}

2281 2282 2283 2284 2285 2286 2287 2288 2289
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2290
	unsigned i, j;
2291

2292 2293 2294
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2295

2296 2297 2298 2299 2300 2301 2302 2303
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2304
	}
2305
}