exynos_drm_fimd.c 30.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/component.h>
23 24
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
25

26
#include <video/of_display_timing.h>
27
#include <video/of_videomode.h>
28
#include <video/samsung_fimd.h>
29 30 31
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
32
#include "exynos_drm_fb.h"
33 34
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
35
#include "exynos_drm_plane.h"
36
#include "exynos_drm_iommu.h"
37 38

/*
39
 * FIMD stands for Fully Interactive Mobile Display and
40 41 42 43 44
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

45
#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
46

47 48 49
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
50 51 52 53 54 55
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

58 59 60
#define VIDWnALPHA0(win)	(VIDW_ALPHA + 0x00 + (win) * 8)
#define VIDWnALPHA1(win)	(VIDW_ALPHA + 0x04 + (win) * 8)

61
#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
62
#define VIDWx_BUF_START_S(win, buf)	(VIDW_BUF_START_S(buf) + (win) * 8)
63 64 65 66
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
67
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
68
/* color key value register for hardware window 1 ~ 4. */
69
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
70

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* I80 / RGB trigger control register */
#define TRIGCON				0x1A4
#define TRGMODE_I80_RGB_ENABLE_I80	(1 << 0)
#define SWTRGCMD_I80_RGB_ENABLE		(1 << 1)

/* display mode change control register except exynos4 */
#define VIDOUT_CON			0x000
#define VIDOUT_CON_F_I80_LDI0		(0x2 << 8)

/* I80 interface control for main LDI register */
#define I80IFCONFAx(x)			(0x1B0 + (x) * 4)
#define I80IFCONFBx(x)			(0x1B8 + (x) * 4)
#define LCD_CS_SETUP(x)			((x) << 16)
#define LCD_WR_SETUP(x)			((x) << 12)
#define LCD_WR_ACTIVE(x)		((x) << 8)
#define LCD_WR_HOLD(x)			((x) << 4)
#define I80IFEN_ENABLE			(1 << 0)

89 90 91
/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

92 93
struct fimd_driver_data {
	unsigned int timing_base;
94 95 96
	unsigned int lcdblk_offset;
	unsigned int lcdblk_vt_shift;
	unsigned int lcdblk_bypass_shift;
97
	unsigned int lcdblk_mic_bypass_shift;
98 99

	unsigned int has_shadowcon:1;
100
	unsigned int has_clksel:1;
101
	unsigned int has_limited_fmt:1;
102
	unsigned int has_vidoutcon:1;
J
Joonyoung Shim 已提交
103
	unsigned int has_vtsel:1;
104
	unsigned int has_mic_bypass:1;
105 106
};

107 108 109
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
110
	.has_limited_fmt = 1,
111 112
};

113 114 115 116 117 118 119 120
static struct fimd_driver_data exynos3_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
};

121
static struct fimd_driver_data exynos4_fimd_driver_data = {
122
	.timing_base = 0x0,
123 124 125
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
126
	.has_shadowcon = 1,
J
Joonyoung Shim 已提交
127
	.has_vtsel = 1,
128 129
};

130 131 132 133 134 135 136
static struct fimd_driver_data exynos4415_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x210,
	.lcdblk_vt_shift = 10,
	.lcdblk_bypass_shift = 1,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
137
	.has_vtsel = 1,
138 139
};

140
static struct fimd_driver_data exynos5_fimd_driver_data = {
141
	.timing_base = 0x20000,
142 143 144
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
145
	.has_shadowcon = 1,
146
	.has_vidoutcon = 1,
J
Joonyoung Shim 已提交
147
	.has_vtsel = 1,
148 149
};

150 151 152 153 154 155 156 157 158 159 160 161
static struct fimd_driver_data exynos5420_fimd_driver_data = {
	.timing_base = 0x20000,
	.lcdblk_offset = 0x214,
	.lcdblk_vt_shift = 24,
	.lcdblk_bypass_shift = 15,
	.lcdblk_mic_bypass_shift = 11,
	.has_shadowcon = 1,
	.has_vidoutcon = 1,
	.has_vtsel = 1,
	.has_mic_bypass = 1,
};

162
struct fimd_context {
163
	struct device			*dev;
164
	struct drm_device		*drm_dev;
165
	struct exynos_drm_crtc		*crtc;
166
	struct exynos_drm_plane		planes[WINDOWS_NR];
167
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
168 169 170
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
171
	struct regmap			*sysreg;
172
	unsigned long			irq_flags;
173
	u32				vidcon0;
174
	u32				vidcon1;
175 176 177
	u32				vidout_con;
	u32				i80ifcon;
	bool				i80_if;
178
	bool				suspended;
179
	int				pipe;
180 181
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
182 183
	atomic_t			win_updated;
	atomic_t			triggering;
184

185
	struct exynos_drm_panel_info panel;
186
	struct fimd_driver_data *driver_data;
187
	struct drm_encoder *encoder;
188 189
};

190
static const struct of_device_id fimd_driver_dt_match[] = {
191 192
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
193 194
	{ .compatible = "samsung,exynos3250-fimd",
	  .data = &exynos3_fimd_driver_data },
195
	{ .compatible = "samsung,exynos4210-fimd",
196
	  .data = &exynos4_fimd_driver_data },
197 198
	{ .compatible = "samsung,exynos4415-fimd",
	  .data = &exynos4415_fimd_driver_data },
199
	{ .compatible = "samsung,exynos5250-fimd",
200
	  .data = &exynos5_fimd_driver_data },
201 202
	{ .compatible = "samsung,exynos5420-fimd",
	  .data = &exynos5420_fimd_driver_data },
203 204
	{},
};
205
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
206

207 208 209 210 211 212 213 214
static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

215 216 217 218 219 220 221 222
static const uint32_t fimd_formats[] = {
	DRM_FORMAT_C8,
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

223 224 225
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
226 227 228
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

229
	return (struct fimd_driver_data *)of_id->data;
230 231
}

232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return -EPERM;

	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val |= VIDINTCON0_INT_I80IFDONE;
			val |= VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else {
			val |= VIDINTCON0_INT_FRAME;

			val &= ~VIDINTCON0_FRAMESEL0_MASK;
			val |= VIDINTCON0_FRAMESEL0_VSYNC;
			val &= ~VIDINTCON0_FRAMESEL1_MASK;
			val |= VIDINTCON0_FRAMESEL1_NONE;
		}

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	if (ctx->suspended)
		return;

	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_ENABLE;

		if (ctx->i80_if) {
			val &= ~VIDINTCON0_INT_I80IFDONE;
			val &= ~VIDINTCON0_INT_SYSMAINCON;
			val &= ~VIDINTCON0_INT_SYSSUBCON;
		} else
			val &= ~VIDINTCON0_INT_FRAME;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

288
static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
289
{
290
	struct fimd_context *ctx = crtc->ctx;
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306

	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				HZ/20))
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

307
static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
308 309 310 311 312 313 314 315 316 317 318 319
					bool enable)
{
	u32 val = readl(ctx->regs + WINCON(win));

	if (enable)
		val |= WINCONx_ENWIN;
	else
		val &= ~WINCONx_ENWIN;

	writel(val, ctx->regs + WINCON(win));
}

320 321
static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
						unsigned int win,
322 323 324 325 326 327 328 329 330 331 332 333
						bool enable)
{
	u32 val = readl(ctx->regs + SHADOWCON);

	if (enable)
		val |= SHADOWCON_CHx_ENABLE(win);
	else
		val &= ~SHADOWCON_CHx_ENABLE(win);

	writel(val, ctx->regs + SHADOWCON);
}

334
static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
335
{
336
	struct fimd_context *ctx = crtc->ctx;
337
	unsigned int win, ch_enabled = 0;
338 339 340

	DRM_DEBUG_KMS("%s\n", __FILE__);

341 342 343 344 345 346
	/* Hardware is in unknown state, so ensure it gets enabled properly */
	pm_runtime_get_sync(ctx->dev);

	clk_prepare_enable(ctx->bus_clk);
	clk_prepare_enable(ctx->lcd_clk);

347 348
	/* Check if any channel is enabled. */
	for (win = 0; win < WINDOWS_NR; win++) {
349 350 351
		u32 val = readl(ctx->regs + WINCON(win));

		if (val & WINCONx_ENWIN) {
352
			fimd_enable_video_output(ctx, win, false);
353

354 355 356 357
			if (ctx->driver_data->has_shadowcon)
				fimd_enable_shadow_channel_path(ctx, win,
								false);

358 359 360 361 362
			ch_enabled = 1;
		}
	}

	/* Wait for vsync, as disable channel takes effect at next vsync */
363
	if (ch_enabled) {
364 365 366 367 368
		int pipe = ctx->pipe;

		/* ensure that vblank interrupt won't be reported to core */
		ctx->suspended = false;
		ctx->pipe = -1;
369

370
		fimd_enable_vblank(ctx->crtc);
371
		fimd_wait_for_vblank(ctx->crtc);
372 373 374 375
		fimd_disable_vblank(ctx->crtc);

		ctx->suspended = true;
		ctx->pipe = pipe;
376
	}
377 378 379 380 381

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	pm_runtime_put(ctx->dev);
382 383
}

384 385 386 387 388 389
static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
		const struct drm_display_mode *mode)
{
	unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
	u32 clkdiv;

390 391 392 393 394 395 396 397
	if (ctx->i80_if) {
		/*
		 * The frame done interrupt should be occurred prior to the
		 * next TE signal.
		 */
		ideal_clk *= 2;
	}

398
	/* Find the clock divider value that gets us closest to ideal_clk */
399
	clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
400 401 402 403

	return (clkdiv < 0x100) ? clkdiv : 0xff;
}

404
static void fimd_commit(struct exynos_drm_crtc *crtc)
405
{
406
	struct fimd_context *ctx = crtc->ctx;
407
	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
408 409 410
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 val, clkdiv;
411

I
Inki Dae 已提交
412 413 414
	if (ctx->suspended)
		return;

415 416 417 418
	/* nothing to do if we haven't set the mode yet */
	if (mode->htotal == 0 || mode->vtotal == 0)
		return;

419 420 421 422 423 424 425 426
	if (ctx->i80_if) {
		val = ctx->i80ifcon | I80IFEN_ENABLE;
		writel(val, timing_base + I80IFCONFAx(0));

		/* disable auto frame rate */
		writel(0, timing_base + I80IFCONFBx(0));

		/* set video type selection to I80 interface */
J
Joonyoung Shim 已提交
427 428
		if (driver_data->has_vtsel && ctx->sysreg &&
				regmap_update_bits(ctx->sysreg,
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
					driver_data->lcdblk_offset,
					0x3 << driver_data->lcdblk_vt_shift,
					0x1 << driver_data->lcdblk_vt_shift)) {
			DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
			return;
		}
	} else {
		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
		u32 vidcon1;

		/* setup polarity values */
		vidcon1 = ctx->vidcon1;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			vidcon1 |= VIDCON1_INV_VSYNC;
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			vidcon1 |= VIDCON1_INV_HSYNC;
		writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);

		/* setup vertical timing values. */
		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;

		val = VIDTCON0_VBPD(vbpd - 1) |
			VIDTCON0_VFPD(vfpd - 1) |
			VIDTCON0_VSPW(vsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);

		/* setup horizontal timing values.  */
		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;

		val = VIDTCON1_HBPD(hbpd - 1) |
			VIDTCON1_HFPD(hfpd - 1) |
			VIDTCON1_HSPW(hsync_len - 1);
		writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
	}

	if (driver_data->has_vidoutcon)
		writel(ctx->vidout_con, timing_base + VIDOUT_CON);

	/* set bypass selection */
	if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_bypass_shift,
				0x1 << driver_data->lcdblk_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass setting.\n");
		return;
	}
479

480 481 482 483 484 485 486 487 488 489 490 491
	/* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
	 * bit should be cleared.
	 */
	if (driver_data->has_mic_bypass && ctx->sysreg &&
	    regmap_update_bits(ctx->sysreg,
				driver_data->lcdblk_offset,
				0x1 << driver_data->lcdblk_mic_bypass_shift,
				0x1 << driver_data->lcdblk_mic_bypass_shift)) {
		DRM_ERROR("Failed to update sysreg for bypass mic.\n");
		return;
	}

492
	/* setup horizontal and vertical display size. */
493 494 495 496
	val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL(mode->hdisplay - 1) |
	       VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
	       VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
497
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
498

499 500 501 502
	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
503 504
	val = ctx->vidcon0;
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
505

506
	if (ctx->driver_data->has_clksel)
507 508
		val |= VIDCON0_CLKSEL_LCD;

509 510 511
	clkdiv = fimd_calc_clkdiv(ctx, mode);
	if (clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
512 513 514 515 516

	writel(val, ctx->regs + VIDCON0);
}


517
static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
518
				uint32_t pixel_format, int width)
519 520 521 522 523
{
	unsigned long val;

	val = WINCONx_ENWIN;

524 525 526 527 528
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
529 530
		if (pixel_format == DRM_FORMAT_ARGB8888)
			pixel_format = DRM_FORMAT_XRGB8888;
531 532
	}

533
	switch (pixel_format) {
534
	case DRM_FORMAT_C8:
535 536 537 538
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
539 540 541 542 543 544
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
545 546 547 548
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
549
	case DRM_FORMAT_XRGB8888:
550 551 552 553
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
554 555
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
556 557 558 559 560 561 562 563 564 565 566 567 568
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

569
	/*
570 571 572 573 574
	 * Setting dma-burst to 16Word causes permanent tearing for very small
	 * buffers, e.g. cursor buffer. Burst Mode switching which based on
	 * plane size is not recommended as plane size varies alot towards the
	 * end of the screen and rapid movement causes unstable DMA, but it is
	 * still better to change dma-burst than displaying garbage.
575 576
	 */

577
	if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
578 579 580 581
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_4WORD;
	}

582
	writel(val, ctx->regs + WINCON(win));
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		val = VIDISD14C_ALPHA0_R(0xf) |
			VIDISD14C_ALPHA0_G(0xf) |
			VIDISD14C_ALPHA0_B(0xf) |
			VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(val, ctx->regs + VIDOSD_C(win));

		val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
			VIDW_ALPHA_G(0xf);
		writel(val, ctx->regs + VIDWnALPHA0(win));
		writel(val, ctx->regs + VIDWnALPHA1(win));
	}
601 602
}

603
static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
604 605 606 607 608 609 610 611 612 613 614 615
{
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

616 617 618 619 620 621 622
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
623
				    unsigned int win, bool protect)
624 625 626
{
	u32 reg, bits, val;

627 628 629 630 631 632 633 634 635 636
	/*
	 * SHADOWCON/PRTCON register is used for enabling timing.
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

653
static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
654 655
{
	struct fimd_context *ctx = crtc->ctx;
656
	int i;
657 658 659 660

	if (ctx->suspended)
		return;

661 662
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, true);
663 664
}

665
static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
666 667
{
	struct fimd_context *ctx = crtc->ctx;
668
	int i;
669 670 671 672

	if (ctx->suspended)
		return;

673 674
	for (i = 0; i < WINDOWS_NR; i++)
		fimd_shadow_protect_win(ctx, i, false);
675 676
}

677 678
static void fimd_update_plane(struct exynos_drm_crtc *crtc,
			      struct exynos_drm_plane *plane)
679
{
680 681
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
682
	struct fimd_context *ctx = crtc->ctx;
683
	struct drm_framebuffer *fb = state->base.fb;
684 685 686
	dma_addr_t dma_addr;
	unsigned long val, size, offset;
	unsigned int last_x, last_y, buf_offsize, line_size;
687
	unsigned int win = plane->index;
688 689
	unsigned int bpp = fb->bits_per_pixel >> 3;
	unsigned int pitch = fb->pitches[0];
690

I
Inki Dae 已提交
691 692 693
	if (ctx->suspended)
		return;

694 695
	offset = state->src.x * bpp;
	offset += state->src.y * pitch;
696

697
	/* buffer start address */
698
	dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
699
	val = (unsigned long)dma_addr;
700 701 702
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
703
	size = pitch * state->crtc.h;
704
	val = (unsigned long)(dma_addr + size);
705 706 707
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
708
			(unsigned long)dma_addr, val, size);
709
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
710
			state->crtc.w, state->crtc.h);
711 712

	/* buffer size */
713 714
	buf_offsize = pitch - (state->crtc.w * bpp);
	line_size = state->crtc.w * bpp;
715 716 717 718
	val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
		VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
719 720 721
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
722 723 724 725
	val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
		VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
		VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
726 727
	writel(val, ctx->regs + VIDOSD_A(win));

728
	last_x = state->crtc.x + state->crtc.w;
729 730
	if (last_x)
		last_x--;
731
	last_y = state->crtc.y + state->crtc.h;
732 733 734
	if (last_y)
		last_y--;

735 736 737
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

738 739
	writel(val, ctx->regs + VIDOSD_B(win));

740
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
741
			state->crtc.x, state->crtc.y, last_x, last_y);
742 743 744 745 746

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
747
			offset = VIDOSD_C(win);
748
		val = state->crtc.w * state->crtc.h;
749 750 751 752 753
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

754
	fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
755 756 757

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
758
		fimd_win_set_colkey(ctx, win);
759

760
	fimd_enable_video_output(ctx, win, true);
761

762 763
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, true);
764

765 766
	if (ctx->i80_if)
		atomic_set(&ctx->win_updated, 1);
767 768
}

769 770
static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
771
{
772
	struct fimd_context *ctx = crtc->ctx;
773
	unsigned int win = plane->index;
774

775
	if (ctx->suspended)
776 777
		return;

778
	fimd_enable_video_output(ctx, win, false);
779

780 781
	if (ctx->driver_data->has_shadowcon)
		fimd_enable_shadow_channel_path(ctx, win, false);
782 783
}

784
static void fimd_enable(struct exynos_drm_crtc *crtc)
785
{
786
	struct fimd_context *ctx = crtc->ctx;
787 788

	if (!ctx->suspended)
789
		return;
790 791 792

	ctx->suspended = false;

793 794
	pm_runtime_get_sync(ctx->dev);

795
	/* if vblank was enabled status, enable it again. */
796 797
	if (test_and_clear_bit(0, &ctx->irq_flags))
		fimd_enable_vblank(ctx->crtc);
798

799
	fimd_commit(ctx->crtc);
800 801
}

802
static void fimd_disable(struct exynos_drm_crtc *crtc)
803
{
804
	struct fimd_context *ctx = crtc->ctx;
805
	int i;
806

807
	if (ctx->suspended)
808
		return;
809 810 811 812 813 814

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
815
	for (i = 0; i < WINDOWS_NR; i++)
816
		fimd_disable_plane(crtc, &ctx->planes[i]);
817

818 819 820 821
	fimd_enable_vblank(crtc);
	fimd_wait_for_vblank(crtc);
	fimd_disable_vblank(crtc);

822 823
	writel(0, ctx->regs + VIDCON0);

824
	pm_runtime_put_sync(ctx->dev);
825
	ctx->suspended = true;
826 827
}

828 829
static void fimd_trigger(struct device *dev)
{
830
	struct fimd_context *ctx = dev_get_drvdata(dev);
831 832 833 834
	struct fimd_driver_data *driver_data = ctx->driver_data;
	void *timing_base = ctx->regs + driver_data->timing_base;
	u32 reg;

835
	 /*
836 837 838
	  * Skips triggering if in triggering state, because multiple triggering
	  * requests can cause panel reset.
	  */
839 840 841
	if (atomic_read(&ctx->triggering))
		return;

842
	/* Enters triggering mode */
843 844 845 846 847
	atomic_set(&ctx->triggering, 1);

	reg = readl(timing_base + TRIGCON);
	reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
	writel(reg, timing_base + TRIGCON);
848 849 850 851 852 853 854

	/*
	 * Exits triggering mode if vblank is not enabled yet, because when the
	 * VIDINTCON0 register is not set, it can not exit from triggering mode.
	 */
	if (!test_bit(0, &ctx->irq_flags))
		atomic_set(&ctx->triggering, 0);
855 856
}

857
static void fimd_te_handler(struct exynos_drm_crtc *crtc)
858
{
859
	struct fimd_context *ctx = crtc->ctx;
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876

	/* Checks the crtc is detached already from encoder */
	if (ctx->pipe < 0 || !ctx->drm_dev)
		return;

	/*
	 * If there is a page flip request, triggers and handles the page flip
	 * event so that current fb can be updated into panel GRAM.
	 */
	if (atomic_add_unless(&ctx->win_updated, -1, 0))
		fimd_trigger(ctx->dev);

	/* Wakes up vsync event queue */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		wake_up(&ctx->wait_vsync_queue);
	}
877

878
	if (test_bit(0, &ctx->irq_flags))
879
		drm_crtc_handle_vblank(&ctx->crtc->base);
880 881
}

882 883 884 885 886 887 888 889 890 891
static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
{
	struct fimd_context *ctx = crtc->ctx;
	u32 val;

	/*
	 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
	 * clock. On these SoCs the bootloader may enable it but any
	 * power domain off/on will reset it to disable state.
	 */
892 893
	if (ctx->driver_data != &exynos5_fimd_driver_data ||
	    ctx->driver_data != &exynos5420_fimd_driver_data)
894 895 896
		return;

	val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
897
	writel(val, ctx->regs + DP_MIE_CLKCON);
898 899
}

900
static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
901 902
	.enable = fimd_enable,
	.disable = fimd_disable,
903 904 905 906
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
	.wait_for_vblank = fimd_wait_for_vblank,
907
	.atomic_begin = fimd_atomic_begin,
908 909
	.update_plane = fimd_update_plane,
	.disable_plane = fimd_disable_plane,
910
	.atomic_flush = fimd_atomic_flush,
911
	.te_handler = fimd_te_handler,
912
	.clock_enable = fimd_dp_clock_enable,
913 914 915 916 917
};

static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
918
	u32 val, clear_bit, start, start_s;
919
	int win;
920 921 922

	val = readl(ctx->regs + VIDINTCON1);

923 924 925
	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
	if (val & clear_bit)
		writel(clear_bit, ctx->regs + VIDINTCON1);
926

927
	/* check the crtc is detached already from encoder */
928
	if (ctx->pipe < 0 || !ctx->drm_dev)
929
		goto out;
I
Inki Dae 已提交
930

931 932 933
	if (!ctx->i80_if)
		drm_crtc_handle_vblank(&ctx->crtc->base);

934 935 936 937 938 939
	for (win = 0 ; win < WINDOWS_NR ; win++) {
		struct exynos_drm_plane *plane = &ctx->planes[win];

		if (!plane->pending_fb)
			continue;

940 941 942 943
		start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
		start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
		if (start == start_s)
			exynos_drm_crtc_finish_update(ctx->crtc, plane);
944
	}
945

946
	if (ctx->i80_if) {
947
		/* Exits triggering mode */
948 949 950 951 952 953 954
		atomic_set(&ctx->triggering, 0);
	} else {
		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
955
	}
956

957
out:
958 959 960
	return IRQ_HANDLED;
}

961
static int fimd_bind(struct device *dev, struct device *master, void *data)
962
{
963
	struct fimd_context *ctx = dev_get_drvdata(dev);
964
	struct drm_device *drm_dev = data;
965
	struct exynos_drm_private *priv = drm_dev->dev_private;
966
	struct exynos_drm_plane *exynos_plane;
967
	unsigned int i;
968
	int ret;
969

970 971
	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;
972

973 974 975 976 977
	for (i = 0; i < WINDOWS_NR; i++) {
		ctx->configs[i].pixel_formats = fimd_formats;
		ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
		ctx->configs[i].zpos = i;
		ctx->configs[i].type = fimd_win_types[i];
978
		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
979
					1 << ctx->pipe, &ctx->configs[i]);
980 981 982 983
		if (ret)
			return ret;
	}

984
	exynos_plane = &ctx->planes[DEFAULT_WIN];
985 986
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
987
					   &fimd_crtc_ops, ctx);
988 989
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
990

991
	if (ctx->encoder)
992
		exynos_dpi_bind(drm_dev, ctx->encoder);
993

994 995
	if (is_drm_iommu_supported(drm_dev))
		fimd_clear_channels(ctx->crtc);
996 997

	ret = drm_iommu_attach_device(drm_dev, dev);
998 999 1000 1001
	if (ret)
		priv->pipe--;

	return ret;
1002 1003 1004 1005 1006
}

static void fimd_unbind(struct device *dev, struct device *master,
			void *data)
{
1007
	struct fimd_context *ctx = dev_get_drvdata(dev);
1008

1009
	fimd_disable(ctx->crtc);
1010

1011
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
1012

1013 1014
	if (ctx->encoder)
		exynos_dpi_remove(ctx->encoder);
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
}

static const struct component_ops fimd_component_ops = {
	.bind	= fimd_bind,
	.unbind = fimd_unbind,
};

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
1025
	struct fimd_context *ctx;
1026
	struct device_node *i80_if_timings;
1027
	struct resource *res;
1028
	int ret;
1029

1030 1031
	if (!dev->of_node)
		return -ENODEV;
1032

1033
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1034 1035 1036
	if (!ctx)
		return -ENOMEM;

1037
	ctx->dev = dev;
1038
	ctx->suspended = true;
1039
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
1040

1041 1042 1043 1044
	if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
		ctx->vidcon1 |= VIDCON1_INV_VCLK;
1045

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
	if (i80_if_timings) {
		u32 val;

		ctx->i80_if = true;

		if (ctx->driver_data->has_vidoutcon)
			ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
		else
			ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
		/*
		 * The user manual describes that this "DSI_EN" bit is required
		 * to enable I80 24-bit data interface.
		 */
		ctx->vidcon0 |= VIDCON0_DSI_EN;

		if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
			val = 0;
		ctx->i80ifcon = LCD_CS_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_SETUP(val);
		if (of_property_read_u32(i80_if_timings, "wr-active", &val))
			val = 1;
		ctx->i80ifcon |= LCD_WR_ACTIVE(val);
		if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
			val = 0;
		ctx->i80ifcon |= LCD_WR_HOLD(val);
	}
	of_node_put(i80_if_timings);

	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,sysreg");
	if (IS_ERR(ctx->sysreg)) {
		dev_warn(dev, "failed to get system register.\n");
		ctx->sysreg = NULL;
	}

1084 1085 1086
	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
1087
		return PTR_ERR(ctx->bus_clk);
1088 1089 1090 1091 1092
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
1093
		return PTR_ERR(ctx->lcd_clk);
1094
	}
1095 1096 1097

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

1098
	ctx->regs = devm_ioremap_resource(dev, res);
1099 1100
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
1101

1102 1103
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
					   ctx->i80_if ? "lcd_sys" : "vsync");
1104 1105
	if (!res) {
		dev_err(dev, "irq request failed.\n");
1106
		return -ENXIO;
1107 1108
	}

1109
	ret = devm_request_irq(dev, res->start, fimd_irq_handler,
1110 1111
							0, "drm_fimd", ctx);
	if (ret) {
1112
		dev_err(dev, "irq request failed.\n");
1113
		return ret;
1114 1115
	}

1116
	init_waitqueue_head(&ctx->wait_vsync_queue);
1117
	atomic_set(&ctx->wait_vsync_event, 0);
1118

1119
	platform_set_drvdata(pdev, ctx);
1120

1121 1122 1123
	ctx->encoder = exynos_dpi_probe(dev);
	if (IS_ERR(ctx->encoder))
		return PTR_ERR(ctx->encoder);
1124

1125
	pm_runtime_enable(dev);
1126

1127
	ret = component_add(dev, &fimd_component_ops);
1128 1129 1130 1131 1132 1133
	if (ret)
		goto err_disable_pm_runtime;

	return ret;

err_disable_pm_runtime:
1134
	pm_runtime_disable(dev);
1135 1136

	return ret;
1137
}
1138

1139 1140
static int fimd_remove(struct platform_device *pdev)
{
1141
	pm_runtime_disable(&pdev->dev);
1142

1143 1144
	component_del(&pdev->dev, &fimd_component_ops);

1145
	return 0;
I
Inki Dae 已提交
1146 1147
}

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
#ifdef CONFIG_PM
static int exynos_fimd_suspend(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);

	clk_disable_unprepare(ctx->lcd_clk);
	clk_disable_unprepare(ctx->bus_clk);

	return 0;
}

static int exynos_fimd_resume(struct device *dev)
{
	struct fimd_context *ctx = dev_get_drvdata(dev);
	int ret;

	ret = clk_prepare_enable(ctx->bus_clk);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
		return ret;
	}

	ret = clk_prepare_enable(ctx->lcd_clk);
	if  (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
		return ret;
	}

	return 0;
}
#endif

static const struct dev_pm_ops exynos_fimd_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
};

1184
struct platform_driver fimd_driver = {
1185
	.probe		= fimd_probe,
1186
	.remove		= fimd_remove,
1187 1188 1189
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1190
		.pm	= &exynos_fimd_pm_ops,
1191
		.of_match_table = fimd_driver_dt_match,
1192 1193
	},
};