dmar.c 34.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (c) 2006, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 *
17 18 19 20
 * Copyright (C) 2006-2008 Intel Corporation
 * Author: Ashok Raj <ashok.raj@intel.com>
 * Author: Shaohua Li <shaohua.li@intel.com>
 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
21
 *
22
 * This file implements early detection/parsing of Remapping Devices
23 24
 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
 * tables.
25 26
 *
 * These routines are used by both DMA-remapping and Interrupt-remapping
27 28
 */

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt /* has to precede printk.h */

31 32
#include <linux/pci.h>
#include <linux/dmar.h>
K
Kay, Allen M 已提交
33 34
#include <linux/iova.h>
#include <linux/intel-iommu.h>
35
#include <linux/timer.h>
36 37
#include <linux/irq.h>
#include <linux/interrupt.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/slab.h>
41
#include <asm/irq_remapping.h>
42
#include <asm/iommu_table.h>
43

44 45
#include "irq_remapping.h"

46 47 48 49 50 51 52 53 54 55 56
/*
 * Assumptions:
 * 1) The hotplug framework guarentees that DMAR unit will be hot-added
 *    before IO devices managed by that unit.
 * 2) The hotplug framework guarantees that DMAR unit will be hot-removed
 *    after IO devices managed by that unit.
 * 3) Hotplug events are rare.
 *
 * Locking rules for DMA and interrupt remapping related global data structures:
 * 1) Use dmar_global_lock in process context
 * 2) Use RCU in interrupt context
57
 */
58
DECLARE_RWSEM(dmar_global_lock);
59 60
LIST_HEAD(dmar_drhd_units);

61
struct acpi_table_header * __initdata dmar_tbl;
62
static acpi_size dmar_tbl_size;
63

64
static int alloc_iommu(struct dmar_drhd_unit *drhd);
65
static void free_iommu(struct intel_iommu *iommu);
66

67 68 69 70 71 72 73
static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
{
	/*
	 * add INCLUDE_ALL at the tail, so scan the list will find it at
	 * the very end.
	 */
	if (drhd->include_all)
74
		list_add_tail_rcu(&drhd->list, &dmar_drhd_units);
75
	else
76
		list_add_rcu(&drhd->list, &dmar_drhd_units);
77 78 79
}

static int __init dmar_parse_one_dev_scope(struct acpi_dmar_device_scope *scope,
80
					   struct pci_dev __rcu **dev, u16 segment)
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
{
	struct pci_bus *bus;
	struct pci_dev *pdev = NULL;
	struct acpi_dmar_pci_path *path;
	int count;

	bus = pci_find_bus(segment, scope->bus);
	path = (struct acpi_dmar_pci_path *)(scope + 1);
	count = (scope->length - sizeof(struct acpi_dmar_device_scope))
		/ sizeof(struct acpi_dmar_pci_path);

	while (count) {
		if (pdev)
			pci_dev_put(pdev);
		/*
		 * Some BIOSes list non-exist devices in DMAR table, just
		 * ignore it
		 */
		if (!bus) {
100
			pr_warn("Device scope bus [%d] not found\n", scope->bus);
101 102
			break;
		}
L
Lv Zheng 已提交
103
		pdev = pci_get_slot(bus, PCI_DEVFN(path->device, path->function));
104
		if (!pdev) {
105
			/* warning will be printed below */
106 107 108 109 110 111 112
			break;
		}
		path ++;
		count --;
		bus = pdev->subordinate;
	}
	if (!pdev) {
113
		pr_warn("Device scope device [%04x:%02x:%02x.%02x] not found\n",
L
Lv Zheng 已提交
114
			segment, scope->bus, path->device, path->function);
115 116 117 118 119 120
		return 0;
	}
	if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT && \
			pdev->subordinate) || (scope->entry_type == \
			ACPI_DMAR_SCOPE_TYPE_BRIDGE && !pdev->subordinate)) {
		pci_dev_put(pdev);
121 122
		pr_warn("Device scope type does not match for %s\n",
			pci_name(pdev));
123 124
		return -EINVAL;
	}
125 126 127

	rcu_assign_pointer(*dev, pdev);

128 129 130
	return 0;
}

131
void *dmar_alloc_dev_scope(void *start, void *end, int *cnt)
132 133 134 135 136 137 138 139 140
{
	struct acpi_dmar_device_scope *scope;

	*cnt = 0;
	while (start < end) {
		scope = start;
		if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
		    scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
			(*cnt)++;
141 142
		else if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_IOAPIC &&
			scope->entry_type != ACPI_DMAR_SCOPE_TYPE_HPET) {
143
			pr_warn("Unsupported device scope\n");
144
		}
145 146 147
		start += scope->length;
	}
	if (*cnt == 0)
148 149 150 151 152 153
		return NULL;

	return kcalloc(*cnt, sizeof(struct pci_dev *), GFP_KERNEL);
}

int __init dmar_parse_dev_scope(void *start, void *end, int *cnt,
154
				struct pci_dev __rcu ***devices, u16 segment)
155 156 157
{
	struct acpi_dmar_device_scope *scope;
	int index, ret;
158

159 160 161 162
	*devices = dmar_alloc_dev_scope(start, end, cnt);
	if (*cnt == 0)
		return 0;
	else if (!*devices)
163 164
		return -ENOMEM;

165
	for (index = 0; start < end; start += scope->length) {
166 167 168 169 170 171
		scope = start;
		if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
		    scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE) {
			ret = dmar_parse_one_dev_scope(scope,
				&(*devices)[index], segment);
			if (ret) {
172
				dmar_free_dev_scope(devices, cnt);
173 174 175 176 177 178 179 180 181
				return ret;
			}
			index ++;
		}
	}

	return 0;
}

182
void dmar_free_dev_scope(struct pci_dev __rcu ***devices, int *cnt)
183
{
184 185 186
	int i;
	struct pci_dev *tmp_dev;

187
	if (*devices && *cnt) {
188 189
		for_each_active_dev_scope(*devices, *cnt, i, tmp_dev)
			pci_dev_put(tmp_dev);
190 191
		kfree(*devices);
	}
192 193 194

	*devices = NULL;
	*cnt = 0;
195 196
}

197 198 199 200 201 202 203 204 205 206 207 208
/**
 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
 * structure which uniquely represent one DMA remapping hardware unit
 * present in the platform
 */
static int __init
dmar_parse_one_drhd(struct acpi_dmar_header *header)
{
	struct acpi_dmar_hardware_unit *drhd;
	struct dmar_drhd_unit *dmaru;
	int ret = 0;

209
	drhd = (struct acpi_dmar_hardware_unit *)header;
210 211 212 213
	dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL);
	if (!dmaru)
		return -ENOMEM;

214
	dmaru->hdr = header;
215
	dmaru->reg_base_addr = drhd->address;
216
	dmaru->segment = drhd->segment;
217 218
	dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */

219 220 221 222 223 224 225 226 227
	ret = alloc_iommu(dmaru);
	if (ret) {
		kfree(dmaru);
		return ret;
	}
	dmar_register_drhd_unit(dmaru);
	return 0;
}

228 229 230 231 232 233 234 235 236
static void dmar_free_drhd(struct dmar_drhd_unit *dmaru)
{
	if (dmaru->devices && dmaru->devices_cnt)
		dmar_free_dev_scope(&dmaru->devices, &dmaru->devices_cnt);
	if (dmaru->iommu)
		free_iommu(dmaru->iommu);
	kfree(dmaru);
}

237
static int __init dmar_parse_dev(struct dmar_drhd_unit *dmaru)
238 239 240 241 242
{
	struct acpi_dmar_hardware_unit *drhd;

	drhd = (struct acpi_dmar_hardware_unit *) dmaru->hdr;

243 244 245
	if (dmaru->include_all)
		return 0;

246 247 248 249
	return dmar_parse_dev_scope((void *)(drhd + 1),
				    ((void *)drhd) + drhd->header.length,
				    &dmaru->devices_cnt, &dmaru->devices,
				    drhd->segment);
250 251
}

252
#ifdef CONFIG_ACPI_NUMA
253 254 255 256 257 258 259
static int __init
dmar_parse_one_rhsa(struct acpi_dmar_header *header)
{
	struct acpi_dmar_rhsa *rhsa;
	struct dmar_drhd_unit *drhd;

	rhsa = (struct acpi_dmar_rhsa *)header;
260
	for_each_drhd_unit(drhd) {
261 262 263 264 265 266
		if (drhd->reg_base_addr == rhsa->base_address) {
			int node = acpi_map_pxm_to_node(rhsa->proximity_domain);

			if (!node_online(node))
				node = -1;
			drhd->iommu->node = node;
267 268
			return 0;
		}
269
	}
270 271 272 273 274 275 276 277
	WARN_TAINT(
		1, TAINT_FIRMWARE_WORKAROUND,
		"Your BIOS is broken; RHSA refers to non-existent DMAR unit at %llx\n"
		"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		drhd->reg_base_addr,
		dmi_get_system_info(DMI_BIOS_VENDOR),
		dmi_get_system_info(DMI_BIOS_VERSION),
		dmi_get_system_info(DMI_PRODUCT_VERSION));
278

279
	return 0;
280
}
281
#endif
282

283 284 285 286 287
static void __init
dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
{
	struct acpi_dmar_hardware_unit *drhd;
	struct acpi_dmar_reserved_memory *rmrr;
288
	struct acpi_dmar_atsr *atsr;
289
	struct acpi_dmar_rhsa *rhsa;
290 291 292

	switch (header->type) {
	case ACPI_DMAR_TYPE_HARDWARE_UNIT:
293 294
		drhd = container_of(header, struct acpi_dmar_hardware_unit,
				    header);
295
		pr_info("DRHD base: %#016Lx flags: %#x\n",
296
			(unsigned long long)drhd->address, drhd->flags);
297 298
		break;
	case ACPI_DMAR_TYPE_RESERVED_MEMORY:
299 300
		rmrr = container_of(header, struct acpi_dmar_reserved_memory,
				    header);
301
		pr_info("RMRR base: %#016Lx end: %#016Lx\n",
F
Fenghua Yu 已提交
302 303
			(unsigned long long)rmrr->base_address,
			(unsigned long long)rmrr->end_address);
304
		break;
305 306
	case ACPI_DMAR_TYPE_ATSR:
		atsr = container_of(header, struct acpi_dmar_atsr, header);
307
		pr_info("ATSR flags: %#x\n", atsr->flags);
308
		break;
309 310
	case ACPI_DMAR_HARDWARE_AFFINITY:
		rhsa = container_of(header, struct acpi_dmar_rhsa, header);
311
		pr_info("RHSA base: %#016Lx proximity domain: %#x\n",
312 313 314
		       (unsigned long long)rhsa->base_address,
		       rhsa->proximity_domain);
		break;
315 316 317
	}
}

318 319 320 321 322 323 324 325
/**
 * dmar_table_detect - checks to see if the platform supports DMAR devices
 */
static int __init dmar_table_detect(void)
{
	acpi_status status = AE_OK;

	/* if we could find DMAR table, then there are DMAR devices */
326 327 328
	status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
				(struct acpi_table_header **)&dmar_tbl,
				&dmar_tbl_size);
329 330

	if (ACPI_SUCCESS(status) && !dmar_tbl) {
331
		pr_warn("Unable to map DMAR\n");
332 333 334 335 336
		status = AE_NOT_FOUND;
	}

	return (ACPI_SUCCESS(status) ? 1 : 0);
}
337

338 339 340 341 342 343 344 345 346
/**
 * parse_dmar_table - parses the DMA reporting table
 */
static int __init
parse_dmar_table(void)
{
	struct acpi_table_dmar *dmar;
	struct acpi_dmar_header *entry_header;
	int ret = 0;
347
	int drhd_count = 0;
348

349 350 351 352 353 354
	/*
	 * Do it again, earlier dmar_tbl mapping could be mapped with
	 * fixed map.
	 */
	dmar_table_detect();

355 356 357 358 359 360
	/*
	 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
	 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
	 */
	dmar_tbl = tboot_get_dmar_table(dmar_tbl);

361 362 363 364
	dmar = (struct acpi_table_dmar *)dmar_tbl;
	if (!dmar)
		return -ENODEV;

F
Fenghua Yu 已提交
365
	if (dmar->width < PAGE_SHIFT - 1) {
366
		pr_warn("Invalid DMAR haw\n");
367 368 369
		return -EINVAL;
	}

370
	pr_info("Host address width %d\n", dmar->width + 1);
371 372 373 374

	entry_header = (struct acpi_dmar_header *)(dmar + 1);
	while (((unsigned long)entry_header) <
			(((unsigned long)dmar) + dmar_tbl->length)) {
375 376
		/* Avoid looping forever on bad ACPI tables */
		if (entry_header->length == 0) {
377
			pr_warn("Invalid 0-length structure\n");
378 379 380 381
			ret = -EINVAL;
			break;
		}

382 383 384 385
		dmar_table_print_dmar_entry(entry_header);

		switch (entry_header->type) {
		case ACPI_DMAR_TYPE_HARDWARE_UNIT:
386
			drhd_count++;
387 388 389 390
			ret = dmar_parse_one_drhd(entry_header);
			break;
		case ACPI_DMAR_TYPE_RESERVED_MEMORY:
			ret = dmar_parse_one_rmrr(entry_header);
391 392 393
			break;
		case ACPI_DMAR_TYPE_ATSR:
			ret = dmar_parse_one_atsr(entry_header);
394
			break;
395
		case ACPI_DMAR_HARDWARE_AFFINITY:
396
#ifdef CONFIG_ACPI_NUMA
397
			ret = dmar_parse_one_rhsa(entry_header);
398
#endif
399
			break;
400
		default:
401
			pr_warn("Unknown DMAR structure type %d\n",
402
				entry_header->type);
403 404 405 406 407 408 409 410
			ret = 0; /* for forward compatibility */
			break;
		}
		if (ret)
			break;

		entry_header = ((void *)entry_header + entry_header->length);
	}
411 412
	if (drhd_count == 0)
		pr_warn(FW_BUG "No DRHD structure found in DMAR table\n");
413 414 415
	return ret;
}

416
static int dmar_pci_device_match(struct pci_dev __rcu *devices[], int cnt,
417 418 419
			  struct pci_dev *dev)
{
	int index;
420
	struct pci_dev *tmp;
421 422

	while (dev) {
423 424
		for_each_active_dev_scope(devices, cnt, index, tmp)
			if (dev == tmp)
425 426 427 428 429 430 431 432 433 434 435 436
				return 1;

		/* Check our parent */
		dev = dev->bus->self;
	}

	return 0;
}

struct dmar_drhd_unit *
dmar_find_matched_drhd_unit(struct pci_dev *dev)
{
437
	struct dmar_drhd_unit *dmaru;
438 439
	struct acpi_dmar_hardware_unit *drhd;

440 441
	dev = pci_physfn(dev);

442
	rcu_read_lock();
443
	for_each_drhd_unit(dmaru) {
444 445 446 447 448 449
		drhd = container_of(dmaru->hdr,
				    struct acpi_dmar_hardware_unit,
				    header);

		if (dmaru->include_all &&
		    drhd->segment == pci_domain_nr(dev->bus))
450
			goto out;
451

452 453
		if (dmar_pci_device_match(dmaru->devices,
					  dmaru->devices_cnt, dev))
454
			goto out;
455
	}
456 457 458
	dmaru = NULL;
out:
	rcu_read_unlock();
459

460
	return dmaru;
461 462
}

463 464
int __init dmar_dev_scope_init(void)
{
465
	static int dmar_dev_scope_initialized;
466
	struct dmar_drhd_unit *drhd;
467 468
	int ret = -ENODEV;

469 470 471
	if (dmar_dev_scope_initialized)
		return dmar_dev_scope_initialized;

472 473 474
	if (list_empty(&dmar_drhd_units))
		goto fail;

475
	for_each_drhd_unit(drhd) {
476 477
		ret = dmar_parse_dev(drhd);
		if (ret)
478
			goto fail;
479 480
	}

481 482 483
	ret = dmar_parse_rmrr_atsr_dev();
	if (ret)
		goto fail;
484

485 486 487 488 489
	dmar_dev_scope_initialized = 1;
	return 0;

fail:
	dmar_dev_scope_initialized = ret;
490 491 492
	return ret;
}

493 494 495

int __init dmar_table_init(void)
{
496
	static int dmar_table_initialized;
F
Fenghua Yu 已提交
497 498
	int ret;

499 500 501 502 503 504 505 506 507
	if (dmar_table_initialized == 0) {
		ret = parse_dmar_table();
		if (ret < 0) {
			if (ret != -ENODEV)
				pr_info("parse DMAR table failure.\n");
		} else  if (list_empty(&dmar_drhd_units)) {
			pr_info("No DMAR devices found\n");
			ret = -ENODEV;
		}
F
Fenghua Yu 已提交
508

509 510 511 512
		if (ret < 0)
			dmar_table_initialized = ret;
		else
			dmar_table_initialized = 1;
513
	}
F
Fenghua Yu 已提交
514

515
	return dmar_table_initialized < 0 ? dmar_table_initialized : 0;
516 517
}

518 519
static void warn_invalid_dmar(u64 addr, const char *message)
{
520 521 522 523 524 525 526 527
	WARN_TAINT_ONCE(
		1, TAINT_FIRMWARE_WORKAROUND,
		"Your BIOS is broken; DMAR reported at address %llx%s!\n"
		"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		addr, message,
		dmi_get_system_info(DMI_BIOS_VENDOR),
		dmi_get_system_info(DMI_BIOS_VERSION),
		dmi_get_system_info(DMI_PRODUCT_VERSION));
528
}
529

530
static int __init check_zero_address(void)
531 532 533 534 535 536 537 538 539 540 541 542
{
	struct acpi_table_dmar *dmar;
	struct acpi_dmar_header *entry_header;
	struct acpi_dmar_hardware_unit *drhd;

	dmar = (struct acpi_table_dmar *)dmar_tbl;
	entry_header = (struct acpi_dmar_header *)(dmar + 1);

	while (((unsigned long)entry_header) <
			(((unsigned long)dmar) + dmar_tbl->length)) {
		/* Avoid looping forever on bad ACPI tables */
		if (entry_header->length == 0) {
543
			pr_warn("Invalid 0-length structure\n");
544 545 546 547
			return 0;
		}

		if (entry_header->type == ACPI_DMAR_TYPE_HARDWARE_UNIT) {
548 549 550
			void __iomem *addr;
			u64 cap, ecap;

551 552
			drhd = (void *)entry_header;
			if (!drhd->address) {
553
				warn_invalid_dmar(0, "");
554 555 556 557 558 559 560 561 562 563 564 565
				goto failed;
			}

			addr = early_ioremap(drhd->address, VTD_PAGE_SIZE);
			if (!addr ) {
				printk("IOMMU: can't validate: %llx\n", drhd->address);
				goto failed;
			}
			cap = dmar_readq(addr + DMAR_CAP_REG);
			ecap = dmar_readq(addr + DMAR_ECAP_REG);
			early_iounmap(addr, VTD_PAGE_SIZE);
			if (cap == (uint64_t)-1 && ecap == (uint64_t)-1) {
566 567
				warn_invalid_dmar(drhd->address,
						  " returns all ones");
568
				goto failed;
569 570 571 572 573 574
			}
		}

		entry_header = ((void *)entry_header + entry_header->length);
	}
	return 1;
575 576 577

failed:
	return 0;
578 579
}

580
int __init detect_intel_iommu(void)
581 582 583
{
	int ret;

584
	down_write(&dmar_global_lock);
585
	ret = dmar_table_detect();
586 587
	if (ret)
		ret = check_zero_address();
588
	{
589
		if (ret && !no_iommu && !iommu_detected && !dmar_disabled) {
590
			iommu_detected = 1;
C
Chris Wright 已提交
591 592 593
			/* Make sure ACS will be enabled */
			pci_request_acs();
		}
594

595 596 597
#ifdef CONFIG_X86
		if (ret)
			x86_init.iommu.iommu_init = intel_iommu_init;
598
#endif
599
	}
600
	early_acpi_os_unmap_memory((void __iomem *)dmar_tbl, dmar_tbl_size);
601
	dmar_tbl = NULL;
602
	up_write(&dmar_global_lock);
603

604
	return ret ? 1 : -ENODEV;
605 606 607
}


608 609 610 611 612 613 614 615 616 617
static void unmap_iommu(struct intel_iommu *iommu)
{
	iounmap(iommu->reg);
	release_mem_region(iommu->reg_phys, iommu->reg_size);
}

/**
 * map_iommu: map the iommu's registers
 * @iommu: the iommu to map
 * @phys_addr: the physical address of the base resgister
618
 *
619
 * Memory map the iommu's registers.  Start w/ a single page, and
620
 * possibly expand if that turns out to be insufficent.
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
 */
static int map_iommu(struct intel_iommu *iommu, u64 phys_addr)
{
	int map_size, err=0;

	iommu->reg_phys = phys_addr;
	iommu->reg_size = VTD_PAGE_SIZE;

	if (!request_mem_region(iommu->reg_phys, iommu->reg_size, iommu->name)) {
		pr_err("IOMMU: can't reserve memory\n");
		err = -EBUSY;
		goto out;
	}

	iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
	if (!iommu->reg) {
		pr_err("IOMMU: can't map the region\n");
		err = -ENOMEM;
		goto release;
	}

	iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
	iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);

	if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
		err = -EINVAL;
		warn_invalid_dmar(phys_addr, " returns all ones");
		goto unmap;
	}

	/* the registers might be more than one page */
	map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
			 cap_max_fault_reg_offset(iommu->cap));
	map_size = VTD_PAGE_ALIGN(map_size);
	if (map_size > iommu->reg_size) {
		iounmap(iommu->reg);
		release_mem_region(iommu->reg_phys, iommu->reg_size);
		iommu->reg_size = map_size;
		if (!request_mem_region(iommu->reg_phys, iommu->reg_size,
					iommu->name)) {
			pr_err("IOMMU: can't reserve memory\n");
			err = -EBUSY;
			goto out;
		}
		iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
		if (!iommu->reg) {
			pr_err("IOMMU: can't map the region\n");
			err = -ENOMEM;
			goto release;
		}
	}
	err = 0;
	goto out;

unmap:
	iounmap(iommu->reg);
release:
	release_mem_region(iommu->reg_phys, iommu->reg_size);
out:
	return err;
}

683
static int alloc_iommu(struct dmar_drhd_unit *drhd)
684
{
685
	struct intel_iommu *iommu;
686
	u32 ver, sts;
687
	static int iommu_allocated = 0;
688
	int agaw = 0;
F
Fenghua Yu 已提交
689
	int msagaw = 0;
690
	int err;
691

692
	if (!drhd->reg_base_addr) {
693
		warn_invalid_dmar(0, "");
694 695 696
		return -EINVAL;
	}

697 698
	iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
	if (!iommu)
699
		return -ENOMEM;
700 701

	iommu->seq_id = iommu_allocated++;
702
	sprintf (iommu->name, "dmar%d", iommu->seq_id);
703

704 705 706
	err = map_iommu(iommu, drhd->reg_base_addr);
	if (err) {
		pr_err("IOMMU: failed to map %s\n", iommu->name);
707 708
		goto error;
	}
709

710
	err = -EINVAL;
W
Weidong Han 已提交
711 712
	agaw = iommu_calculate_agaw(iommu);
	if (agaw < 0) {
713 714
		pr_err("Cannot get a valid agaw for iommu (seq_id = %d)\n",
			iommu->seq_id);
715
		goto err_unmap;
F
Fenghua Yu 已提交
716 717 718
	}
	msagaw = iommu_calculate_max_sagaw(iommu);
	if (msagaw < 0) {
719
		pr_err("Cannot get a valid max agaw for iommu (seq_id = %d)\n",
W
Weidong Han 已提交
720
			iommu->seq_id);
721
		goto err_unmap;
W
Weidong Han 已提交
722 723
	}
	iommu->agaw = agaw;
F
Fenghua Yu 已提交
724
	iommu->msagaw = msagaw;
W
Weidong Han 已提交
725

726 727
	iommu->node = -1;

728
	ver = readl(iommu->reg + DMAR_VER_REG);
Y
Yinghai Lu 已提交
729 730
	pr_info("IOMMU %d: reg_base_addr %llx ver %d:%d cap %llx ecap %llx\n",
		iommu->seq_id,
F
Fenghua Yu 已提交
731 732 733 734
		(unsigned long long)drhd->reg_base_addr,
		DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
		(unsigned long long)iommu->cap,
		(unsigned long long)iommu->ecap);
735

736 737 738 739 740 741 742 743 744
	/* Reflect status in gcmd */
	sts = readl(iommu->reg + DMAR_GSTS_REG);
	if (sts & DMA_GSTS_IRES)
		iommu->gcmd |= DMA_GCMD_IRE;
	if (sts & DMA_GSTS_TES)
		iommu->gcmd |= DMA_GCMD_TE;
	if (sts & DMA_GSTS_QIES)
		iommu->gcmd |= DMA_GCMD_QIE;

745
	raw_spin_lock_init(&iommu->register_lock);
746 747

	drhd->iommu = iommu;
748
	return 0;
749 750

 err_unmap:
751
	unmap_iommu(iommu);
752
 error:
753
	kfree(iommu);
754
	return err;
755 756
}

757
static void free_iommu(struct intel_iommu *iommu)
758
{
759 760 761 762 763
	if (iommu->irq) {
		free_irq(iommu->irq, iommu);
		irq_set_handler_data(iommu->irq, NULL);
		destroy_irq(iommu->irq);
	}
764

765 766 767 768 769 770
	if (iommu->qi) {
		free_page((unsigned long)iommu->qi->desc);
		kfree(iommu->qi->desc_status);
		kfree(iommu->qi);
	}

771
	if (iommu->reg)
772 773
		unmap_iommu(iommu);

774 775
	kfree(iommu);
}
776 777 778 779 780 781

/*
 * Reclaim all the submitted descriptors which have completed its work.
 */
static inline void reclaim_free_desc(struct q_inval *qi)
{
782 783
	while (qi->desc_status[qi->free_tail] == QI_DONE ||
	       qi->desc_status[qi->free_tail] == QI_ABORT) {
784 785 786 787 788 789
		qi->desc_status[qi->free_tail] = QI_FREE;
		qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
		qi->free_cnt++;
	}
}

790 791 792
static int qi_check_fault(struct intel_iommu *iommu, int index)
{
	u32 fault;
793
	int head, tail;
794 795 796
	struct q_inval *qi = iommu->qi;
	int wait_index = (index + 1) % QI_LENGTH;

797 798 799
	if (qi->desc_status[wait_index] == QI_ABORT)
		return -EAGAIN;

800 801 802 803 804 805 806 807 808
	fault = readl(iommu->reg + DMAR_FSTS_REG);

	/*
	 * If IQE happens, the head points to the descriptor associated
	 * with the error. No new descriptors are fetched until the IQE
	 * is cleared.
	 */
	if (fault & DMA_FSTS_IQE) {
		head = readl(iommu->reg + DMAR_IQH_REG);
809
		if ((head >> DMAR_IQ_SHIFT) == index) {
810
			pr_err("VT-d detected invalid descriptor: "
811 812 813
				"low=%llx, high=%llx\n",
				(unsigned long long)qi->desc[index].low,
				(unsigned long long)qi->desc[index].high);
814 815 816 817 818 819 820 821 822
			memcpy(&qi->desc[index], &qi->desc[wait_index],
					sizeof(struct qi_desc));
			__iommu_flush_cache(iommu, &qi->desc[index],
					sizeof(struct qi_desc));
			writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
			return -EINVAL;
		}
	}

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
	/*
	 * If ITE happens, all pending wait_desc commands are aborted.
	 * No new descriptors are fetched until the ITE is cleared.
	 */
	if (fault & DMA_FSTS_ITE) {
		head = readl(iommu->reg + DMAR_IQH_REG);
		head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
		head |= 1;
		tail = readl(iommu->reg + DMAR_IQT_REG);
		tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;

		writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);

		do {
			if (qi->desc_status[head] == QI_IN_USE)
				qi->desc_status[head] = QI_ABORT;
			head = (head - 2 + QI_LENGTH) % QI_LENGTH;
		} while (head != tail);

		if (qi->desc_status[wait_index] == QI_ABORT)
			return -EAGAIN;
	}

	if (fault & DMA_FSTS_ICE)
		writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);

849 850 851
	return 0;
}

852 853 854 855
/*
 * Submit the queued invalidation descriptor to the remapping
 * hardware unit and wait for its completion.
 */
856
int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
857
{
858
	int rc;
859 860 861 862 863 864
	struct q_inval *qi = iommu->qi;
	struct qi_desc *hw, wait_desc;
	int wait_index, index;
	unsigned long flags;

	if (!qi)
865
		return 0;
866 867 868

	hw = qi->desc;

869 870 871
restart:
	rc = 0;

872
	raw_spin_lock_irqsave(&qi->q_lock, flags);
873
	while (qi->free_cnt < 3) {
874
		raw_spin_unlock_irqrestore(&qi->q_lock, flags);
875
		cpu_relax();
876
		raw_spin_lock_irqsave(&qi->q_lock, flags);
877 878 879 880 881 882 883 884 885
	}

	index = qi->free_head;
	wait_index = (index + 1) % QI_LENGTH;

	qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;

	hw[index] = *desc;

886 887
	wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
			QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
888 889 890 891 892 893 894 895 896 897 898 899 900 901
	wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);

	hw[wait_index] = wait_desc;

	__iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc));
	__iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc));

	qi->free_head = (qi->free_head + 2) % QI_LENGTH;
	qi->free_cnt -= 2;

	/*
	 * update the HW tail register indicating the presence of
	 * new descriptors.
	 */
902
	writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
903 904

	while (qi->desc_status[wait_index] != QI_DONE) {
905 906 907 908 909 910 911
		/*
		 * We will leave the interrupts disabled, to prevent interrupt
		 * context to queue another cmd while a cmd is already submitted
		 * and waiting for completion on this cpu. This is to avoid
		 * a deadlock where the interrupt context can wait indefinitely
		 * for free slots in the queue.
		 */
912 913
		rc = qi_check_fault(iommu, index);
		if (rc)
914
			break;
915

916
		raw_spin_unlock(&qi->q_lock);
917
		cpu_relax();
918
		raw_spin_lock(&qi->q_lock);
919
	}
920 921

	qi->desc_status[index] = QI_DONE;
922 923

	reclaim_free_desc(qi);
924
	raw_spin_unlock_irqrestore(&qi->q_lock, flags);
925

926 927 928
	if (rc == -EAGAIN)
		goto restart;

929
	return rc;
930 931 932 933 934 935 936 937 938 939 940 941
}

/*
 * Flush the global interrupt entry cache.
 */
void qi_global_iec(struct intel_iommu *iommu)
{
	struct qi_desc desc;

	desc.low = QI_IEC_TYPE;
	desc.high = 0;

942
	/* should never fail */
943 944 945
	qi_submit_sync(&desc, iommu);
}

946 947
void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
		      u64 type)
948 949 950 951 952 953 954
{
	struct qi_desc desc;

	desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
			| QI_CC_GRAN(type) | QI_CC_TYPE;
	desc.high = 0;

955
	qi_submit_sync(&desc, iommu);
956 957
}

958 959
void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
		    unsigned int size_order, u64 type)
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
{
	u8 dw = 0, dr = 0;

	struct qi_desc desc;
	int ih = 0;

	if (cap_write_drain(iommu->cap))
		dw = 1;

	if (cap_read_drain(iommu->cap))
		dr = 1;

	desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
		| QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
	desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
		| QI_IOTLB_AM(size_order);

977
	qi_submit_sync(&desc, iommu);
978 979
}

980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
			u64 addr, unsigned mask)
{
	struct qi_desc desc;

	if (mask) {
		BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
		addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
		desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
	} else
		desc.high = QI_DEV_IOTLB_ADDR(addr);

	if (qdep >= QI_DEV_IOTLB_MAX_INVS)
		qdep = 0;

	desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
		   QI_DIOTLB_TYPE;

	qi_submit_sync(&desc, iommu);
}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
/*
 * Disable Queued Invalidation interface.
 */
void dmar_disable_qi(struct intel_iommu *iommu)
{
	unsigned long flags;
	u32 sts;
	cycles_t start_time = get_cycles();

	if (!ecap_qis(iommu->ecap))
		return;

1013
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032

	sts =  dmar_readq(iommu->reg + DMAR_GSTS_REG);
	if (!(sts & DMA_GSTS_QIES))
		goto end;

	/*
	 * Give a chance to HW to complete the pending invalidation requests.
	 */
	while ((readl(iommu->reg + DMAR_IQT_REG) !=
		readl(iommu->reg + DMAR_IQH_REG)) &&
		(DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
		cpu_relax();

	iommu->gcmd &= ~DMA_GCMD_QIE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
		      !(sts & DMA_GSTS_QIES), sts);
end:
1033
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1034 1035
}

1036 1037 1038 1039 1040
/*
 * Enable queued invalidation.
 */
static void __dmar_enable_qi(struct intel_iommu *iommu)
{
1041
	u32 sts;
1042 1043 1044 1045 1046 1047
	unsigned long flags;
	struct q_inval *qi = iommu->qi;

	qi->free_head = qi->free_tail = 0;
	qi->free_cnt = QI_LENGTH;

1048
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1049 1050 1051 1052 1053 1054 1055

	/* write zero to the tail reg */
	writel(0, iommu->reg + DMAR_IQT_REG);

	dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));

	iommu->gcmd |= DMA_GCMD_QIE;
1056
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1057 1058 1059 1060

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);

1061
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1062 1063
}

1064 1065 1066 1067 1068 1069 1070 1071
/*
 * Enable Queued Invalidation interface. This is a must to support
 * interrupt-remapping. Also used by DMA-remapping, which replaces
 * register based IOTLB invalidation.
 */
int dmar_enable_qi(struct intel_iommu *iommu)
{
	struct q_inval *qi;
1072
	struct page *desc_page;
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082

	if (!ecap_qis(iommu->ecap))
		return -ENOENT;

	/*
	 * queued invalidation is already setup and enabled.
	 */
	if (iommu->qi)
		return 0;

1083
	iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
1084 1085 1086 1087 1088
	if (!iommu->qi)
		return -ENOMEM;

	qi = iommu->qi;

1089 1090 1091

	desc_page = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (!desc_page) {
1092
		kfree(qi);
1093
		iommu->qi = NULL;
1094 1095 1096
		return -ENOMEM;
	}

1097 1098
	qi->desc = page_address(desc_page);

1099
	qi->desc_status = kzalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
1100 1101 1102
	if (!qi->desc_status) {
		free_page((unsigned long) qi->desc);
		kfree(qi);
1103
		iommu->qi = NULL;
1104 1105 1106 1107 1108 1109
		return -ENOMEM;
	}

	qi->free_head = qi->free_tail = 0;
	qi->free_cnt = QI_LENGTH;

1110
	raw_spin_lock_init(&qi->q_lock);
1111

1112
	__dmar_enable_qi(iommu);
1113 1114 1115

	return 0;
}
1116 1117 1118

/* iommu interrupt handling. Most stuff are MSI-like. */

1119 1120 1121 1122 1123 1124 1125
enum faulttype {
	DMA_REMAP,
	INTR_REMAP,
	UNKNOWN,
};

static const char *dma_remap_fault_reasons[] =
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
{
	"Software",
	"Present bit in root entry is clear",
	"Present bit in context entry is clear",
	"Invalid context entry",
	"Access beyond MGAW",
	"PTE Write access is not set",
	"PTE Read access is not set",
	"Next page table ptr is invalid",
	"Root table address invalid",
	"Context table ptr is invalid",
	"non-zero reserved fields in RTP",
	"non-zero reserved fields in CTP",
	"non-zero reserved fields in PTE",
1140
	"PCE for translation request specifies blocking",
1141
};
1142

1143
static const char *irq_remap_fault_reasons[] =
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
{
	"Detected reserved fields in the decoded interrupt-remapped request",
	"Interrupt index exceeded the interrupt-remapping table size",
	"Present field in the IRTE entry is clear",
	"Error accessing interrupt-remapping table pointed by IRTA_REG",
	"Detected reserved fields in the IRTE entry",
	"Blocked a compatibility format interrupt request",
	"Blocked an interrupt request due to source-id verification failure",
};

1154
static const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
1155
{
1156 1157
	if (fault_reason >= 0x20 && (fault_reason - 0x20 <
					ARRAY_SIZE(irq_remap_fault_reasons))) {
1158
		*fault_type = INTR_REMAP;
1159
		return irq_remap_fault_reasons[fault_reason - 0x20];
1160 1161 1162 1163 1164
	} else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
		*fault_type = DMA_REMAP;
		return dma_remap_fault_reasons[fault_reason];
	} else {
		*fault_type = UNKNOWN;
1165
		return "Unknown";
1166
	}
1167 1168
}

1169
void dmar_msi_unmask(struct irq_data *data)
1170
{
1171
	struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
1172 1173 1174
	unsigned long flag;

	/* unmask it */
1175
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1176 1177 1178
	writel(0, iommu->reg + DMAR_FECTL_REG);
	/* Read a reg to force flush the post write */
	readl(iommu->reg + DMAR_FECTL_REG);
1179
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1180 1181
}

1182
void dmar_msi_mask(struct irq_data *data)
1183 1184
{
	unsigned long flag;
1185
	struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
1186 1187

	/* mask it */
1188
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1189 1190 1191
	writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG);
	/* Read a reg to force flush the post write */
	readl(iommu->reg + DMAR_FECTL_REG);
1192
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1193 1194 1195 1196
}

void dmar_msi_write(int irq, struct msi_msg *msg)
{
1197
	struct intel_iommu *iommu = irq_get_handler_data(irq);
1198 1199
	unsigned long flag;

1200
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1201 1202 1203
	writel(msg->data, iommu->reg + DMAR_FEDATA_REG);
	writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG);
	writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG);
1204
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1205 1206 1207 1208
}

void dmar_msi_read(int irq, struct msi_msg *msg)
{
1209
	struct intel_iommu *iommu = irq_get_handler_data(irq);
1210 1211
	unsigned long flag;

1212
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1213 1214 1215
	msg->data = readl(iommu->reg + DMAR_FEDATA_REG);
	msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG);
	msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG);
1216
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1217 1218 1219 1220 1221 1222
}

static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
		u8 fault_reason, u16 source_id, unsigned long long addr)
{
	const char *reason;
1223
	int fault_type;
1224

1225
	reason = dmar_get_fault_reason(fault_reason, &fault_type);
1226

1227
	if (fault_type == INTR_REMAP)
1228
		pr_err("INTR-REMAP: Request device [[%02x:%02x.%d] "
1229 1230 1231 1232 1233 1234
		       "fault index %llx\n"
			"INTR-REMAP:[fault reason %02d] %s\n",
			(source_id >> 8), PCI_SLOT(source_id & 0xFF),
			PCI_FUNC(source_id & 0xFF), addr >> 48,
			fault_reason, reason);
	else
1235
		pr_err("DMAR:[%s] Request device [%02x:%02x.%d] "
1236 1237 1238 1239 1240
		       "fault addr %llx \n"
		       "DMAR:[fault reason %02d] %s\n",
		       (type ? "DMA Read" : "DMA Write"),
		       (source_id >> 8), PCI_SLOT(source_id & 0xFF),
		       PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
1241 1242 1243 1244
	return 0;
}

#define PRIMARY_FAULT_REG_LEN (16)
1245
irqreturn_t dmar_fault(int irq, void *dev_id)
1246 1247 1248 1249 1250 1251
{
	struct intel_iommu *iommu = dev_id;
	int reg, fault_index;
	u32 fault_status;
	unsigned long flag;

1252
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1253
	fault_status = readl(iommu->reg + DMAR_FSTS_REG);
1254
	if (fault_status)
1255
		pr_err("DRHD: handling fault status reg %x\n", fault_status);
1256 1257 1258

	/* TBD: ignore advanced fault log currently */
	if (!(fault_status & DMA_FSTS_PPF))
1259
		goto unlock_exit;
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289

	fault_index = dma_fsts_fault_record_index(fault_status);
	reg = cap_fault_reg_offset(iommu->cap);
	while (1) {
		u8 fault_reason;
		u16 source_id;
		u64 guest_addr;
		int type;
		u32 data;

		/* highest 32 bits */
		data = readl(iommu->reg + reg +
				fault_index * PRIMARY_FAULT_REG_LEN + 12);
		if (!(data & DMA_FRCD_F))
			break;

		fault_reason = dma_frcd_fault_reason(data);
		type = dma_frcd_type(data);

		data = readl(iommu->reg + reg +
				fault_index * PRIMARY_FAULT_REG_LEN + 8);
		source_id = dma_frcd_source_id(data);

		guest_addr = dmar_readq(iommu->reg + reg +
				fault_index * PRIMARY_FAULT_REG_LEN);
		guest_addr = dma_frcd_page_addr(guest_addr);
		/* clear the fault */
		writel(DMA_FRCD_F, iommu->reg + reg +
			fault_index * PRIMARY_FAULT_REG_LEN + 12);

1290
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1291 1292 1293 1294 1295

		dmar_fault_do_one(iommu, type, fault_reason,
				source_id, guest_addr);

		fault_index++;
1296
		if (fault_index >= cap_num_fault_regs(iommu->cap))
1297
			fault_index = 0;
1298
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
1299 1300
	}

1301 1302 1303
	writel(DMA_FSTS_PFO | DMA_FSTS_PPF, iommu->reg + DMAR_FSTS_REG);

unlock_exit:
1304
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1305 1306 1307 1308 1309 1310 1311
	return IRQ_HANDLED;
}

int dmar_set_interrupt(struct intel_iommu *iommu)
{
	int irq, ret;

1312 1313 1314 1315 1316 1317
	/*
	 * Check if the fault interrupt is already initialized.
	 */
	if (iommu->irq)
		return 0;

1318 1319
	irq = create_irq();
	if (!irq) {
1320
		pr_err("IOMMU: no free vectors\n");
1321 1322 1323
		return -EINVAL;
	}

1324
	irq_set_handler_data(irq, iommu);
1325 1326 1327 1328
	iommu->irq = irq;

	ret = arch_setup_dmar_msi(irq);
	if (ret) {
1329
		irq_set_handler_data(irq, NULL);
1330 1331
		iommu->irq = 0;
		destroy_irq(irq);
1332
		return ret;
1333 1334
	}

1335
	ret = request_irq(irq, dmar_fault, IRQF_NO_THREAD, iommu->name, iommu);
1336
	if (ret)
1337
		pr_err("IOMMU: can't request irq\n");
1338 1339
	return ret;
}
1340 1341 1342 1343

int __init enable_drhd_fault_handling(void)
{
	struct dmar_drhd_unit *drhd;
1344
	struct intel_iommu *iommu;
1345 1346 1347 1348

	/*
	 * Enable fault control interrupt.
	 */
1349
	for_each_iommu(iommu, drhd) {
1350
		u32 fault_status;
1351
		int ret = dmar_set_interrupt(iommu);
1352 1353

		if (ret) {
1354
			pr_err("DRHD %Lx: failed to enable fault, interrupt, ret %d\n",
1355 1356 1357
			       (unsigned long long)drhd->reg_base_addr, ret);
			return -1;
		}
1358 1359 1360 1361 1362

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(iommu->irq, iommu);
1363 1364
		fault_status = readl(iommu->reg + DMAR_FSTS_REG);
		writel(fault_status, iommu->reg + DMAR_FSTS_REG);
1365 1366 1367 1368
	}

	return 0;
}
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393

/*
 * Re-enable Queued Invalidation interface.
 */
int dmar_reenable_qi(struct intel_iommu *iommu)
{
	if (!ecap_qis(iommu->ecap))
		return -ENOENT;

	if (!iommu->qi)
		return -ENOENT;

	/*
	 * First disable queued invalidation.
	 */
	dmar_disable_qi(iommu);
	/*
	 * Then enable queued invalidation again. Since there is no pending
	 * invalidation requests now, it's safe to re-enable queued
	 * invalidation.
	 */
	__dmar_enable_qi(iommu);

	return 0;
}
1394 1395 1396 1397

/*
 * Check interrupt remapping support in DMAR table description.
 */
1398
int __init dmar_ir_support(void)
1399 1400 1401
{
	struct acpi_table_dmar *dmar;
	dmar = (struct acpi_table_dmar *)dmar_tbl;
1402 1403
	if (!dmar)
		return 0;
1404 1405
	return dmar->flags & 0x1;
}
1406

1407 1408 1409 1410 1411 1412 1413 1414
static int __init dmar_free_unused_resources(void)
{
	struct dmar_drhd_unit *dmaru, *dmaru_n;

	/* DMAR units are in use */
	if (irq_remapping_enabled || intel_iommu_enabled)
		return 0;

1415
	down_write(&dmar_global_lock);
1416 1417 1418 1419
	list_for_each_entry_safe(dmaru, dmaru_n, &dmar_drhd_units, list) {
		list_del(&dmaru->list);
		dmar_free_drhd(dmaru);
	}
1420
	up_write(&dmar_global_lock);
1421 1422 1423 1424 1425

	return 0;
}

late_initcall(dmar_free_unused_resources);
1426
IOMMU_INIT_POST(detect_intel_iommu);