omap-iommu.c 29.3 KB
Newer Older
1 2 3
/*
 * omap iommu: tlb and pagetable primitives
 *
4
 * Copyright (C) 2008-2010 Nokia Corporation
5 6 7 8 9 10 11 12 13 14 15
 *
 * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>,
 *		Paul Mundt and Toshihiro Kobayashi
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/err.h>
#include <linux/module.h>
16
#include <linux/slab.h>
17 18 19
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/platform_device.h>
20
#include <linux/iommu.h>
21
#include <linux/omap-iommu.h>
22 23
#include <linux/mutex.h>
#include <linux/spinlock.h>
24
#include <linux/io.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_iommu.h>
#include <linux/of_irq.h>
29
#include <linux/of_platform.h>
30 31 32

#include <asm/cacheflush.h>

33
#include <linux/platform_data/iommu-omap.h>
34

35
#include "omap-iopgtable.h"
36
#include "omap-iommu.h"
37

38 39 40
#define to_iommu(dev)							\
	((struct omap_iommu *)platform_get_drvdata(to_platform_device(dev)))

41 42 43 44 45
#define for_each_iotlb_cr(obj, n, __i, cr)				\
	for (__i = 0;							\
	     (__i < (n)) && (cr = __iotlb_read_cr((obj), __i), true);	\
	     __i++)

46 47 48
/* bitmap of the page sizes currently supported */
#define OMAP_IOMMU_PGSIZES	(SZ_4K | SZ_64K | SZ_1M | SZ_16M)

49 50 51 52 53
/**
 * struct omap_iommu_domain - omap iommu domain
 * @pgtable:	the page table
 * @iommu_dev:	an omap iommu device attached to this domain. only a single
 *		iommu device can be attached for now.
54
 * @dev:	Device using this domain.
55 56 57 58
 * @lock:	domain lock, should be taken when attaching/detaching
 */
struct omap_iommu_domain {
	u32 *pgtable;
59
	struct omap_iommu *iommu_dev;
60
	struct device *dev;
61 62 63
	spinlock_t lock;
};

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
#define MMU_LOCK_BASE_SHIFT	10
#define MMU_LOCK_BASE_MASK	(0x1f << MMU_LOCK_BASE_SHIFT)
#define MMU_LOCK_BASE(x)	\
	((x & MMU_LOCK_BASE_MASK) >> MMU_LOCK_BASE_SHIFT)

#define MMU_LOCK_VICT_SHIFT	4
#define MMU_LOCK_VICT_MASK	(0x1f << MMU_LOCK_VICT_SHIFT)
#define MMU_LOCK_VICT(x)	\
	((x & MMU_LOCK_VICT_MASK) >> MMU_LOCK_VICT_SHIFT)

struct iotlb_lock {
	short base;
	short vict;
};

79 80 81 82 83 84 85
/* accommodate the difference between omap1 and omap2/3 */
static const struct iommu_functions *arch_iommu;

static struct platform_driver omap_iommu_driver;
static struct kmem_cache *iopte_cachep;

/**
86
 * omap_install_iommu_arch - Install archtecure specific iommu functions
87 88 89 90 91
 * @ops:	a pointer to architecture specific iommu functions
 *
 * There are several kind of iommu algorithm(tlb, pagetable) among
 * omap series. This interface installs such an iommu algorighm.
 **/
92
int omap_install_iommu_arch(const struct iommu_functions *ops)
93 94 95 96 97 98 99
{
	if (arch_iommu)
		return -EBUSY;

	arch_iommu = ops;
	return 0;
}
100
EXPORT_SYMBOL_GPL(omap_install_iommu_arch);
101 102

/**
103
 * omap_uninstall_iommu_arch - Uninstall archtecure specific iommu functions
104 105 106 107
 * @ops:	a pointer to architecture specific iommu functions
 *
 * This interface uninstalls the iommu algorighm installed previously.
 **/
108
void omap_uninstall_iommu_arch(const struct iommu_functions *ops)
109 110 111 112 113 114
{
	if (arch_iommu != ops)
		pr_err("%s: not your arch\n", __func__);

	arch_iommu = NULL;
}
115
EXPORT_SYMBOL_GPL(omap_uninstall_iommu_arch);
116 117

/**
118
 * omap_iommu_save_ctx - Save registers for pm off-mode support
119
 * @dev:	client device
120
 **/
121
void omap_iommu_save_ctx(struct device *dev)
122
{
123 124
	struct omap_iommu *obj = dev_to_omap_iommu(dev);

125 126
	arch_iommu->save_ctx(obj);
}
127
EXPORT_SYMBOL_GPL(omap_iommu_save_ctx);
128 129

/**
130
 * omap_iommu_restore_ctx - Restore registers for pm off-mode support
131
 * @dev:	client device
132
 **/
133
void omap_iommu_restore_ctx(struct device *dev)
134
{
135 136
	struct omap_iommu *obj = dev_to_omap_iommu(dev);

137 138
	arch_iommu->restore_ctx(obj);
}
139
EXPORT_SYMBOL_GPL(omap_iommu_restore_ctx);
140 141

/**
142
 * omap_iommu_arch_version - Return running iommu arch version
143
 **/
144
u32 omap_iommu_arch_version(void)
145 146 147
{
	return arch_iommu->version;
}
148
EXPORT_SYMBOL_GPL(omap_iommu_arch_version);
149

150
static int iommu_enable(struct omap_iommu *obj)
151 152
{
	int err;
153 154
	struct platform_device *pdev = to_platform_device(obj->dev);
	struct iommu_platform_data *pdata = pdev->dev.platform_data;
155

156 157 158
	if (!arch_iommu)
		return -ENODEV;

159
	if (pdata && pdata->deassert_reset) {
160 161 162 163 164 165 166
		err = pdata->deassert_reset(pdev, pdata->reset_name);
		if (err) {
			dev_err(obj->dev, "deassert_reset failed: %d\n", err);
			return err;
		}
	}

167
	pm_runtime_get_sync(obj->dev);
168 169 170 171 172 173

	err = arch_iommu->enable(obj);

	return err;
}

174
static void iommu_disable(struct omap_iommu *obj)
175
{
176 177 178
	struct platform_device *pdev = to_platform_device(obj->dev);
	struct iommu_platform_data *pdata = pdev->dev.platform_data;

179 180
	arch_iommu->disable(obj);

181
	pm_runtime_put_sync(obj->dev);
182

183
	if (pdata && pdata->assert_reset)
184
		pdata->assert_reset(pdev, pdata->reset_name);
185 186 187 188 189
}

/*
 *	TLB operations
 */
190
void omap_iotlb_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e)
191 192 193 194 195
{
	BUG_ON(!cr || !e);

	arch_iommu->cr_to_e(cr, e);
}
196
EXPORT_SYMBOL_GPL(omap_iotlb_cr_to_e);
197 198 199 200 201 202 203 204 205

static inline int iotlb_cr_valid(struct cr_regs *cr)
{
	if (!cr)
		return -EINVAL;

	return arch_iommu->cr_valid(cr);
}

206
static inline struct cr_regs *iotlb_alloc_cr(struct omap_iommu *obj,
207 208 209 210 211 212 213 214
					     struct iotlb_entry *e)
{
	if (!e)
		return NULL;

	return arch_iommu->alloc_cr(obj, e);
}

215
static u32 iotlb_cr_to_virt(struct cr_regs *cr)
216 217 218 219 220 221 222 223 224
{
	return arch_iommu->cr_to_virt(cr);
}

static u32 get_iopte_attr(struct iotlb_entry *e)
{
	return arch_iommu->get_pte_attr(e);
}

225
static u32 iommu_report_fault(struct omap_iommu *obj, u32 *da)
226 227 228 229
{
	return arch_iommu->fault_isr(obj, da);
}

230
static void iotlb_lock_get(struct omap_iommu *obj, struct iotlb_lock *l)
231 232 233 234 235 236 237 238 239 240
{
	u32 val;

	val = iommu_read_reg(obj, MMU_LOCK);

	l->base = MMU_LOCK_BASE(val);
	l->vict = MMU_LOCK_VICT(val);

}

241
static void iotlb_lock_set(struct omap_iommu *obj, struct iotlb_lock *l)
242 243 244 245 246 247 248 249 250
{
	u32 val;

	val = (l->base << MMU_LOCK_BASE_SHIFT);
	val |= (l->vict << MMU_LOCK_VICT_SHIFT);

	iommu_write_reg(obj, val, MMU_LOCK);
}

251
static void iotlb_read_cr(struct omap_iommu *obj, struct cr_regs *cr)
252 253 254 255
{
	arch_iommu->tlb_read_cr(obj, cr);
}

256
static void iotlb_load_cr(struct omap_iommu *obj, struct cr_regs *cr)
257 258 259 260 261 262 263 264 265 266 267 268 269
{
	arch_iommu->tlb_load_cr(obj, cr);

	iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY);
	iommu_write_reg(obj, 1, MMU_LD_TLB);
}

/**
 * iotlb_dump_cr - Dump an iommu tlb entry into buf
 * @obj:	target iommu
 * @cr:		contents of cam and ram register
 * @buf:	output buffer
 **/
270
static inline ssize_t iotlb_dump_cr(struct omap_iommu *obj, struct cr_regs *cr,
271 272 273 274 275 276 277
				    char *buf)
{
	BUG_ON(!cr || !buf);

	return arch_iommu->dump_cr(obj, cr, buf);
}

278
/* only used in iotlb iteration for-loop */
279
static struct cr_regs __iotlb_read_cr(struct omap_iommu *obj, int n)
280 281 282 283 284 285 286 287 288 289 290 291
{
	struct cr_regs cr;
	struct iotlb_lock l;

	iotlb_lock_get(obj, &l);
	l.vict = n;
	iotlb_lock_set(obj, &l);
	iotlb_read_cr(obj, &cr);

	return cr;
}

292 293 294 295 296
/**
 * load_iotlb_entry - Set an iommu tlb entry
 * @obj:	target iommu
 * @e:		an iommu tlb entry info
 **/
297
#ifdef PREFETCH_IOTLB
298
static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
299 300 301 302 303 304 305 306
{
	int err = 0;
	struct iotlb_lock l;
	struct cr_regs *cr;

	if (!obj || !obj->nr_tlb_entries || !e)
		return -EINVAL;

307
	pm_runtime_get_sync(obj->dev);
308

309 310 311
	iotlb_lock_get(obj, &l);
	if (l.base == obj->nr_tlb_entries) {
		dev_warn(obj->dev, "%s: preserve entries full\n", __func__);
312 313 314
		err = -EBUSY;
		goto out;
	}
315
	if (!e->prsvd) {
316 317
		int i;
		struct cr_regs tmp;
318

319
		for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, tmp)
320 321
			if (!iotlb_cr_valid(&tmp))
				break;
322

323 324 325 326 327
		if (i == obj->nr_tlb_entries) {
			dev_dbg(obj->dev, "%s: full: no entry\n", __func__);
			err = -EBUSY;
			goto out;
		}
328 329

		iotlb_lock_get(obj, &l);
330 331 332 333
	} else {
		l.vict = l.base;
		iotlb_lock_set(obj, &l);
	}
334 335 336

	cr = iotlb_alloc_cr(obj, e);
	if (IS_ERR(cr)) {
337
		pm_runtime_put_sync(obj->dev);
338 339 340 341 342 343
		return PTR_ERR(cr);
	}

	iotlb_load_cr(obj, cr);
	kfree(cr);

344 345
	if (e->prsvd)
		l.base++;
346 347
	/* increment victim for next tlb load */
	if (++l.vict == obj->nr_tlb_entries)
348
		l.vict = l.base;
349 350
	iotlb_lock_set(obj, &l);
out:
351
	pm_runtime_put_sync(obj->dev);
352 353 354
	return err;
}

355 356
#else /* !PREFETCH_IOTLB */

357
static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
358 359 360 361 362 363
{
	return 0;
}

#endif /* !PREFETCH_IOTLB */

364
static int prefetch_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
365 366 367
{
	return load_iotlb_entry(obj, e);
}
368 369 370 371 372 373 374 375

/**
 * flush_iotlb_page - Clear an iommu tlb entry
 * @obj:	target iommu
 * @da:		iommu device virtual address
 *
 * Clear an iommu tlb entry which includes 'da' address.
 **/
376
static void flush_iotlb_page(struct omap_iommu *obj, u32 da)
377 378
{
	int i;
379
	struct cr_regs cr;
380

381
	pm_runtime_get_sync(obj->dev);
382

383
	for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, cr) {
384 385 386 387 388 389 390 391 392 393 394 395
		u32 start;
		size_t bytes;

		if (!iotlb_cr_valid(&cr))
			continue;

		start = iotlb_cr_to_virt(&cr);
		bytes = iopgsz_to_bytes(cr.cam & 3);

		if ((start <= da) && (da < start + bytes)) {
			dev_dbg(obj->dev, "%s: %08x<=%08x(%x)\n",
				__func__, start, da, bytes);
396
			iotlb_load_cr(obj, &cr);
397
			iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY);
398
			break;
399 400
		}
	}
401
	pm_runtime_put_sync(obj->dev);
402 403 404 405 406 407 408 409 410

	if (i == obj->nr_tlb_entries)
		dev_dbg(obj->dev, "%s: no page for %08x\n", __func__, da);
}

/**
 * flush_iotlb_all - Clear all iommu tlb entries
 * @obj:	target iommu
 **/
411
static void flush_iotlb_all(struct omap_iommu *obj)
412 413 414
{
	struct iotlb_lock l;

415
	pm_runtime_get_sync(obj->dev);
416 417 418 419 420 421 422

	l.base = 0;
	l.vict = 0;
	iotlb_lock_set(obj, &l);

	iommu_write_reg(obj, 1, MMU_GFLUSH);

423
	pm_runtime_put_sync(obj->dev);
424
}
425

426
#if defined(CONFIG_OMAP_IOMMU_DEBUG) || defined(CONFIG_OMAP_IOMMU_DEBUG_MODULE)
427

428
ssize_t omap_iommu_dump_ctx(struct omap_iommu *obj, char *buf, ssize_t bytes)
429 430 431 432
{
	if (!obj || !buf)
		return -EINVAL;

433
	pm_runtime_get_sync(obj->dev);
434

435
	bytes = arch_iommu->dump_ctx(obj, buf, bytes);
436

437
	pm_runtime_put_sync(obj->dev);
438 439 440

	return bytes;
}
441
EXPORT_SYMBOL_GPL(omap_iommu_dump_ctx);
442

443 444
static int
__dump_tlb_entries(struct omap_iommu *obj, struct cr_regs *crs, int num)
445 446
{
	int i;
447 448
	struct iotlb_lock saved;
	struct cr_regs tmp;
449 450
	struct cr_regs *p = crs;

451
	pm_runtime_get_sync(obj->dev);
452 453
	iotlb_lock_get(obj, &saved);

454
	for_each_iotlb_cr(obj, num, i, tmp) {
455 456 457 458
		if (!iotlb_cr_valid(&tmp))
			continue;
		*p++ = tmp;
	}
459

460
	iotlb_lock_set(obj, &saved);
461
	pm_runtime_put_sync(obj->dev);
462 463 464 465 466

	return  p - crs;
}

/**
467
 * omap_dump_tlb_entries - dump cr arrays to given buffer
468 469 470
 * @obj:	target iommu
 * @buf:	output buffer
 **/
471
size_t omap_dump_tlb_entries(struct omap_iommu *obj, char *buf, ssize_t bytes)
472
{
473
	int i, num;
474 475 476
	struct cr_regs *cr;
	char *p = buf;

477 478 479 480
	num = bytes / sizeof(*cr);
	num = min(obj->nr_tlb_entries, num);

	cr = kcalloc(num, sizeof(*cr), GFP_KERNEL);
481 482 483
	if (!cr)
		return 0;

484 485
	num = __dump_tlb_entries(obj, cr, num);
	for (i = 0; i < num; i++)
486 487 488 489 490
		p += iotlb_dump_cr(obj, cr + i, p);
	kfree(cr);

	return p - buf;
}
491
EXPORT_SYMBOL_GPL(omap_dump_tlb_entries);
492

493
int omap_foreach_iommu_device(void *data, int (*fn)(struct device *, void *))
494 495 496 497
{
	return driver_for_each_device(&omap_iommu_driver.driver,
				      NULL, data, fn);
}
498
EXPORT_SYMBOL_GPL(omap_foreach_iommu_device);
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527

#endif /* CONFIG_OMAP_IOMMU_DEBUG_MODULE */

/*
 *	H/W pagetable operations
 */
static void flush_iopgd_range(u32 *first, u32 *last)
{
	/* FIXME: L2 cache should be taken care of if it exists */
	do {
		asm("mcr	p15, 0, %0, c7, c10, 1 @ flush_pgd"
		    : : "r" (first));
		first += L1_CACHE_BYTES / sizeof(*first);
	} while (first <= last);
}

static void flush_iopte_range(u32 *first, u32 *last)
{
	/* FIXME: L2 cache should be taken care of if it exists */
	do {
		asm("mcr	p15, 0, %0, c7, c10, 1 @ flush_pte"
		    : : "r" (first));
		first += L1_CACHE_BYTES / sizeof(*first);
	} while (first <= last);
}

static void iopte_free(u32 *iopte)
{
	/* Note: freed iopte's must be clean ready for re-use */
528 529
	if (iopte)
		kmem_cache_free(iopte_cachep, iopte);
530 531
}

532
static u32 *iopte_alloc(struct omap_iommu *obj, u32 *iopgd, u32 da)
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
{
	u32 *iopte;

	/* a table has already existed */
	if (*iopgd)
		goto pte_ready;

	/*
	 * do the allocation outside the page table lock
	 */
	spin_unlock(&obj->page_table_lock);
	iopte = kmem_cache_zalloc(iopte_cachep, GFP_KERNEL);
	spin_lock(&obj->page_table_lock);

	if (!*iopgd) {
		if (!iopte)
			return ERR_PTR(-ENOMEM);

		*iopgd = virt_to_phys(iopte) | IOPGD_TABLE;
		flush_iopgd_range(iopgd, iopgd);

		dev_vdbg(obj->dev, "%s: a new pte:%p\n", __func__, iopte);
	} else {
		/* We raced, free the reduniovant table */
		iopte_free(iopte);
	}

pte_ready:
	iopte = iopte_offset(iopgd, da);

	dev_vdbg(obj->dev,
		 "%s: da:%08x pgd:%p *pgd:%08x pte:%p *pte:%08x\n",
		 __func__, da, iopgd, *iopgd, iopte, *iopte);

	return iopte;
}

570
static int iopgd_alloc_section(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
571 572 573
{
	u32 *iopgd = iopgd_offset(obj, da);

574 575 576 577 578 579
	if ((da | pa) & ~IOSECTION_MASK) {
		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
			__func__, da, pa, IOSECTION_SIZE);
		return -EINVAL;
	}

580 581 582 583 584
	*iopgd = (pa & IOSECTION_MASK) | prot | IOPGD_SECTION;
	flush_iopgd_range(iopgd, iopgd);
	return 0;
}

585
static int iopgd_alloc_super(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
586 587 588 589
{
	u32 *iopgd = iopgd_offset(obj, da);
	int i;

590 591 592 593 594 595
	if ((da | pa) & ~IOSUPER_MASK) {
		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
			__func__, da, pa, IOSUPER_SIZE);
		return -EINVAL;
	}

596 597 598 599 600 601
	for (i = 0; i < 16; i++)
		*(iopgd + i) = (pa & IOSUPER_MASK) | prot | IOPGD_SUPER;
	flush_iopgd_range(iopgd, iopgd + 15);
	return 0;
}

602
static int iopte_alloc_page(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
{
	u32 *iopgd = iopgd_offset(obj, da);
	u32 *iopte = iopte_alloc(obj, iopgd, da);

	if (IS_ERR(iopte))
		return PTR_ERR(iopte);

	*iopte = (pa & IOPAGE_MASK) | prot | IOPTE_SMALL;
	flush_iopte_range(iopte, iopte);

	dev_vdbg(obj->dev, "%s: da:%08x pa:%08x pte:%p *pte:%08x\n",
		 __func__, da, pa, iopte, *iopte);

	return 0;
}

619
static int iopte_alloc_large(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
620 621 622 623 624
{
	u32 *iopgd = iopgd_offset(obj, da);
	u32 *iopte = iopte_alloc(obj, iopgd, da);
	int i;

625 626 627 628 629 630
	if ((da | pa) & ~IOLARGE_MASK) {
		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
			__func__, da, pa, IOLARGE_SIZE);
		return -EINVAL;
	}

631 632 633 634 635 636 637 638 639
	if (IS_ERR(iopte))
		return PTR_ERR(iopte);

	for (i = 0; i < 16; i++)
		*(iopte + i) = (pa & IOLARGE_MASK) | prot | IOPTE_LARGE;
	flush_iopte_range(iopte, iopte + 15);
	return 0;
}

640 641
static int
iopgtable_store_entry_core(struct omap_iommu *obj, struct iotlb_entry *e)
642
{
643
	int (*fn)(struct omap_iommu *, u32, u32, u32);
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
	u32 prot;
	int err;

	if (!obj || !e)
		return -EINVAL;

	switch (e->pgsz) {
	case MMU_CAM_PGSZ_16M:
		fn = iopgd_alloc_super;
		break;
	case MMU_CAM_PGSZ_1M:
		fn = iopgd_alloc_section;
		break;
	case MMU_CAM_PGSZ_64K:
		fn = iopte_alloc_large;
		break;
	case MMU_CAM_PGSZ_4K:
		fn = iopte_alloc_page;
		break;
	default:
		fn = NULL;
		BUG();
		break;
	}

	prot = get_iopte_attr(e);

	spin_lock(&obj->page_table_lock);
	err = fn(obj, e->da, e->pa, prot);
	spin_unlock(&obj->page_table_lock);

	return err;
}

/**
679
 * omap_iopgtable_store_entry - Make an iommu pte entry
680 681 682
 * @obj:	target iommu
 * @e:		an iommu tlb entry info
 **/
683
int omap_iopgtable_store_entry(struct omap_iommu *obj, struct iotlb_entry *e)
684 685 686 687 688 689
{
	int err;

	flush_iotlb_page(obj, e->da);
	err = iopgtable_store_entry_core(obj, e);
	if (!err)
690
		prefetch_iotlb_entry(obj, e);
691 692
	return err;
}
693
EXPORT_SYMBOL_GPL(omap_iopgtable_store_entry);
694 695 696 697 698 699 700 701

/**
 * iopgtable_lookup_entry - Lookup an iommu pte entry
 * @obj:	target iommu
 * @da:		iommu device virtual address
 * @ppgd:	iommu pgd entry pointer to be returned
 * @ppte:	iommu pte entry pointer to be returned
 **/
702 703
static void
iopgtable_lookup_entry(struct omap_iommu *obj, u32 da, u32 **ppgd, u32 **ppte)
704 705 706 707 708 709 710
{
	u32 *iopgd, *iopte = NULL;

	iopgd = iopgd_offset(obj, da);
	if (!*iopgd)
		goto out;

711
	if (iopgd_is_table(*iopgd))
712 713 714 715 716 717
		iopte = iopte_offset(iopgd, da);
out:
	*ppgd = iopgd;
	*ppte = iopte;
}

718
static size_t iopgtable_clear_entry_core(struct omap_iommu *obj, u32 da)
719 720 721 722 723 724 725 726
{
	size_t bytes;
	u32 *iopgd = iopgd_offset(obj, da);
	int nent = 1;

	if (!*iopgd)
		return 0;

727
	if (iopgd_is_table(*iopgd)) {
728 729 730 731 732 733 734
		int i;
		u32 *iopte = iopte_offset(iopgd, da);

		bytes = IOPTE_SIZE;
		if (*iopte & IOPTE_LARGE) {
			nent *= 16;
			/* rewind to the 1st entry */
735
			iopte = iopte_offset(iopgd, (da & IOLARGE_MASK));
736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
		}
		bytes *= nent;
		memset(iopte, 0, nent * sizeof(*iopte));
		flush_iopte_range(iopte, iopte + (nent - 1) * sizeof(*iopte));

		/*
		 * do table walk to check if this table is necessary or not
		 */
		iopte = iopte_offset(iopgd, 0);
		for (i = 0; i < PTRS_PER_IOPTE; i++)
			if (iopte[i])
				goto out;

		iopte_free(iopte);
		nent = 1; /* for the next L1 entry */
	} else {
		bytes = IOPGD_SIZE;
753
		if ((*iopgd & IOPGD_SUPER) == IOPGD_SUPER) {
754 755
			nent *= 16;
			/* rewind to the 1st entry */
756
			iopgd = iopgd_offset(obj, (da & IOSUPER_MASK));
757 758 759 760 761 762 763 764 765 766 767 768 769 770
		}
		bytes *= nent;
	}
	memset(iopgd, 0, nent * sizeof(*iopgd));
	flush_iopgd_range(iopgd, iopgd + (nent - 1) * sizeof(*iopgd));
out:
	return bytes;
}

/**
 * iopgtable_clear_entry - Remove an iommu pte entry
 * @obj:	target iommu
 * @da:		iommu device virtual address
 **/
771
static size_t iopgtable_clear_entry(struct omap_iommu *obj, u32 da)
772 773 774 775 776 777 778 779 780 781 782 783 784
{
	size_t bytes;

	spin_lock(&obj->page_table_lock);

	bytes = iopgtable_clear_entry_core(obj, da);
	flush_iotlb_page(obj, da);

	spin_unlock(&obj->page_table_lock);

	return bytes;
}

785
static void iopgtable_clear_entry_all(struct omap_iommu *obj)
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
{
	int i;

	spin_lock(&obj->page_table_lock);

	for (i = 0; i < PTRS_PER_IOPGD; i++) {
		u32 da;
		u32 *iopgd;

		da = i << IOPGD_SHIFT;
		iopgd = iopgd_offset(obj, da);

		if (!*iopgd)
			continue;

801
		if (iopgd_is_table(*iopgd))
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
			iopte_free(iopte_offset(iopgd, 0));

		*iopgd = 0;
		flush_iopgd_range(iopgd, iopgd);
	}

	flush_iotlb_all(obj);

	spin_unlock(&obj->page_table_lock);
}

/*
 *	Device IOMMU generic operations
 */
static irqreturn_t iommu_fault_handler(int irq, void *data)
{
818
	u32 da, errs;
819
	u32 *iopgd, *iopte;
820
	struct omap_iommu *obj = data;
821
	struct iommu_domain *domain = obj->domain;
822 823 824 825

	if (!obj->refcount)
		return IRQ_NONE;

826
	errs = iommu_report_fault(obj, &da);
827 828
	if (errs == 0)
		return IRQ_HANDLED;
829 830

	/* Fault callback or TLB/PTE Dynamic loading */
831
	if (!report_iommu_fault(domain, obj->dev, da, 0))
832 833
		return IRQ_HANDLED;

834 835
	iommu_disable(obj);

836 837
	iopgd = iopgd_offset(obj, da);

838
	if (!iopgd_is_table(*iopgd)) {
839 840
		dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:px%08x\n",
				obj->name, errs, da, iopgd, *iopgd);
841 842 843 844 845
		return IRQ_NONE;
	}

	iopte = iopte_offset(iopgd, da);

846 847
	dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:0x%08x pte:0x%p *pte:0x%08x\n",
			obj->name, errs, da, iopgd, *iopgd, iopte, *iopte);
848 849 850 851 852 853

	return IRQ_NONE;
}

static int device_match_by_alias(struct device *dev, void *data)
{
854
	struct omap_iommu *obj = to_iommu(dev);
855 856 857 858 859 860 861 862
	const char *name = data;

	pr_debug("%s: %s %s\n", __func__, obj->name, name);

	return strcmp(obj->name, name) == 0;
}

/**
863
 * omap_iommu_attach() - attach iommu device to an iommu domain
864
 * @name:	name of target omap iommu device
865
 * @iopgd:	page table
866
 **/
867
static struct omap_iommu *omap_iommu_attach(const char *name, u32 *iopgd)
868
{
869
	int err;
870 871 872 873 874 875 876
	struct device *dev;
	struct omap_iommu *obj;

	dev = driver_find_device(&omap_iommu_driver.driver, NULL,
				(void *)name,
				device_match_by_alias);
	if (!dev)
877
		return ERR_PTR(-ENODEV);
878 879

	obj = to_iommu(dev);
880

881
	spin_lock(&obj->iommu_lock);
882

883 884 885 886 887
	/* an iommu device can only be attached once */
	if (++obj->refcount > 1) {
		dev_err(dev, "%s: already attached!\n", obj->name);
		err = -EBUSY;
		goto err_enable;
888 889
	}

890 891 892 893 894 895 896
	obj->iopgd = iopgd;
	err = iommu_enable(obj);
	if (err)
		goto err_enable;
	flush_iotlb_all(obj);

	spin_unlock(&obj->iommu_lock);
897 898 899 900 901 902

	dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name);
	return obj;

err_enable:
	obj->refcount--;
903
	spin_unlock(&obj->iommu_lock);
904 905 906 907
	return ERR_PTR(err);
}

/**
908
 * omap_iommu_detach - release iommu device
909 910
 * @obj:	target iommu
 **/
911
static void omap_iommu_detach(struct omap_iommu *obj)
912
{
913
	if (!obj || IS_ERR(obj))
914 915
		return;

916
	spin_lock(&obj->iommu_lock);
917 918 919 920

	if (--obj->refcount == 0)
		iommu_disable(obj);

921
	obj->iopgd = NULL;
922

923
	spin_unlock(&obj->iommu_lock);
924

925
	dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name);
926 927
}

928 929 930
/*
 *	OMAP Device MMU(IOMMU) detection
 */
931
static int omap_iommu_probe(struct platform_device *pdev)
932 933 934
{
	int err = -ENODEV;
	int irq;
935
	struct omap_iommu *obj;
936 937
	struct resource *res;
	struct iommu_platform_data *pdata = pdev->dev.platform_data;
938
	struct device_node *of = pdev->dev.of_node;
939

940
	obj = devm_kzalloc(&pdev->dev, sizeof(*obj) + MMU_REG_SIZE, GFP_KERNEL);
941 942 943
	if (!obj)
		return -ENOMEM;

944 945 946 947 948 949 950 951 952
	if (of) {
		obj->name = dev_name(&pdev->dev);
		obj->nr_tlb_entries = 32;
		err = of_property_read_u32(of, "ti,#tlb-entries",
					   &obj->nr_tlb_entries);
		if (err && err != -EINVAL)
			return err;
		if (obj->nr_tlb_entries != 32 && obj->nr_tlb_entries != 8)
			return -EINVAL;
953 954
		if (of_find_property(of, "ti,iommu-bus-err-back", NULL))
			obj->has_bus_err_back = MMU_GP_REG_BUS_ERR_BACK_EN;
955 956 957 958 959
	} else {
		obj->nr_tlb_entries = pdata->nr_tlb_entries;
		obj->name = pdata->name;
	}

960 961 962
	obj->dev = &pdev->dev;
	obj->ctx = (void *)obj + sizeof(*obj);

963
	spin_lock_init(&obj->iommu_lock);
964 965 966
	spin_lock_init(&obj->page_table_lock);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
967 968 969
	obj->regbase = devm_ioremap_resource(obj->dev, res);
	if (IS_ERR(obj->regbase))
		return PTR_ERR(obj->regbase);
970

971
	irq = platform_get_irq(pdev, 0);
972 973 974 975 976
	if (irq < 0)
		return -ENODEV;

	err = devm_request_irq(obj->dev, irq, iommu_fault_handler, IRQF_SHARED,
			       dev_name(obj->dev), obj);
977
	if (err < 0)
978
		return err;
979 980
	platform_set_drvdata(pdev, obj);

981 982 983
	pm_runtime_irq_safe(obj->dev);
	pm_runtime_enable(obj->dev);

984 985 986 987
	dev_info(&pdev->dev, "%s registered\n", obj->name);
	return 0;
}

988
static int omap_iommu_remove(struct platform_device *pdev)
989
{
990
	struct omap_iommu *obj = platform_get_drvdata(pdev);
991 992 993

	iopgtable_clear_entry_all(obj);

994 995
	pm_runtime_disable(obj->dev);

996 997 998 999
	dev_info(&pdev->dev, "%s removed\n", obj->name);
	return 0;
}

1000
static const struct of_device_id omap_iommu_of_match[] = {
1001 1002 1003 1004 1005 1006 1007
	{ .compatible = "ti,omap2-iommu" },
	{ .compatible = "ti,omap4-iommu" },
	{ .compatible = "ti,dra7-iommu"	},
	{},
};
MODULE_DEVICE_TABLE(of, omap_iommu_of_match);

1008 1009
static struct platform_driver omap_iommu_driver = {
	.probe	= omap_iommu_probe,
1010
	.remove	= omap_iommu_remove,
1011 1012
	.driver	= {
		.name	= "omap-iommu",
1013
		.of_match_table = of_match_ptr(omap_iommu_of_match),
1014 1015 1016 1017 1018 1019 1020 1021
	},
};

static void iopte_cachep_ctor(void *iopte)
{
	clean_dcache_area(iopte, IOPTE_TABLE_SIZE);
}

1022
static u32 iotlb_init_entry(struct iotlb_entry *e, u32 da, u32 pa, int pgsz)
1023 1024 1025 1026 1027
{
	memset(e, 0, sizeof(*e));

	e->da		= da;
	e->pa		= pa;
1028
	e->valid	= MMU_CAM_V;
1029
	/* FIXME: add OMAP1 support */
1030 1031 1032 1033
	e->pgsz		= pgsz;
	e->endian	= MMU_RAM_ENDIAN_LITTLE;
	e->elsz		= MMU_RAM_ELSZ_8;
	e->mixed	= 0;
1034 1035 1036 1037

	return iopgsz_to_bytes(e->pgsz);
}

1038
static int omap_iommu_map(struct iommu_domain *domain, unsigned long da,
1039
			 phys_addr_t pa, size_t bytes, int prot)
1040 1041
{
	struct omap_iommu_domain *omap_domain = domain->priv;
1042
	struct omap_iommu *oiommu = omap_domain->iommu_dev;
1043 1044 1045
	struct device *dev = oiommu->dev;
	struct iotlb_entry e;
	int omap_pgsz;
1046
	u32 ret;
1047 1048 1049 1050 1051 1052 1053 1054 1055

	omap_pgsz = bytes_to_iopgsz(bytes);
	if (omap_pgsz < 0) {
		dev_err(dev, "invalid size to map: %d\n", bytes);
		return -EINVAL;
	}

	dev_dbg(dev, "mapping da 0x%lx to pa 0x%x size 0x%x\n", da, pa, bytes);

1056
	iotlb_init_entry(&e, da, pa, omap_pgsz);
1057

1058
	ret = omap_iopgtable_store_entry(oiommu, &e);
1059
	if (ret)
1060
		dev_err(dev, "omap_iopgtable_store_entry failed: %d\n", ret);
1061

1062
	return ret;
1063 1064
}

1065 1066
static size_t omap_iommu_unmap(struct iommu_domain *domain, unsigned long da,
			    size_t size)
1067 1068
{
	struct omap_iommu_domain *omap_domain = domain->priv;
1069
	struct omap_iommu *oiommu = omap_domain->iommu_dev;
1070 1071
	struct device *dev = oiommu->dev;

1072
	dev_dbg(dev, "unmapping da 0x%lx size %u\n", da, size);
1073

1074
	return iopgtable_clear_entry(oiommu, da);
1075 1076 1077 1078 1079 1080
}

static int
omap_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
{
	struct omap_iommu_domain *omap_domain = domain->priv;
1081
	struct omap_iommu *oiommu;
1082
	struct omap_iommu_arch_data *arch_data = dev->archdata.iommu;
1083 1084
	int ret = 0;

1085 1086 1087 1088 1089
	if (!arch_data || !arch_data->name) {
		dev_err(dev, "device doesn't have an associated iommu\n");
		return -EINVAL;
	}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	spin_lock(&omap_domain->lock);

	/* only a single device is supported per domain for now */
	if (omap_domain->iommu_dev) {
		dev_err(dev, "iommu domain is already attached\n");
		ret = -EBUSY;
		goto out;
	}

	/* get a handle to and enable the omap iommu */
1100
	oiommu = omap_iommu_attach(arch_data->name, omap_domain->pgtable);
1101 1102 1103 1104 1105 1106
	if (IS_ERR(oiommu)) {
		ret = PTR_ERR(oiommu);
		dev_err(dev, "can't get omap iommu: %d\n", ret);
		goto out;
	}

1107
	omap_domain->iommu_dev = arch_data->iommu_dev = oiommu;
1108
	omap_domain->dev = dev;
1109
	oiommu->domain = domain;
1110 1111 1112 1113 1114 1115

out:
	spin_unlock(&omap_domain->lock);
	return ret;
}

1116 1117
static void _omap_iommu_detach_dev(struct omap_iommu_domain *omap_domain,
			struct device *dev)
1118
{
1119
	struct omap_iommu *oiommu = dev_to_omap_iommu(dev);
1120
	struct omap_iommu_arch_data *arch_data = dev->archdata.iommu;
1121 1122 1123 1124

	/* only a single device is supported per domain for now */
	if (omap_domain->iommu_dev != oiommu) {
		dev_err(dev, "invalid iommu device\n");
1125
		return;
1126 1127 1128 1129 1130 1131
	}

	iopgtable_clear_entry_all(oiommu);

	omap_iommu_detach(oiommu);

1132
	omap_domain->iommu_dev = arch_data->iommu_dev = NULL;
1133 1134
	omap_domain->dev = NULL;
}
1135

1136 1137 1138 1139 1140 1141 1142
static void omap_iommu_detach_dev(struct iommu_domain *domain,
				 struct device *dev)
{
	struct omap_iommu_domain *omap_domain = domain->priv;

	spin_lock(&omap_domain->lock);
	_omap_iommu_detach_dev(omap_domain, dev);
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	spin_unlock(&omap_domain->lock);
}

static int omap_iommu_domain_init(struct iommu_domain *domain)
{
	struct omap_iommu_domain *omap_domain;

	omap_domain = kzalloc(sizeof(*omap_domain), GFP_KERNEL);
	if (!omap_domain) {
		pr_err("kzalloc failed\n");
		goto out;
	}

	omap_domain->pgtable = kzalloc(IOPGD_TABLE_SIZE, GFP_KERNEL);
	if (!omap_domain->pgtable) {
		pr_err("kzalloc failed\n");
		goto fail_nomem;
	}

	/*
	 * should never fail, but please keep this around to ensure
	 * we keep the hardware happy
	 */
	BUG_ON(!IS_ALIGNED((long)omap_domain->pgtable, IOPGD_TABLE_SIZE));

	clean_dcache_area(omap_domain->pgtable, IOPGD_TABLE_SIZE);
	spin_lock_init(&omap_domain->lock);

	domain->priv = omap_domain;

1173 1174 1175 1176
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = (1ULL << 32) - 1;
	domain->geometry.force_aperture = true;

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
	return 0;

fail_nomem:
	kfree(omap_domain);
out:
	return -ENOMEM;
}

static void omap_iommu_domain_destroy(struct iommu_domain *domain)
{
	struct omap_iommu_domain *omap_domain = domain->priv;

	domain->priv = NULL;

1191 1192 1193 1194 1195 1196 1197
	/*
	 * An iommu device is still attached
	 * (currently, only one device can be attached) ?
	 */
	if (omap_domain->iommu_dev)
		_omap_iommu_detach_dev(omap_domain, omap_domain->dev);

1198 1199 1200 1201 1202
	kfree(omap_domain->pgtable);
	kfree(omap_domain);
}

static phys_addr_t omap_iommu_iova_to_phys(struct iommu_domain *domain,
1203
					  dma_addr_t da)
1204 1205
{
	struct omap_iommu_domain *omap_domain = domain->priv;
1206
	struct omap_iommu *oiommu = omap_domain->iommu_dev;
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	struct device *dev = oiommu->dev;
	u32 *pgd, *pte;
	phys_addr_t ret = 0;

	iopgtable_lookup_entry(oiommu, da, &pgd, &pte);

	if (pte) {
		if (iopte_is_small(*pte))
			ret = omap_iommu_translate(*pte, da, IOPTE_MASK);
		else if (iopte_is_large(*pte))
			ret = omap_iommu_translate(*pte, da, IOLARGE_MASK);
		else
1219 1220
			dev_err(dev, "bogus pte 0x%x, da 0x%llx", *pte,
							(unsigned long long)da);
1221 1222 1223 1224 1225 1226
	} else {
		if (iopgd_is_section(*pgd))
			ret = omap_iommu_translate(*pgd, da, IOSECTION_MASK);
		else if (iopgd_is_super(*pgd))
			ret = omap_iommu_translate(*pgd, da, IOSUPER_MASK);
		else
1227 1228
			dev_err(dev, "bogus pgd 0x%x, da 0x%llx", *pgd,
							(unsigned long long)da);
1229 1230 1231 1232 1233
	}

	return ret;
}

1234 1235 1236 1237
static int omap_iommu_add_device(struct device *dev)
{
	struct omap_iommu_arch_data *arch_data;
	struct device_node *np;
1238
	struct platform_device *pdev;
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252

	/*
	 * Allocate the archdata iommu structure for DT-based devices.
	 *
	 * TODO: Simplify this when removing non-DT support completely from the
	 * IOMMU users.
	 */
	if (!dev->of_node)
		return 0;

	np = of_parse_phandle(dev->of_node, "iommus", 0);
	if (!np)
		return 0;

1253 1254 1255 1256 1257 1258
	pdev = of_find_device_by_node(np);
	if (WARN_ON(!pdev)) {
		of_node_put(np);
		return -EINVAL;
	}

1259 1260 1261 1262 1263 1264
	arch_data = kzalloc(sizeof(*arch_data), GFP_KERNEL);
	if (!arch_data) {
		of_node_put(np);
		return -ENOMEM;
	}

1265
	arch_data->name = kstrdup(dev_name(&pdev->dev), GFP_KERNEL);
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
	dev->archdata.iommu = arch_data;

	of_node_put(np);

	return 0;
}

static void omap_iommu_remove_device(struct device *dev)
{
	struct omap_iommu_arch_data *arch_data = dev->archdata.iommu;

	if (!dev->of_node || !arch_data)
		return;

	kfree(arch_data->name);
	kfree(arch_data);
}

1284
static const struct iommu_ops omap_iommu_ops = {
1285 1286 1287 1288 1289 1290 1291
	.domain_init	= omap_iommu_domain_init,
	.domain_destroy	= omap_iommu_domain_destroy,
	.attach_dev	= omap_iommu_attach_dev,
	.detach_dev	= omap_iommu_detach_dev,
	.map		= omap_iommu_map,
	.unmap		= omap_iommu_unmap,
	.iova_to_phys	= omap_iommu_iova_to_phys,
1292 1293
	.add_device	= omap_iommu_add_device,
	.remove_device	= omap_iommu_remove_device,
1294
	.pgsize_bitmap	= OMAP_IOMMU_PGSIZES,
1295 1296
};

1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
static int __init omap_iommu_init(void)
{
	struct kmem_cache *p;
	const unsigned long flags = SLAB_HWCACHE_ALIGN;
	size_t align = 1 << 10; /* L2 pagetable alignement */

	p = kmem_cache_create("iopte_cache", IOPTE_TABLE_SIZE, align, flags,
			      iopte_cachep_ctor);
	if (!p)
		return -ENOMEM;
	iopte_cachep = p;

1309
	bus_set_iommu(&platform_bus_type, &omap_iommu_ops);
1310

1311 1312
	return platform_driver_register(&omap_iommu_driver);
}
1313 1314
/* must be ready before omap3isp is probed */
subsys_initcall(omap_iommu_init);
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327

static void __exit omap_iommu_exit(void)
{
	kmem_cache_destroy(iopte_cachep);

	platform_driver_unregister(&omap_iommu_driver);
}
module_exit(omap_iommu_exit);

MODULE_DESCRIPTION("omap iommu: tlb and pagetable primitives");
MODULE_ALIAS("platform:omap-iommu");
MODULE_AUTHOR("Hiroshi DOYU, Paul Mundt and Toshihiro Kobayashi");
MODULE_LICENSE("GPL v2");