omap-iommu.c 28.8 KB
Newer Older
1 2 3
/*
 * omap iommu: tlb and pagetable primitives
 *
4
 * Copyright (C) 2008-2010 Nokia Corporation
5 6 7 8 9 10 11 12 13 14 15
 *
 * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>,
 *		Paul Mundt and Toshihiro Kobayashi
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/err.h>
#include <linux/module.h>
16
#include <linux/slab.h>
17 18 19
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/platform_device.h>
20
#include <linux/iommu.h>
21
#include <linux/omap-iommu.h>
22 23
#include <linux/mutex.h>
#include <linux/spinlock.h>
24
#include <linux/io.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_iommu.h>
#include <linux/of_irq.h>
29 30 31

#include <asm/cacheflush.h>

32
#include <linux/platform_data/iommu-omap.h>
33

34
#include "omap-iopgtable.h"
35
#include "omap-iommu.h"
36

37 38 39 40 41
#define for_each_iotlb_cr(obj, n, __i, cr)				\
	for (__i = 0;							\
	     (__i < (n)) && (cr = __iotlb_read_cr((obj), __i), true);	\
	     __i++)

42 43 44
/* bitmap of the page sizes currently supported */
#define OMAP_IOMMU_PGSIZES	(SZ_4K | SZ_64K | SZ_1M | SZ_16M)

45 46 47 48 49
/**
 * struct omap_iommu_domain - omap iommu domain
 * @pgtable:	the page table
 * @iommu_dev:	an omap iommu device attached to this domain. only a single
 *		iommu device can be attached for now.
50
 * @dev:	Device using this domain.
51 52 53 54
 * @lock:	domain lock, should be taken when attaching/detaching
 */
struct omap_iommu_domain {
	u32 *pgtable;
55
	struct omap_iommu *iommu_dev;
56
	struct device *dev;
57 58 59
	spinlock_t lock;
};

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
#define MMU_LOCK_BASE_SHIFT	10
#define MMU_LOCK_BASE_MASK	(0x1f << MMU_LOCK_BASE_SHIFT)
#define MMU_LOCK_BASE(x)	\
	((x & MMU_LOCK_BASE_MASK) >> MMU_LOCK_BASE_SHIFT)

#define MMU_LOCK_VICT_SHIFT	4
#define MMU_LOCK_VICT_MASK	(0x1f << MMU_LOCK_VICT_SHIFT)
#define MMU_LOCK_VICT(x)	\
	((x & MMU_LOCK_VICT_MASK) >> MMU_LOCK_VICT_SHIFT)

struct iotlb_lock {
	short base;
	short vict;
};

75 76 77 78 79 80 81
/* accommodate the difference between omap1 and omap2/3 */
static const struct iommu_functions *arch_iommu;

static struct platform_driver omap_iommu_driver;
static struct kmem_cache *iopte_cachep;

/**
82
 * omap_install_iommu_arch - Install archtecure specific iommu functions
83 84 85 86 87
 * @ops:	a pointer to architecture specific iommu functions
 *
 * There are several kind of iommu algorithm(tlb, pagetable) among
 * omap series. This interface installs such an iommu algorighm.
 **/
88
int omap_install_iommu_arch(const struct iommu_functions *ops)
89 90 91 92 93 94 95
{
	if (arch_iommu)
		return -EBUSY;

	arch_iommu = ops;
	return 0;
}
96
EXPORT_SYMBOL_GPL(omap_install_iommu_arch);
97 98

/**
99
 * omap_uninstall_iommu_arch - Uninstall archtecure specific iommu functions
100 101 102 103
 * @ops:	a pointer to architecture specific iommu functions
 *
 * This interface uninstalls the iommu algorighm installed previously.
 **/
104
void omap_uninstall_iommu_arch(const struct iommu_functions *ops)
105 106 107 108 109 110
{
	if (arch_iommu != ops)
		pr_err("%s: not your arch\n", __func__);

	arch_iommu = NULL;
}
111
EXPORT_SYMBOL_GPL(omap_uninstall_iommu_arch);
112 113

/**
114
 * omap_iommu_save_ctx - Save registers for pm off-mode support
115
 * @dev:	client device
116
 **/
117
void omap_iommu_save_ctx(struct device *dev)
118
{
119 120
	struct omap_iommu *obj = dev_to_omap_iommu(dev);

121 122
	arch_iommu->save_ctx(obj);
}
123
EXPORT_SYMBOL_GPL(omap_iommu_save_ctx);
124 125

/**
126
 * omap_iommu_restore_ctx - Restore registers for pm off-mode support
127
 * @dev:	client device
128
 **/
129
void omap_iommu_restore_ctx(struct device *dev)
130
{
131 132
	struct omap_iommu *obj = dev_to_omap_iommu(dev);

133 134
	arch_iommu->restore_ctx(obj);
}
135
EXPORT_SYMBOL_GPL(omap_iommu_restore_ctx);
136 137

/**
138
 * omap_iommu_arch_version - Return running iommu arch version
139
 **/
140
u32 omap_iommu_arch_version(void)
141 142 143
{
	return arch_iommu->version;
}
144
EXPORT_SYMBOL_GPL(omap_iommu_arch_version);
145

146
static int iommu_enable(struct omap_iommu *obj)
147 148
{
	int err;
149 150
	struct platform_device *pdev = to_platform_device(obj->dev);
	struct iommu_platform_data *pdata = pdev->dev.platform_data;
151

152 153 154
	if (!arch_iommu)
		return -ENODEV;

155
	if (pdata && pdata->deassert_reset) {
156 157 158 159 160 161 162
		err = pdata->deassert_reset(pdev, pdata->reset_name);
		if (err) {
			dev_err(obj->dev, "deassert_reset failed: %d\n", err);
			return err;
		}
	}

163
	pm_runtime_get_sync(obj->dev);
164 165 166 167 168 169

	err = arch_iommu->enable(obj);

	return err;
}

170
static void iommu_disable(struct omap_iommu *obj)
171
{
172 173 174
	struct platform_device *pdev = to_platform_device(obj->dev);
	struct iommu_platform_data *pdata = pdev->dev.platform_data;

175 176
	arch_iommu->disable(obj);

177
	pm_runtime_put_sync(obj->dev);
178

179
	if (pdata && pdata->assert_reset)
180
		pdata->assert_reset(pdev, pdata->reset_name);
181 182 183 184 185
}

/*
 *	TLB operations
 */
186
void omap_iotlb_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e)
187 188 189 190 191
{
	BUG_ON(!cr || !e);

	arch_iommu->cr_to_e(cr, e);
}
192
EXPORT_SYMBOL_GPL(omap_iotlb_cr_to_e);
193 194 195 196 197 198 199 200 201

static inline int iotlb_cr_valid(struct cr_regs *cr)
{
	if (!cr)
		return -EINVAL;

	return arch_iommu->cr_valid(cr);
}

202
static inline struct cr_regs *iotlb_alloc_cr(struct omap_iommu *obj,
203 204 205 206 207 208 209 210
					     struct iotlb_entry *e)
{
	if (!e)
		return NULL;

	return arch_iommu->alloc_cr(obj, e);
}

211
static u32 iotlb_cr_to_virt(struct cr_regs *cr)
212 213 214 215 216 217 218 219 220
{
	return arch_iommu->cr_to_virt(cr);
}

static u32 get_iopte_attr(struct iotlb_entry *e)
{
	return arch_iommu->get_pte_attr(e);
}

221
static u32 iommu_report_fault(struct omap_iommu *obj, u32 *da)
222 223 224 225
{
	return arch_iommu->fault_isr(obj, da);
}

226
static void iotlb_lock_get(struct omap_iommu *obj, struct iotlb_lock *l)
227 228 229 230 231 232 233 234 235 236
{
	u32 val;

	val = iommu_read_reg(obj, MMU_LOCK);

	l->base = MMU_LOCK_BASE(val);
	l->vict = MMU_LOCK_VICT(val);

}

237
static void iotlb_lock_set(struct omap_iommu *obj, struct iotlb_lock *l)
238 239 240 241 242 243 244 245 246
{
	u32 val;

	val = (l->base << MMU_LOCK_BASE_SHIFT);
	val |= (l->vict << MMU_LOCK_VICT_SHIFT);

	iommu_write_reg(obj, val, MMU_LOCK);
}

247
static void iotlb_read_cr(struct omap_iommu *obj, struct cr_regs *cr)
248 249 250 251
{
	arch_iommu->tlb_read_cr(obj, cr);
}

252
static void iotlb_load_cr(struct omap_iommu *obj, struct cr_regs *cr)
253 254 255 256 257 258 259 260 261 262 263 264 265
{
	arch_iommu->tlb_load_cr(obj, cr);

	iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY);
	iommu_write_reg(obj, 1, MMU_LD_TLB);
}

/**
 * iotlb_dump_cr - Dump an iommu tlb entry into buf
 * @obj:	target iommu
 * @cr:		contents of cam and ram register
 * @buf:	output buffer
 **/
266
static inline ssize_t iotlb_dump_cr(struct omap_iommu *obj, struct cr_regs *cr,
267 268 269 270 271 272 273
				    char *buf)
{
	BUG_ON(!cr || !buf);

	return arch_iommu->dump_cr(obj, cr, buf);
}

274
/* only used in iotlb iteration for-loop */
275
static struct cr_regs __iotlb_read_cr(struct omap_iommu *obj, int n)
276 277 278 279 280 281 282 283 284 285 286 287
{
	struct cr_regs cr;
	struct iotlb_lock l;

	iotlb_lock_get(obj, &l);
	l.vict = n;
	iotlb_lock_set(obj, &l);
	iotlb_read_cr(obj, &cr);

	return cr;
}

288 289 290 291 292
/**
 * load_iotlb_entry - Set an iommu tlb entry
 * @obj:	target iommu
 * @e:		an iommu tlb entry info
 **/
293
#ifdef PREFETCH_IOTLB
294
static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
295 296 297 298 299 300 301 302
{
	int err = 0;
	struct iotlb_lock l;
	struct cr_regs *cr;

	if (!obj || !obj->nr_tlb_entries || !e)
		return -EINVAL;

303
	pm_runtime_get_sync(obj->dev);
304

305 306 307
	iotlb_lock_get(obj, &l);
	if (l.base == obj->nr_tlb_entries) {
		dev_warn(obj->dev, "%s: preserve entries full\n", __func__);
308 309 310
		err = -EBUSY;
		goto out;
	}
311
	if (!e->prsvd) {
312 313
		int i;
		struct cr_regs tmp;
314

315
		for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, tmp)
316 317
			if (!iotlb_cr_valid(&tmp))
				break;
318

319 320 321 322 323
		if (i == obj->nr_tlb_entries) {
			dev_dbg(obj->dev, "%s: full: no entry\n", __func__);
			err = -EBUSY;
			goto out;
		}
324 325

		iotlb_lock_get(obj, &l);
326 327 328 329
	} else {
		l.vict = l.base;
		iotlb_lock_set(obj, &l);
	}
330 331 332

	cr = iotlb_alloc_cr(obj, e);
	if (IS_ERR(cr)) {
333
		pm_runtime_put_sync(obj->dev);
334 335 336 337 338 339
		return PTR_ERR(cr);
	}

	iotlb_load_cr(obj, cr);
	kfree(cr);

340 341
	if (e->prsvd)
		l.base++;
342 343
	/* increment victim for next tlb load */
	if (++l.vict == obj->nr_tlb_entries)
344
		l.vict = l.base;
345 346
	iotlb_lock_set(obj, &l);
out:
347
	pm_runtime_put_sync(obj->dev);
348 349 350
	return err;
}

351 352
#else /* !PREFETCH_IOTLB */

353
static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
354 355 356 357 358 359
{
	return 0;
}

#endif /* !PREFETCH_IOTLB */

360
static int prefetch_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
361 362 363
{
	return load_iotlb_entry(obj, e);
}
364 365 366 367 368 369 370 371

/**
 * flush_iotlb_page - Clear an iommu tlb entry
 * @obj:	target iommu
 * @da:		iommu device virtual address
 *
 * Clear an iommu tlb entry which includes 'da' address.
 **/
372
static void flush_iotlb_page(struct omap_iommu *obj, u32 da)
373 374
{
	int i;
375
	struct cr_regs cr;
376

377
	pm_runtime_get_sync(obj->dev);
378

379
	for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, cr) {
380 381 382 383 384 385 386 387 388 389 390 391
		u32 start;
		size_t bytes;

		if (!iotlb_cr_valid(&cr))
			continue;

		start = iotlb_cr_to_virt(&cr);
		bytes = iopgsz_to_bytes(cr.cam & 3);

		if ((start <= da) && (da < start + bytes)) {
			dev_dbg(obj->dev, "%s: %08x<=%08x(%x)\n",
				__func__, start, da, bytes);
392
			iotlb_load_cr(obj, &cr);
393 394 395
			iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY);
		}
	}
396
	pm_runtime_put_sync(obj->dev);
397 398 399 400 401 402 403 404 405

	if (i == obj->nr_tlb_entries)
		dev_dbg(obj->dev, "%s: no page for %08x\n", __func__, da);
}

/**
 * flush_iotlb_all - Clear all iommu tlb entries
 * @obj:	target iommu
 **/
406
static void flush_iotlb_all(struct omap_iommu *obj)
407 408 409
{
	struct iotlb_lock l;

410
	pm_runtime_get_sync(obj->dev);
411 412 413 414 415 416 417

	l.base = 0;
	l.vict = 0;
	iotlb_lock_set(obj, &l);

	iommu_write_reg(obj, 1, MMU_GFLUSH);

418
	pm_runtime_put_sync(obj->dev);
419
}
420

421
#if defined(CONFIG_OMAP_IOMMU_DEBUG) || defined(CONFIG_OMAP_IOMMU_DEBUG_MODULE)
422

423
ssize_t omap_iommu_dump_ctx(struct omap_iommu *obj, char *buf, ssize_t bytes)
424 425 426 427
{
	if (!obj || !buf)
		return -EINVAL;

428
	pm_runtime_get_sync(obj->dev);
429

430
	bytes = arch_iommu->dump_ctx(obj, buf, bytes);
431

432
	pm_runtime_put_sync(obj->dev);
433 434 435

	return bytes;
}
436
EXPORT_SYMBOL_GPL(omap_iommu_dump_ctx);
437

438 439
static int
__dump_tlb_entries(struct omap_iommu *obj, struct cr_regs *crs, int num)
440 441
{
	int i;
442 443
	struct iotlb_lock saved;
	struct cr_regs tmp;
444 445
	struct cr_regs *p = crs;

446
	pm_runtime_get_sync(obj->dev);
447 448
	iotlb_lock_get(obj, &saved);

449
	for_each_iotlb_cr(obj, num, i, tmp) {
450 451 452 453
		if (!iotlb_cr_valid(&tmp))
			continue;
		*p++ = tmp;
	}
454

455
	iotlb_lock_set(obj, &saved);
456
	pm_runtime_put_sync(obj->dev);
457 458 459 460 461

	return  p - crs;
}

/**
462
 * omap_dump_tlb_entries - dump cr arrays to given buffer
463 464 465
 * @obj:	target iommu
 * @buf:	output buffer
 **/
466
size_t omap_dump_tlb_entries(struct omap_iommu *obj, char *buf, ssize_t bytes)
467
{
468
	int i, num;
469 470 471
	struct cr_regs *cr;
	char *p = buf;

472 473 474 475
	num = bytes / sizeof(*cr);
	num = min(obj->nr_tlb_entries, num);

	cr = kcalloc(num, sizeof(*cr), GFP_KERNEL);
476 477 478
	if (!cr)
		return 0;

479 480
	num = __dump_tlb_entries(obj, cr, num);
	for (i = 0; i < num; i++)
481 482 483 484 485
		p += iotlb_dump_cr(obj, cr + i, p);
	kfree(cr);

	return p - buf;
}
486
EXPORT_SYMBOL_GPL(omap_dump_tlb_entries);
487

488
int omap_foreach_iommu_device(void *data, int (*fn)(struct device *, void *))
489 490 491 492
{
	return driver_for_each_device(&omap_iommu_driver.driver,
				      NULL, data, fn);
}
493
EXPORT_SYMBOL_GPL(omap_foreach_iommu_device);
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525

#endif /* CONFIG_OMAP_IOMMU_DEBUG_MODULE */

/*
 *	H/W pagetable operations
 */
static void flush_iopgd_range(u32 *first, u32 *last)
{
	/* FIXME: L2 cache should be taken care of if it exists */
	do {
		asm("mcr	p15, 0, %0, c7, c10, 1 @ flush_pgd"
		    : : "r" (first));
		first += L1_CACHE_BYTES / sizeof(*first);
	} while (first <= last);
}

static void flush_iopte_range(u32 *first, u32 *last)
{
	/* FIXME: L2 cache should be taken care of if it exists */
	do {
		asm("mcr	p15, 0, %0, c7, c10, 1 @ flush_pte"
		    : : "r" (first));
		first += L1_CACHE_BYTES / sizeof(*first);
	} while (first <= last);
}

static void iopte_free(u32 *iopte)
{
	/* Note: freed iopte's must be clean ready for re-use */
	kmem_cache_free(iopte_cachep, iopte);
}

526
static u32 *iopte_alloc(struct omap_iommu *obj, u32 *iopgd, u32 da)
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
{
	u32 *iopte;

	/* a table has already existed */
	if (*iopgd)
		goto pte_ready;

	/*
	 * do the allocation outside the page table lock
	 */
	spin_unlock(&obj->page_table_lock);
	iopte = kmem_cache_zalloc(iopte_cachep, GFP_KERNEL);
	spin_lock(&obj->page_table_lock);

	if (!*iopgd) {
		if (!iopte)
			return ERR_PTR(-ENOMEM);

		*iopgd = virt_to_phys(iopte) | IOPGD_TABLE;
		flush_iopgd_range(iopgd, iopgd);

		dev_vdbg(obj->dev, "%s: a new pte:%p\n", __func__, iopte);
	} else {
		/* We raced, free the reduniovant table */
		iopte_free(iopte);
	}

pte_ready:
	iopte = iopte_offset(iopgd, da);

	dev_vdbg(obj->dev,
		 "%s: da:%08x pgd:%p *pgd:%08x pte:%p *pte:%08x\n",
		 __func__, da, iopgd, *iopgd, iopte, *iopte);

	return iopte;
}

564
static int iopgd_alloc_section(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
565 566 567
{
	u32 *iopgd = iopgd_offset(obj, da);

568 569 570 571 572 573
	if ((da | pa) & ~IOSECTION_MASK) {
		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
			__func__, da, pa, IOSECTION_SIZE);
		return -EINVAL;
	}

574 575 576 577 578
	*iopgd = (pa & IOSECTION_MASK) | prot | IOPGD_SECTION;
	flush_iopgd_range(iopgd, iopgd);
	return 0;
}

579
static int iopgd_alloc_super(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
580 581 582 583
{
	u32 *iopgd = iopgd_offset(obj, da);
	int i;

584 585 586 587 588 589
	if ((da | pa) & ~IOSUPER_MASK) {
		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
			__func__, da, pa, IOSUPER_SIZE);
		return -EINVAL;
	}

590 591 592 593 594 595
	for (i = 0; i < 16; i++)
		*(iopgd + i) = (pa & IOSUPER_MASK) | prot | IOPGD_SUPER;
	flush_iopgd_range(iopgd, iopgd + 15);
	return 0;
}

596
static int iopte_alloc_page(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
{
	u32 *iopgd = iopgd_offset(obj, da);
	u32 *iopte = iopte_alloc(obj, iopgd, da);

	if (IS_ERR(iopte))
		return PTR_ERR(iopte);

	*iopte = (pa & IOPAGE_MASK) | prot | IOPTE_SMALL;
	flush_iopte_range(iopte, iopte);

	dev_vdbg(obj->dev, "%s: da:%08x pa:%08x pte:%p *pte:%08x\n",
		 __func__, da, pa, iopte, *iopte);

	return 0;
}

613
static int iopte_alloc_large(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
614 615 616 617 618
{
	u32 *iopgd = iopgd_offset(obj, da);
	u32 *iopte = iopte_alloc(obj, iopgd, da);
	int i;

619 620 621 622 623 624
	if ((da | pa) & ~IOLARGE_MASK) {
		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
			__func__, da, pa, IOLARGE_SIZE);
		return -EINVAL;
	}

625 626 627 628 629 630 631 632 633
	if (IS_ERR(iopte))
		return PTR_ERR(iopte);

	for (i = 0; i < 16; i++)
		*(iopte + i) = (pa & IOLARGE_MASK) | prot | IOPTE_LARGE;
	flush_iopte_range(iopte, iopte + 15);
	return 0;
}

634 635
static int
iopgtable_store_entry_core(struct omap_iommu *obj, struct iotlb_entry *e)
636
{
637
	int (*fn)(struct omap_iommu *, u32, u32, u32);
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
	u32 prot;
	int err;

	if (!obj || !e)
		return -EINVAL;

	switch (e->pgsz) {
	case MMU_CAM_PGSZ_16M:
		fn = iopgd_alloc_super;
		break;
	case MMU_CAM_PGSZ_1M:
		fn = iopgd_alloc_section;
		break;
	case MMU_CAM_PGSZ_64K:
		fn = iopte_alloc_large;
		break;
	case MMU_CAM_PGSZ_4K:
		fn = iopte_alloc_page;
		break;
	default:
		fn = NULL;
		BUG();
		break;
	}

	prot = get_iopte_attr(e);

	spin_lock(&obj->page_table_lock);
	err = fn(obj, e->da, e->pa, prot);
	spin_unlock(&obj->page_table_lock);

	return err;
}

/**
673
 * omap_iopgtable_store_entry - Make an iommu pte entry
674 675 676
 * @obj:	target iommu
 * @e:		an iommu tlb entry info
 **/
677
int omap_iopgtable_store_entry(struct omap_iommu *obj, struct iotlb_entry *e)
678 679 680 681 682 683
{
	int err;

	flush_iotlb_page(obj, e->da);
	err = iopgtable_store_entry_core(obj, e);
	if (!err)
684
		prefetch_iotlb_entry(obj, e);
685 686
	return err;
}
687
EXPORT_SYMBOL_GPL(omap_iopgtable_store_entry);
688 689 690 691 692 693 694 695

/**
 * iopgtable_lookup_entry - Lookup an iommu pte entry
 * @obj:	target iommu
 * @da:		iommu device virtual address
 * @ppgd:	iommu pgd entry pointer to be returned
 * @ppte:	iommu pte entry pointer to be returned
 **/
696 697
static void
iopgtable_lookup_entry(struct omap_iommu *obj, u32 da, u32 **ppgd, u32 **ppte)
698 699 700 701 702 703 704
{
	u32 *iopgd, *iopte = NULL;

	iopgd = iopgd_offset(obj, da);
	if (!*iopgd)
		goto out;

705
	if (iopgd_is_table(*iopgd))
706 707 708 709 710 711
		iopte = iopte_offset(iopgd, da);
out:
	*ppgd = iopgd;
	*ppte = iopte;
}

712
static size_t iopgtable_clear_entry_core(struct omap_iommu *obj, u32 da)
713 714 715 716 717 718 719 720
{
	size_t bytes;
	u32 *iopgd = iopgd_offset(obj, da);
	int nent = 1;

	if (!*iopgd)
		return 0;

721
	if (iopgd_is_table(*iopgd)) {
722 723 724 725 726 727 728
		int i;
		u32 *iopte = iopte_offset(iopgd, da);

		bytes = IOPTE_SIZE;
		if (*iopte & IOPTE_LARGE) {
			nent *= 16;
			/* rewind to the 1st entry */
729
			iopte = iopte_offset(iopgd, (da & IOLARGE_MASK));
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
		}
		bytes *= nent;
		memset(iopte, 0, nent * sizeof(*iopte));
		flush_iopte_range(iopte, iopte + (nent - 1) * sizeof(*iopte));

		/*
		 * do table walk to check if this table is necessary or not
		 */
		iopte = iopte_offset(iopgd, 0);
		for (i = 0; i < PTRS_PER_IOPTE; i++)
			if (iopte[i])
				goto out;

		iopte_free(iopte);
		nent = 1; /* for the next L1 entry */
	} else {
		bytes = IOPGD_SIZE;
747
		if ((*iopgd & IOPGD_SUPER) == IOPGD_SUPER) {
748 749
			nent *= 16;
			/* rewind to the 1st entry */
750
			iopgd = iopgd_offset(obj, (da & IOSUPER_MASK));
751 752 753 754 755 756 757 758 759 760 761 762 763 764
		}
		bytes *= nent;
	}
	memset(iopgd, 0, nent * sizeof(*iopgd));
	flush_iopgd_range(iopgd, iopgd + (nent - 1) * sizeof(*iopgd));
out:
	return bytes;
}

/**
 * iopgtable_clear_entry - Remove an iommu pte entry
 * @obj:	target iommu
 * @da:		iommu device virtual address
 **/
765
static size_t iopgtable_clear_entry(struct omap_iommu *obj, u32 da)
766 767 768 769 770 771 772 773 774 775 776 777 778
{
	size_t bytes;

	spin_lock(&obj->page_table_lock);

	bytes = iopgtable_clear_entry_core(obj, da);
	flush_iotlb_page(obj, da);

	spin_unlock(&obj->page_table_lock);

	return bytes;
}

779
static void iopgtable_clear_entry_all(struct omap_iommu *obj)
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
{
	int i;

	spin_lock(&obj->page_table_lock);

	for (i = 0; i < PTRS_PER_IOPGD; i++) {
		u32 da;
		u32 *iopgd;

		da = i << IOPGD_SHIFT;
		iopgd = iopgd_offset(obj, da);

		if (!*iopgd)
			continue;

795
		if (iopgd_is_table(*iopgd))
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
			iopte_free(iopte_offset(iopgd, 0));

		*iopgd = 0;
		flush_iopgd_range(iopgd, iopgd);
	}

	flush_iotlb_all(obj);

	spin_unlock(&obj->page_table_lock);
}

/*
 *	Device IOMMU generic operations
 */
static irqreturn_t iommu_fault_handler(int irq, void *data)
{
812
	u32 da, errs;
813
	u32 *iopgd, *iopte;
814
	struct omap_iommu *obj = data;
815
	struct iommu_domain *domain = obj->domain;
816 817 818 819

	if (!obj->refcount)
		return IRQ_NONE;

820
	errs = iommu_report_fault(obj, &da);
821 822
	if (errs == 0)
		return IRQ_HANDLED;
823 824

	/* Fault callback or TLB/PTE Dynamic loading */
825
	if (!report_iommu_fault(domain, obj->dev, da, 0))
826 827
		return IRQ_HANDLED;

828 829
	iommu_disable(obj);

830 831
	iopgd = iopgd_offset(obj, da);

832
	if (!iopgd_is_table(*iopgd)) {
833 834
		dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:px%08x\n",
				obj->name, errs, da, iopgd, *iopgd);
835 836 837 838 839
		return IRQ_NONE;
	}

	iopte = iopte_offset(iopgd, da);

840 841
	dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:0x%08x pte:0x%p *pte:0x%08x\n",
			obj->name, errs, da, iopgd, *iopgd, iopte, *iopte);
842 843 844 845 846 847

	return IRQ_NONE;
}

static int device_match_by_alias(struct device *dev, void *data)
{
848
	struct omap_iommu *obj = to_iommu(dev);
849 850 851 852 853 854 855 856
	const char *name = data;

	pr_debug("%s: %s %s\n", __func__, obj->name, name);

	return strcmp(obj->name, name) == 0;
}

/**
857
 * omap_iommu_attach() - attach iommu device to an iommu domain
858
 * @name:	name of target omap iommu device
859
 * @iopgd:	page table
860
 **/
861
static struct omap_iommu *omap_iommu_attach(const char *name, u32 *iopgd)
862
{
863
	int err;
864 865 866 867 868 869 870
	struct device *dev;
	struct omap_iommu *obj;

	dev = driver_find_device(&omap_iommu_driver.driver, NULL,
				(void *)name,
				device_match_by_alias);
	if (!dev)
871
		return ERR_PTR(-ENODEV);
872 873

	obj = to_iommu(dev);
874

875
	spin_lock(&obj->iommu_lock);
876

877 878 879 880 881
	/* an iommu device can only be attached once */
	if (++obj->refcount > 1) {
		dev_err(dev, "%s: already attached!\n", obj->name);
		err = -EBUSY;
		goto err_enable;
882 883
	}

884 885 886 887 888 889
	obj->iopgd = iopgd;
	err = iommu_enable(obj);
	if (err)
		goto err_enable;
	flush_iotlb_all(obj);

890 891
	if (!try_module_get(obj->owner)) {
		err = -ENODEV;
892
		goto err_module;
893
	}
894

895
	spin_unlock(&obj->iommu_lock);
896 897 898 899 900 901 902 903 904

	dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name);
	return obj;

err_module:
	if (obj->refcount == 1)
		iommu_disable(obj);
err_enable:
	obj->refcount--;
905
	spin_unlock(&obj->iommu_lock);
906 907 908 909
	return ERR_PTR(err);
}

/**
910
 * omap_iommu_detach - release iommu device
911 912
 * @obj:	target iommu
 **/
913
static void omap_iommu_detach(struct omap_iommu *obj)
914
{
915
	if (!obj || IS_ERR(obj))
916 917
		return;

918
	spin_lock(&obj->iommu_lock);
919 920 921 922 923 924

	if (--obj->refcount == 0)
		iommu_disable(obj);

	module_put(obj->owner);

925
	obj->iopgd = NULL;
926

927
	spin_unlock(&obj->iommu_lock);
928

929
	dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name);
930 931
}

932 933 934
/*
 *	OMAP Device MMU(IOMMU) detection
 */
935
static int omap_iommu_probe(struct platform_device *pdev)
936 937 938
{
	int err = -ENODEV;
	int irq;
939
	struct omap_iommu *obj;
940 941
	struct resource *res;
	struct iommu_platform_data *pdata = pdev->dev.platform_data;
942
	struct device_node *of = pdev->dev.of_node;
943

944
	obj = devm_kzalloc(&pdev->dev, sizeof(*obj) + MMU_REG_SIZE, GFP_KERNEL);
945 946 947
	if (!obj)
		return -ENOMEM;

948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
	if (of) {
		obj->name = dev_name(&pdev->dev);
		obj->nr_tlb_entries = 32;
		err = of_property_read_u32(of, "ti,#tlb-entries",
					   &obj->nr_tlb_entries);
		if (err && err != -EINVAL)
			return err;
		if (obj->nr_tlb_entries != 32 && obj->nr_tlb_entries != 8)
			return -EINVAL;
		/*
		 * da_start and da_end are needed for omap-iovmm, so hardcode
		 * these values as used by OMAP3 ISP - the only user for
		 * omap-iovmm
		 */
		obj->da_start = 0;
		obj->da_end = 0xfffff000;
964 965
		if (of_find_property(of, "ti,iommu-bus-err-back", NULL))
			obj->has_bus_err_back = MMU_GP_REG_BUS_ERR_BACK_EN;
966 967 968 969 970 971 972 973 974
	} else {
		obj->nr_tlb_entries = pdata->nr_tlb_entries;
		obj->name = pdata->name;
		obj->da_start = pdata->da_start;
		obj->da_end = pdata->da_end;
	}
	if (obj->da_end <= obj->da_start)
		return -EINVAL;

975 976 977
	obj->dev = &pdev->dev;
	obj->ctx = (void *)obj + sizeof(*obj);

978
	spin_lock_init(&obj->iommu_lock);
979 980 981 982 983
	mutex_init(&obj->mmap_lock);
	spin_lock_init(&obj->page_table_lock);
	INIT_LIST_HEAD(&obj->mmap);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
984 985 986
	obj->regbase = devm_ioremap_resource(obj->dev, res);
	if (IS_ERR(obj->regbase))
		return PTR_ERR(obj->regbase);
987

988
	irq = platform_get_irq(pdev, 0);
989 990 991 992 993
	if (irq < 0)
		return -ENODEV;

	err = devm_request_irq(obj->dev, irq, iommu_fault_handler, IRQF_SHARED,
			       dev_name(obj->dev), obj);
994
	if (err < 0)
995
		return err;
996 997
	platform_set_drvdata(pdev, obj);

998 999 1000
	pm_runtime_irq_safe(obj->dev);
	pm_runtime_enable(obj->dev);

1001 1002 1003 1004
	dev_info(&pdev->dev, "%s registered\n", obj->name);
	return 0;
}

1005
static int omap_iommu_remove(struct platform_device *pdev)
1006
{
1007
	struct omap_iommu *obj = platform_get_drvdata(pdev);
1008 1009 1010

	iopgtable_clear_entry_all(obj);

1011 1012
	pm_runtime_disable(obj->dev);

1013 1014 1015 1016
	dev_info(&pdev->dev, "%s removed\n", obj->name);
	return 0;
}

1017 1018 1019 1020 1021 1022 1023 1024
static struct of_device_id omap_iommu_of_match[] = {
	{ .compatible = "ti,omap2-iommu" },
	{ .compatible = "ti,omap4-iommu" },
	{ .compatible = "ti,dra7-iommu"	},
	{},
};
MODULE_DEVICE_TABLE(of, omap_iommu_of_match);

1025 1026
static struct platform_driver omap_iommu_driver = {
	.probe	= omap_iommu_probe,
1027
	.remove	= omap_iommu_remove,
1028 1029
	.driver	= {
		.name	= "omap-iommu",
1030
		.of_match_table = of_match_ptr(omap_iommu_of_match),
1031 1032 1033 1034 1035 1036 1037 1038
	},
};

static void iopte_cachep_ctor(void *iopte)
{
	clean_dcache_area(iopte, IOPTE_TABLE_SIZE);
}

1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
static u32 iotlb_init_entry(struct iotlb_entry *e, u32 da, u32 pa,
				   u32 flags)
{
	memset(e, 0, sizeof(*e));

	e->da		= da;
	e->pa		= pa;
	e->valid	= 1;
	/* FIXME: add OMAP1 support */
	e->pgsz		= flags & MMU_CAM_PGSZ_MASK;
	e->endian	= flags & MMU_RAM_ENDIAN_MASK;
	e->elsz		= flags & MMU_RAM_ELSZ_MASK;
	e->mixed	= flags & MMU_RAM_MIXED_MASK;

	return iopgsz_to_bytes(e->pgsz);
}

1056
static int omap_iommu_map(struct iommu_domain *domain, unsigned long da,
1057
			 phys_addr_t pa, size_t bytes, int prot)
1058 1059
{
	struct omap_iommu_domain *omap_domain = domain->priv;
1060
	struct omap_iommu *oiommu = omap_domain->iommu_dev;
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	struct device *dev = oiommu->dev;
	struct iotlb_entry e;
	int omap_pgsz;
	u32 ret, flags;

	/* we only support mapping a single iommu page for now */
	omap_pgsz = bytes_to_iopgsz(bytes);
	if (omap_pgsz < 0) {
		dev_err(dev, "invalid size to map: %d\n", bytes);
		return -EINVAL;
	}

	dev_dbg(dev, "mapping da 0x%lx to pa 0x%x size 0x%x\n", da, pa, bytes);

	flags = omap_pgsz | prot;

	iotlb_init_entry(&e, da, pa, flags);

1079
	ret = omap_iopgtable_store_entry(oiommu, &e);
1080
	if (ret)
1081
		dev_err(dev, "omap_iopgtable_store_entry failed: %d\n", ret);
1082

1083
	return ret;
1084 1085
}

1086 1087
static size_t omap_iommu_unmap(struct iommu_domain *domain, unsigned long da,
			    size_t size)
1088 1089
{
	struct omap_iommu_domain *omap_domain = domain->priv;
1090
	struct omap_iommu *oiommu = omap_domain->iommu_dev;
1091 1092
	struct device *dev = oiommu->dev;

1093
	dev_dbg(dev, "unmapping da 0x%lx size %u\n", da, size);
1094

1095
	return iopgtable_clear_entry(oiommu, da);
1096 1097 1098 1099 1100 1101
}

static int
omap_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
{
	struct omap_iommu_domain *omap_domain = domain->priv;
1102
	struct omap_iommu *oiommu;
1103
	struct omap_iommu_arch_data *arch_data = dev->archdata.iommu;
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
	int ret = 0;

	spin_lock(&omap_domain->lock);

	/* only a single device is supported per domain for now */
	if (omap_domain->iommu_dev) {
		dev_err(dev, "iommu domain is already attached\n");
		ret = -EBUSY;
		goto out;
	}

	/* get a handle to and enable the omap iommu */
1116
	oiommu = omap_iommu_attach(arch_data->name, omap_domain->pgtable);
1117 1118 1119 1120 1121 1122
	if (IS_ERR(oiommu)) {
		ret = PTR_ERR(oiommu);
		dev_err(dev, "can't get omap iommu: %d\n", ret);
		goto out;
	}

1123
	omap_domain->iommu_dev = arch_data->iommu_dev = oiommu;
1124
	omap_domain->dev = dev;
1125
	oiommu->domain = domain;
1126 1127 1128 1129 1130 1131

out:
	spin_unlock(&omap_domain->lock);
	return ret;
}

1132 1133
static void _omap_iommu_detach_dev(struct omap_iommu_domain *omap_domain,
			struct device *dev)
1134
{
1135
	struct omap_iommu *oiommu = dev_to_omap_iommu(dev);
1136
	struct omap_iommu_arch_data *arch_data = dev->archdata.iommu;
1137 1138 1139 1140

	/* only a single device is supported per domain for now */
	if (omap_domain->iommu_dev != oiommu) {
		dev_err(dev, "invalid iommu device\n");
1141
		return;
1142 1143 1144 1145 1146 1147
	}

	iopgtable_clear_entry_all(oiommu);

	omap_iommu_detach(oiommu);

1148
	omap_domain->iommu_dev = arch_data->iommu_dev = NULL;
1149 1150
	omap_domain->dev = NULL;
}
1151

1152 1153 1154 1155 1156 1157 1158
static void omap_iommu_detach_dev(struct iommu_domain *domain,
				 struct device *dev)
{
	struct omap_iommu_domain *omap_domain = domain->priv;

	spin_lock(&omap_domain->lock);
	_omap_iommu_detach_dev(omap_domain, dev);
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
	spin_unlock(&omap_domain->lock);
}

static int omap_iommu_domain_init(struct iommu_domain *domain)
{
	struct omap_iommu_domain *omap_domain;

	omap_domain = kzalloc(sizeof(*omap_domain), GFP_KERNEL);
	if (!omap_domain) {
		pr_err("kzalloc failed\n");
		goto out;
	}

	omap_domain->pgtable = kzalloc(IOPGD_TABLE_SIZE, GFP_KERNEL);
	if (!omap_domain->pgtable) {
		pr_err("kzalloc failed\n");
		goto fail_nomem;
	}

	/*
	 * should never fail, but please keep this around to ensure
	 * we keep the hardware happy
	 */
	BUG_ON(!IS_ALIGNED((long)omap_domain->pgtable, IOPGD_TABLE_SIZE));

	clean_dcache_area(omap_domain->pgtable, IOPGD_TABLE_SIZE);
	spin_lock_init(&omap_domain->lock);

	domain->priv = omap_domain;

1189 1190 1191 1192
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = (1ULL << 32) - 1;
	domain->geometry.force_aperture = true;

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	return 0;

fail_nomem:
	kfree(omap_domain);
out:
	return -ENOMEM;
}

static void omap_iommu_domain_destroy(struct iommu_domain *domain)
{
	struct omap_iommu_domain *omap_domain = domain->priv;

	domain->priv = NULL;

1207 1208 1209 1210 1211 1212 1213
	/*
	 * An iommu device is still attached
	 * (currently, only one device can be attached) ?
	 */
	if (omap_domain->iommu_dev)
		_omap_iommu_detach_dev(omap_domain, omap_domain->dev);

1214 1215 1216 1217 1218
	kfree(omap_domain->pgtable);
	kfree(omap_domain);
}

static phys_addr_t omap_iommu_iova_to_phys(struct iommu_domain *domain,
1219
					  dma_addr_t da)
1220 1221
{
	struct omap_iommu_domain *omap_domain = domain->priv;
1222
	struct omap_iommu *oiommu = omap_domain->iommu_dev;
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	struct device *dev = oiommu->dev;
	u32 *pgd, *pte;
	phys_addr_t ret = 0;

	iopgtable_lookup_entry(oiommu, da, &pgd, &pte);

	if (pte) {
		if (iopte_is_small(*pte))
			ret = omap_iommu_translate(*pte, da, IOPTE_MASK);
		else if (iopte_is_large(*pte))
			ret = omap_iommu_translate(*pte, da, IOLARGE_MASK);
		else
1235 1236
			dev_err(dev, "bogus pte 0x%x, da 0x%llx", *pte,
							(unsigned long long)da);
1237 1238 1239 1240 1241 1242
	} else {
		if (iopgd_is_section(*pgd))
			ret = omap_iommu_translate(*pgd, da, IOSECTION_MASK);
		else if (iopgd_is_super(*pgd))
			ret = omap_iommu_translate(*pgd, da, IOSUPER_MASK);
		else
1243 1244
			dev_err(dev, "bogus pgd 0x%x, da 0x%llx", *pgd,
							(unsigned long long)da);
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	}

	return ret;
}

static int omap_iommu_domain_has_cap(struct iommu_domain *domain,
				    unsigned long cap)
{
	return 0;
}

static struct iommu_ops omap_iommu_ops = {
	.domain_init	= omap_iommu_domain_init,
	.domain_destroy	= omap_iommu_domain_destroy,
	.attach_dev	= omap_iommu_attach_dev,
	.detach_dev	= omap_iommu_detach_dev,
	.map		= omap_iommu_map,
	.unmap		= omap_iommu_unmap,
	.iova_to_phys	= omap_iommu_iova_to_phys,
	.domain_has_cap	= omap_iommu_domain_has_cap,
1265
	.pgsize_bitmap	= OMAP_IOMMU_PGSIZES,
1266 1267
};

1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
static int __init omap_iommu_init(void)
{
	struct kmem_cache *p;
	const unsigned long flags = SLAB_HWCACHE_ALIGN;
	size_t align = 1 << 10; /* L2 pagetable alignement */

	p = kmem_cache_create("iopte_cache", IOPTE_TABLE_SIZE, align, flags,
			      iopte_cachep_ctor);
	if (!p)
		return -ENOMEM;
	iopte_cachep = p;

1280
	bus_set_iommu(&platform_bus_type, &omap_iommu_ops);
1281

1282 1283
	return platform_driver_register(&omap_iommu_driver);
}
1284 1285
/* must be ready before omap3isp is probed */
subsys_initcall(omap_iommu_init);
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298

static void __exit omap_iommu_exit(void)
{
	kmem_cache_destroy(iopte_cachep);

	platform_driver_unregister(&omap_iommu_driver);
}
module_exit(omap_iommu_exit);

MODULE_DESCRIPTION("omap iommu: tlb and pagetable primitives");
MODULE_ALIAS("platform:omap-iommu");
MODULE_AUTHOR("Hiroshi DOYU, Paul Mundt and Toshihiro Kobayashi");
MODULE_LICENSE("GPL v2");