i915_gem_context.c 31.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99 100
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
void i915_gem_context_free(struct kref *ctx_ref)
138
{
139
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
140
	int i;
141

142
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
143
	trace_i915_context_free(ctx);
144
	GEM_BUG_ON(!ctx->closed);
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149 150 151 152 153 154
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
155
		if (ce->ring)
156
			intel_ring_free(ce->ring);
157

158
		i915_gem_object_put(ce->state);
159 160
	}

B
Ben Widawsky 已提交
161
	list_del(&ctx->link);
162 163

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
164 165 166
	kfree(ctx);
}

167
struct drm_i915_gem_object *
168 169 170 171 172
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
{
	struct drm_i915_gem_object *obj;
	int ret;

173 174
	lockdep_assert_held(&dev->struct_mutex);

175
	obj = i915_gem_object_create(dev, size);
176 177
	if (IS_ERR(obj))
		return obj;
178 179 180 181 182 183 184 185

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
186 187 188 189 190 191 192
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
193
	 */
194
	if (IS_IVYBRIDGE(dev)) {
195 196 197
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
198
			i915_gem_object_put(obj);
199 200 201 202 203 204 205
			return ERR_PTR(ret);
		}
	}

	return obj;
}

206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
static void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
222
			if (!i915_vma_is_closed(vma))
223 224 225 226 227 228 229 230 231 232 233 234 235 236
				i915_vma_close(vma);
	}
}

static void context_close(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(ctx->closed);
	ctx->closed = true;
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

237 238 239 240 241 242 243 244 245 246 247
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
248
		i915_gem_retire_requests(dev_priv);
249 250 251 252 253 254 255 256 257 258
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

259
static struct i915_gem_context *
260
__create_hw_context(struct drm_device *dev,
261
		    struct drm_i915_file_private *file_priv)
262
{
263
	struct drm_i915_private *dev_priv = to_i915(dev);
264
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
265
	int ret;
266

267
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
268 269
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
270

271 272 273 274 275 276
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

277
	kref_init(&ctx->ref);
278
	list_add_tail(&ctx->link, &dev_priv->context_list);
279
	ctx->i915 = dev_priv;
280

281 282
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

283
	if (dev_priv->hw_context_size) {
284 285 286 287
		struct drm_i915_gem_object *obj =
				i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
288
			goto err_out;
289
		}
290
		ctx->engine[RCS].state = obj;
291
	}
292 293

	/* Default context will never have a file_priv */
294 295
	if (file_priv != NULL) {
		ret = idr_alloc(&file_priv->context_idr, ctx,
296
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
297 298 299
		if (ret < 0)
			goto err_out;
	} else
300
		ret = DEFAULT_CONTEXT_HANDLE;
301 302

	ctx->file_priv = file_priv;
303
	ctx->user_handle = ret;
304 305 306
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
307
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
308

309
	ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
310
	ctx->ring_size = 4 * PAGE_SIZE;
311 312
	ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
			     GEN8_CTX_ADDRESSING_MODE_SHIFT;
313
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
314

315
	return ctx;
316 317

err_out:
318
	context_close(ctx);
319
	return ERR_PTR(ret);
320 321
}

322 323 324 325 326
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
327
static struct i915_gem_context *
328
i915_gem_create_context(struct drm_device *dev,
329
			struct drm_i915_file_private *file_priv)
330
{
331
	struct i915_gem_context *ctx;
332

333
	lockdep_assert_held(&dev->struct_mutex);
334

335
	ctx = __create_hw_context(dev, file_priv);
336
	if (IS_ERR(ctx))
337
		return ctx;
338

339
	if (USES_FULL_PPGTT(dev)) {
340 341
		struct i915_hw_ppgtt *ppgtt =
			i915_ppgtt_create(to_i915(dev), file_priv);
342

343
		if (IS_ERR(ppgtt)) {
344 345
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
346
			idr_remove(&file_priv->context_idr, ctx->user_handle);
347
			context_close(ctx);
348
			return ERR_CAST(ppgtt);
349 350 351 352
		}

		ctx->ppgtt = ppgtt;
	}
353

354 355
	trace_i915_context_create(ctx);

356
	return ctx;
357 358
}

359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

	ctx = i915_gem_create_context(dev, NULL);
	if (IS_ERR(ctx))
		goto out;

	ctx->execlists_force_single_submission = true;
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

393
static void i915_gem_context_unpin(struct i915_gem_context *ctx,
394 395
				   struct intel_engine_cs *engine)
{
396 397 398
	if (i915.enable_execlists) {
		intel_lr_context_unpin(ctx, engine);
	} else {
399 400 401 402 403
		struct intel_context *ce = &ctx->engine[engine->id];

		if (ce->state)
			i915_gem_object_ggtt_unpin(ce->state);

404
		i915_gem_context_put(ctx);
405
	}
406 407
}

408 409
void i915_gem_context_reset(struct drm_device *dev)
{
410
	struct drm_i915_private *dev_priv = to_i915(dev);
411

412 413
	lockdep_assert_held(&dev->struct_mutex);

414
	if (i915.enable_execlists) {
415
		struct i915_gem_context *ctx;
416

417
		list_for_each_entry(ctx, &dev_priv->context_list, link)
418
			intel_lr_context_reset(dev_priv, ctx);
419
	}
420

421
	i915_gem_context_lost(dev_priv);
422 423
}

424
int i915_gem_context_init(struct drm_device *dev)
425
{
426
	struct drm_i915_private *dev_priv = to_i915(dev);
427
	struct i915_gem_context *ctx;
428

429 430
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
431
	if (WARN_ON(dev_priv->kernel_context))
432
		return 0;
433

434 435
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
436 437 438 439 440 441
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

442 443 444 445
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

446 447 448 449
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
450 451 452
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
			round_up(get_context_size(dev_priv), 4096);
453 454 455 456 457
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
458 459
	}

460
	ctx = i915_gem_create_context(dev, NULL);
461 462 463 464
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
465 466
	}

467
	dev_priv->kernel_context = ctx;
468

469 470 471
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
472
	return 0;
473 474
}

475 476 477 478
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;

479
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
480

481
	for_each_engine(engine, dev_priv) {
482 483 484 485
		if (engine->last_context) {
			i915_gem_context_unpin(engine->last_context, engine);
			engine->last_context = NULL;
		}
486 487
	}

488 489
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
490 491 492 493 494 495 496 497 498 499 500 501
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

			for_each_engine(engine, dev_priv)
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

502 503 504 505 506 507 508
		for_each_engine(engine, dev_priv) {
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
509 510
}

511 512
void i915_gem_context_fini(struct drm_device *dev)
{
513
	struct drm_i915_private *dev_priv = to_i915(dev);
514
	struct i915_gem_context *dctx = dev_priv->kernel_context;
515

516 517
	lockdep_assert_held(&dev->struct_mutex);

518
	context_close(dctx);
519
	dev_priv->kernel_context = NULL;
520 521

	ida_destroy(&dev_priv->context_hw_ida);
522 523
}

524 525
static int context_idr_cleanup(int id, void *p, void *data)
{
526
	struct i915_gem_context *ctx = p;
527

528
	context_close(ctx);
529
	return 0;
530 531
}

532 533 534
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
535
	struct i915_gem_context *ctx;
536 537 538

	idr_init(&file_priv->context_idr);

539
	mutex_lock(&dev->struct_mutex);
540
	ctx = i915_gem_create_context(dev, file_priv);
541 542
	mutex_unlock(&dev->struct_mutex);

543
	if (IS_ERR(ctx)) {
544
		idr_destroy(&file_priv->context_idr);
545
		return PTR_ERR(ctx);
546 547
	}

548 549 550
	return 0;
}

551 552
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
553
	struct drm_i915_file_private *file_priv = file->driver_priv;
554

555 556
	lockdep_assert_held(&dev->struct_mutex);

557
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
558 559 560
	idr_destroy(&file_priv->context_idr);
}

561
static inline int
562
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
563
{
564
	struct drm_i915_private *dev_priv = req->i915;
565
	struct intel_ring *ring = req->ring;
566
	struct intel_engine_cs *engine = req->engine;
567
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
568 569
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
570
		i915.semaphores ?
571
		INTEL_INFO(dev_priv)->num_rings - 1 :
572
		0;
573
	int len, ret;
574

575 576 577 578 579
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
580
	if (IS_GEN6(dev_priv)) {
581
		ret = engine->emit_flush(req, EMIT_INVALIDATE);
582 583 584 585
		if (ret)
			return ret;
	}

586
	/* These flags are for resource streamer on HSW+ */
587
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
588
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
589
	else if (INTEL_GEN(dev_priv) < 8)
590 591
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

592 593

	len = 4;
594
	if (INTEL_GEN(dev_priv) >= 7)
595
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
596

597
	ret = intel_ring_begin(req, len);
598 599 600
	if (ret)
		return ret;

601
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
602
	if (INTEL_GEN(dev_priv) >= 7) {
603
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
604 605 606
		if (num_rings) {
			struct intel_engine_cs *signaller;

607
			intel_ring_emit(ring,
608
					MI_LOAD_REGISTER_IMM(num_rings));
609
			for_each_engine(signaller, dev_priv) {
610
				if (signaller == engine)
611 612
					continue;

613
				intel_ring_emit_reg(ring,
614
						    RING_PSMI_CTL(signaller->mmio_base));
615
				intel_ring_emit(ring,
616
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
617 618 619
			}
		}
	}
620

621 622 623
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
	intel_ring_emit(ring,
624
			i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
625
			flags);
626 627 628 629
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
630
	intel_ring_emit(ring, MI_NOOP);
631

632
	if (INTEL_GEN(dev_priv) >= 7) {
633 634
		if (num_rings) {
			struct intel_engine_cs *signaller;
635
			i915_reg_t last_reg = {}; /* keep gcc quiet */
636

637
			intel_ring_emit(ring,
638
					MI_LOAD_REGISTER_IMM(num_rings));
639
			for_each_engine(signaller, dev_priv) {
640
				if (signaller == engine)
641 642
					continue;

643
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
644 645
				intel_ring_emit_reg(ring, last_reg);
				intel_ring_emit(ring,
646
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
647
			}
648 649

			/* Insert a delay before the next switch! */
650
			intel_ring_emit(ring,
651 652
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
653 654 655
			intel_ring_emit_reg(ring, last_reg);
			intel_ring_emit(ring, engine->scratch.gtt_offset);
			intel_ring_emit(ring, MI_NOOP);
656
		}
657
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
658
	}
659

660
	intel_ring_advance(ring);
661 662 663 664

	return ret;
}

C
Chris Wilson 已提交
665
static int remap_l3(struct drm_i915_gem_request *req, int slice)
666
{
667
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
668
	struct intel_ring *ring = req->ring;
669 670
	int i, ret;

671
	if (!remap_info)
672 673
		return 0;

674
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
675 676 677 678 679 680 681 682
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
683
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
684
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
685 686
		intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
		intel_ring_emit(ring, remap_info[i]);
687
	}
688 689
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
690

691
	return 0;
692 693
}

694 695
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
696
				   struct i915_gem_context *to)
697
{
698 699 700
	if (to->remap_slice)
		return false;

701
	if (!to->engine[RCS].initialised)
702 703
		return false;

704
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
705
		return false;
706

707
	return to == engine->last_context;
708 709 710
}

static bool
711 712
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
713
		  struct i915_gem_context *to)
714
{
715
	if (!ppgtt)
716 717
		return false;

718 719 720 721 722
	/* Always load the ppgtt on first use */
	if (!engine->last_context)
		return true;

	/* Same context without new entries, skip */
723
	if (engine->last_context == to &&
724
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
725 726 727
		return false;

	if (engine->id != RCS)
728 729
		return true;

730
	if (INTEL_GEN(engine->i915) < 8)
731 732 733 734 735 736
		return true;

	return false;
}

static bool
737
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
738
		   struct i915_gem_context *to,
739
		   u32 hw_flags)
740
{
741
	if (!ppgtt)
742 743
		return false;

744
	if (!IS_GEN8(to->i915))
745 746
		return false;

B
Ben Widawsky 已提交
747
	if (hw_flags & MI_RESTORE_INHIBIT)
748 749 750 751 752
		return true;

	return false;
}

753
static int do_rcs_switch(struct drm_i915_gem_request *req)
754
{
755
	struct i915_gem_context *to = req->ctx;
756
	struct intel_engine_cs *engine = req->engine;
757
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
758
	struct i915_gem_context *from;
759
	u32 hw_flags;
760
	int ret, i;
761

762
	if (skip_rcs_switch(ppgtt, engine, to))
763 764
		return 0;

765
	/* Trying to pin first makes error handling easier. */
766 767
	ret = i915_gem_object_ggtt_pin(to->engine[RCS].state, NULL, 0,
				       to->ggtt_alignment, 0);
768 769
	if (ret)
		return ret;
770

771 772 773 774
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
775 776
	 *
	 * XXX: Doing so is painfully broken!
777
	 */
778
	from = engine->last_context;
779 780 781

	/*
	 * Clear this page out of any CPU caches for coherent swap-in/out. Note
782 783 784
	 * that thanks to write = false in this call and us not setting any gpu
	 * write domains when putting a context object onto the active list
	 * (when switching away from it), this won't block.
785 786 787
	 *
	 * XXX: We need a real interface to do this instead of trickery.
	 */
788
	ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
789 790
	if (ret)
		goto unpin_out;
791

792
	if (needs_pd_load_pre(ppgtt, engine, to)) {
793 794 795 796 797
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
798
		ret = ppgtt->switch_mm(ppgtt, req);
799 800 801 802
		if (ret)
			goto unpin_out;
	}

803
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
804 805 806 807
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
808
		hw_flags = MI_RESTORE_INHIBIT;
809
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
810 811 812
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
813

814 815
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
816
		if (ret)
817
			goto unpin_out;
818 819
	}

820 821 822 823 824 825
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
826
	if (from != NULL) {
827 828
		struct drm_i915_gem_object *obj = from->engine[RCS].state;

829 830 831 832 833 834 835
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
836 837
		obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
		i915_vma_move_to_active(i915_gem_obj_to_ggtt(obj), req, 0);
838

839
		/* obj is kept alive until the next request by its active ref */
840
		i915_gem_object_ggtt_unpin(obj);
841
		i915_gem_context_put(from);
842
	}
843
	engine->last_context = i915_gem_context_get(to);
844

845 846 847
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
848
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
849
		trace_switch_mm(engine, to);
850
		ret = ppgtt->switch_mm(ppgtt, req);
851 852 853 854 855 856 857 858 859
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

860 861
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
862 863 864 865 866

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
867
		ret = remap_l3(req, i);
868 869 870 871 872 873
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

874
	if (!to->engine[RCS].initialised) {
875 876
		if (engine->init_context) {
			ret = engine->init_context(req);
877
			if (ret)
878
				return ret;
879
		}
880
		to->engine[RCS].initialised = true;
881 882
	}

883
	return 0;
884 885

unpin_out:
886
	i915_gem_object_ggtt_unpin(to->engine[RCS].state);
887
	return ret;
888 889 890 891
}

/**
 * i915_switch_context() - perform a GPU context switch.
892
 * @req: request for which we'll execute the context switch
893 894 895
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
896
 * it will have a refcount > 1. This allows us to destroy the context abstract
897
 * object while letting the normal object tracking destroy the backing BO.
898 899 900 901
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
902
 */
903
int i915_switch_context(struct drm_i915_gem_request *req)
904
{
905
	struct intel_engine_cs *engine = req->engine;
906

907
	lockdep_assert_held(&req->i915->drm.struct_mutex);
908 909
	if (i915.enable_execlists)
		return 0;
910

911
	if (!req->ctx->engine[engine->id].state) {
912
		struct i915_gem_context *to = req->ctx;
913 914
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
915

916
		if (needs_pd_load_pre(ppgtt, engine, to)) {
917 918 919
			int ret;

			trace_switch_mm(engine, to);
920
			ret = ppgtt->switch_mm(ppgtt, req);
921 922 923
			if (ret)
				return ret;

924
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
925 926 927
		}

		if (to != engine->last_context) {
928
			if (engine->last_context)
929 930
				i915_gem_context_put(engine->last_context);
			engine->last_context = i915_gem_context_get(to);
931
		}
932

933
		return 0;
934
	}
935

936
	return do_rcs_switch(req);
937
}
938

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;

	for_each_engine(engine, dev_priv) {
		struct drm_i915_gem_request *req;
		int ret;

		if (engine->last_context == NULL)
			continue;

		if (engine->last_context == dev_priv->kernel_context)
			continue;

		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

957
		ret = i915_switch_context(req);
958 959 960 961 962 963 964 965
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

966
static bool contexts_enabled(struct drm_device *dev)
967
{
968
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
969 970
}

971 972 973 974 975
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
976
	struct i915_gem_context *ctx;
977 978
	int ret;

979
	if (!contexts_enabled(dev))
980 981
		return -ENODEV;

982 983 984
	if (args->pad != 0)
		return -EINVAL;

985 986 987 988
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

989
	ctx = i915_gem_create_context(dev, file_priv);
990
	mutex_unlock(&dev->struct_mutex);
991 992
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
993

994
	args->ctx_id = ctx->user_handle;
995 996
	DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);

997
	return 0;
998 999 1000 1001 1002 1003 1004
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1005
	struct i915_gem_context *ctx;
1006 1007
	int ret;

1008 1009 1010
	if (args->pad != 0)
		return -EINVAL;

1011
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
1012
		return -ENOENT;
1013

1014 1015 1016 1017
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1018
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1019
	if (IS_ERR(ctx)) {
1020
		mutex_unlock(&dev->struct_mutex);
1021
		return PTR_ERR(ctx);
1022 1023
	}

1024
	idr_remove(&file_priv->context_idr, ctx->user_handle);
1025
	context_close(ctx);
1026 1027 1028 1029 1030
	mutex_unlock(&dev->struct_mutex);

	DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
	return 0;
}
1031 1032 1033 1034 1035 1036

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1037
	struct i915_gem_context *ctx;
1038 1039 1040 1041 1042 1043
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1044
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
		args->value = ctx->hang_stats.ban_period_seconds;
		break;
1055 1056 1057
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1058 1059 1060 1061 1062 1063
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1064
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1065
		break;
1066 1067 1068
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
		break;
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1083
	struct i915_gem_context *ctx;
1084 1085 1086 1087 1088 1089
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1090
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
		if (args->size)
			ret = -EINVAL;
		else if (args->value < ctx->hang_stats.ban_period_seconds &&
			 !capable(CAP_SYS_ADMIN))
			ret = -EPERM;
		else
			ctx->hang_stats.ban_period_seconds = args->value;
		break;
1106 1107 1108 1109 1110 1111
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		if (args->size) {
			ret = -EINVAL;
		} else {
			if (args->value)
				ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
			else
				ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1122 1123
		}
		break;
1124 1125 1126 1127 1128 1129 1130 1131
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1132 1133 1134 1135

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1136
	struct drm_i915_private *dev_priv = to_i915(dev);
1137 1138
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1139
	struct i915_gem_context *ctx;
1140 1141 1142 1143 1144 1145 1146 1147
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1148
	ret = i915_mutex_lock_interruptible(dev);
1149 1150 1151
	if (ret)
		return ret;

1152
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}
	hs = &ctx->hang_stats;

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}