cpu.h 12.9 KB
Newer Older
B
bellard 已提交
1 2
/*
 * ARM virtual CPU header
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#ifndef CPU_ARM_H
#define CPU_ARM_H

B
bellard 已提交
23 24
#define TARGET_LONG_BITS 32

25 26
#define ELF_MACHINE	EM_ARM

B
bellard 已提交
27 28
#include "cpu-defs.h"

B
bellard 已提交
29 30
#include "softfloat.h"

B
bellard 已提交
31 32
#define TARGET_HAS_ICE 1

B
bellard 已提交
33 34 35 36
#define EXCP_UDEF            1   /* undefined instruction */
#define EXCP_SWI             2   /* software interrupt */
#define EXCP_PREFETCH_ABORT  3
#define EXCP_DATA_ABORT      4
B
bellard 已提交
37 38
#define EXCP_IRQ             5
#define EXCP_FIQ             6
P
pbrook 已提交
39
#define EXCP_BKPT            7
P
pbrook 已提交
40 41 42 43 44 45 46 47 48 49 50 51
#define EXCP_EXCEPTION_EXIT  8   /* Return from v7M exception.  */

#define ARMV7M_EXCP_RESET   1
#define ARMV7M_EXCP_NMI     2
#define ARMV7M_EXCP_HARD    3
#define ARMV7M_EXCP_MEM     4
#define ARMV7M_EXCP_BUS     5
#define ARMV7M_EXCP_USAGE   6
#define ARMV7M_EXCP_SVC     11
#define ARMV7M_EXCP_DEBUG   12
#define ARMV7M_EXCP_PENDSV  14
#define ARMV7M_EXCP_SYSTICK 15
B
bellard 已提交
52

53 54 55 56 57
typedef void ARMWriteCPFunc(void *opaque, int cp_info,
                            int srcreg, int operand, uint32_t value);
typedef uint32_t ARMReadCPFunc(void *opaque, int cp_info,
                               int dstreg, int operand);

58 59
struct arm_boot_info;

60 61
#define NB_MMU_MODES 2

B
bellard 已提交
62 63 64 65
/* We currently assume float and double are IEEE single and double
   precision respectively.
   Doing runtime conversions is tricky because VFP registers may contain
   integer values (eg. as the result of a FTOSI instruction).
B
bellard 已提交
66 67 68
   s<2n> maps to the least significant half of d<n>
   s<2n+1> maps to the most significant half of d<n>
 */
B
bellard 已提交
69

B
bellard 已提交
70
typedef struct CPUARMState {
B
bellard 已提交
71
    /* Regs for current mode.  */
B
bellard 已提交
72
    uint32_t regs[16];
B
bellard 已提交
73
    /* Frequently accessed CPSR bits are stored separately for efficiently.
P
pbrook 已提交
74
       This contains all the other bits.  Use cpsr_{read,write} to access
B
bellard 已提交
75 76 77 78 79 80 81 82
       the whole CPSR.  */
    uint32_t uncached_cpsr;
    uint32_t spsr;

    /* Banked registers.  */
    uint32_t banked_spsr[6];
    uint32_t banked_r13[6];
    uint32_t banked_r14[6];
83

B
bellard 已提交
84 85 86
    /* These hold r8-r12.  */
    uint32_t usr_regs[5];
    uint32_t fiq_regs[5];
87

B
bellard 已提交
88 89 90
    /* cpsr flag cache for faster execution */
    uint32_t CF; /* 0 or 1 */
    uint32_t VF; /* V is the bit 31. All other bits are undefined */
P
pbrook 已提交
91 92
    uint32_t NF; /* N is bit 31. All other bits are undefined.  */
    uint32_t ZF; /* Z set if zero.  */
B
bellard 已提交
93
    uint32_t QF; /* 0 or 1 */
P
pbrook 已提交
94
    uint32_t GE; /* cpsr[19:16] */
P
pbrook 已提交
95
    uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
P
pbrook 已提交
96
    uint32_t condexec_bits; /* IT bits.  cpsr[15:10,26:25].  */
B
bellard 已提交
97

B
bellard 已提交
98 99
    /* System control coprocessor (cp15) */
    struct {
P
pbrook 已提交
100
        uint32_t c0_cpuid;
101
        uint32_t c0_cachetype;
P
pbrook 已提交
102 103
        uint32_t c0_c1[8]; /* Feature registers.  */
        uint32_t c0_c2[8]; /* Instruction set registers.  */
B
bellard 已提交
104 105
        uint32_t c1_sys; /* System control register.  */
        uint32_t c1_coproc; /* Coprocessor access register.  */
106
        uint32_t c1_xscaleauxcr; /* XScale auxiliary control register.  */
P
pbrook 已提交
107 108 109
        uint32_t c2_base0; /* MMU translation table base 0.  */
        uint32_t c2_base1; /* MMU translation table base 1.  */
        uint32_t c2_mask; /* MMU translation table base mask.  */
P
pbrook 已提交
110 111 112 113
        uint32_t c2_data; /* MPU data cachable bits.  */
        uint32_t c2_insn; /* MPU instruction cachable bits.  */
        uint32_t c3; /* MMU domain access control register
                        MPU write buffer control.  */
B
bellard 已提交
114 115
        uint32_t c5_insn; /* Fault status registers.  */
        uint32_t c5_data;
P
pbrook 已提交
116
        uint32_t c6_region[8]; /* MPU base/size registers.  */
B
bellard 已提交
117 118 119 120 121 122
        uint32_t c6_insn; /* Fault address registers.  */
        uint32_t c6_data;
        uint32_t c9_insn; /* Cache lockdown registers.  */
        uint32_t c9_data;
        uint32_t c13_fcse; /* FCSE PID.  */
        uint32_t c13_context; /* Context ID.  */
P
pbrook 已提交
123 124 125
        uint32_t c13_tls1; /* User RW Thread register.  */
        uint32_t c13_tls2; /* User RO Thread register.  */
        uint32_t c13_tls3; /* Privileged Thread register.  */
126
        uint32_t c15_cpar; /* XScale Coprocessor Access Register */
127 128 129 130
        uint32_t c15_ticonfig; /* TI925T configuration byte.  */
        uint32_t c15_i_max; /* Maximum D-cache dirty line index.  */
        uint32_t c15_i_min; /* Minimum D-cache dirty line index.  */
        uint32_t c15_threadid; /* TI debugger thread-ID.  */
B
bellard 已提交
131
    } cp15;
P
pbrook 已提交
132

P
pbrook 已提交
133 134 135 136 137 138 139 140 141 142 143
    struct {
        uint32_t other_sp;
        uint32_t vecbase;
        uint32_t basepri;
        uint32_t control;
        int current_sp;
        int exception;
        int pending_exception;
        void *nvic;
    } v7m;

144 145 146 147 148 149 150
    /* Coprocessor IO used by peripherals */
    struct {
        ARMReadCPFunc *cp_read;
        ARMWriteCPFunc *cp_write;
        void *opaque;
    } cp[15];

P
pbrook 已提交
151 152 153
    /* Internal CPU feature flags.  */
    uint32_t features;

P
pbrook 已提交
154 155 156 157
    /* Callback for vectored interrupt controller.  */
    int (*get_irq_vector)(struct CPUARMState *);
    void *irq_opaque;

B
bellard 已提交
158 159 160 161 162 163
    /* exception/interrupt handling */
    jmp_buf jmp_env;
    int exception_index;
    int interrupt_request;
    int user_mode_only;

B
bellard 已提交
164 165
    /* VFP coprocessor state.  */
    struct {
P
pbrook 已提交
166
        float64 regs[32];
B
bellard 已提交
167

P
pbrook 已提交
168
        uint32_t xregs[16];
B
bellard 已提交
169 170 171 172
        /* We store these fpcsr fields separately for convenience.  */
        int vec_len;
        int vec_stride;

P
pbrook 已提交
173 174
        /* scratch space when Tn are not sufficient.  */
        uint32_t scratch[8];
175

B
bellard 已提交
176
        float_status fp_status;
B
bellard 已提交
177
    } vfp;
P
pbrook 已提交
178 179 180 181 182
#if defined(CONFIG_USER_ONLY)
    struct mmon_state *mmon_entry;
#else
    uint32_t mmon_addr;
#endif
B
bellard 已提交
183

184 185 186 187 188 189 190 191
    /* iwMMXt coprocessor state.  */
    struct {
        uint64_t regs[16];
        uint64_t val;

        uint32_t cregs[16];
    } iwmmxt;

P
pbrook 已提交
192 193 194 195 196
#if defined(CONFIG_USER_ONLY)
    /* For usermode syscall translation.  */
    int eabi;
#endif

197 198
    CPU_COMMON

199
    /* These fields after the common ones so they are preserved on reset.  */
200
    struct arm_boot_info *boot_info;
B
bellard 已提交
201 202
} CPUARMState;

B
bellard 已提交
203
CPUARMState *cpu_arm_init(const char *cpu_model);
P
pbrook 已提交
204
void arm_translate_init(void);
B
bellard 已提交
205 206
int cpu_arm_exec(CPUARMState *s);
void cpu_arm_close(CPUARMState *s);
B
bellard 已提交
207 208
void do_interrupt(CPUARMState *);
void switch_mode(CPUARMState *, int);
P
pbrook 已提交
209
uint32_t do_arm_semihosting(CPUARMState *env);
B
bellard 已提交
210

B
bellard 已提交
211 212 213
/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
214
int cpu_arm_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
215 216
                           void *puc);

P
pbrook 已提交
217 218 219
void cpu_lock(void);
void cpu_unlock(void);

B
bellard 已提交
220 221 222 223 224 225 226
#define CPSR_M (0x1f)
#define CPSR_T (1 << 5)
#define CPSR_F (1 << 6)
#define CPSR_I (1 << 7)
#define CPSR_A (1 << 8)
#define CPSR_E (1 << 9)
#define CPSR_IT_2_7 (0xfc00)
P
pbrook 已提交
227 228
#define CPSR_GE (0xf << 16)
#define CPSR_RESERVED (0xf << 20)
B
bellard 已提交
229 230 231
#define CPSR_J (1 << 24)
#define CPSR_IT_0_1 (3 << 25)
#define CPSR_Q (1 << 27)
P
pbrook 已提交
232 233 234 235 236 237 238 239 240 241 242 243
#define CPSR_V (1 << 28)
#define CPSR_C (1 << 29)
#define CPSR_Z (1 << 30)
#define CPSR_N (1 << 31)
#define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)

#define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
#define CACHED_CPSR_BITS (CPSR_T | CPSR_GE | CPSR_IT | CPSR_Q | CPSR_NZCV)
/* Bits writable in user mode.  */
#define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
/* Execution state bits.  MRS read as zero, MSR writes ignored.  */
#define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J)
B
bellard 已提交
244 245

/* Return the current CPSR value.  */
246 247 248
uint32_t cpsr_read(CPUARMState *env);
/* Set the CPSR.  Note that some bits of mask must be all-set or all-clear.  */
void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask);
P
pbrook 已提交
249 250 251 252 253

/* Return the current xPSR value.  */
static inline uint32_t xpsr_read(CPUARMState *env)
{
    int ZF;
P
pbrook 已提交
254 255
    ZF = (env->ZF == 0);
    return (env->NF & 0x80000000) | (ZF << 30)
P
pbrook 已提交
256 257 258 259
        | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
        | (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
        | ((env->condexec_bits & 0xfc) << 8)
        | env->v7m.exception;
B
bellard 已提交
260 261
}

P
pbrook 已提交
262 263 264 265
/* Set the xPSR.  Note that some bits of mask must be all-set or all-clear.  */
static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
{
    if (mask & CPSR_NZCV) {
P
pbrook 已提交
266 267
        env->ZF = (~val) & CPSR_Z;
        env->NF = val;
P
pbrook 已提交
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
        env->CF = (val >> 29) & 1;
        env->VF = (val << 3) & 0x80000000;
    }
    if (mask & CPSR_Q)
        env->QF = ((val & CPSR_Q) != 0);
    if (mask & (1 << 24))
        env->thumb = ((val & (1 << 24)) != 0);
    if (mask & CPSR_IT_0_1) {
        env->condexec_bits &= ~3;
        env->condexec_bits |= (val >> 25) & 3;
    }
    if (mask & CPSR_IT_2_7) {
        env->condexec_bits &= 3;
        env->condexec_bits |= (val >> 8) & 0xfc;
    }
    if (mask & 0x1ff) {
        env->v7m.exception = val & 0x1ff;
    }
}

B
bellard 已提交
288 289 290 291 292 293 294 295 296 297
enum arm_cpu_mode {
  ARM_CPU_MODE_USR = 0x10,
  ARM_CPU_MODE_FIQ = 0x11,
  ARM_CPU_MODE_IRQ = 0x12,
  ARM_CPU_MODE_SVC = 0x13,
  ARM_CPU_MODE_ABT = 0x17,
  ARM_CPU_MODE_UND = 0x1b,
  ARM_CPU_MODE_SYS = 0x1f
};

P
pbrook 已提交
298 299 300
/* VFP system registers.  */
#define ARM_VFP_FPSID   0
#define ARM_VFP_FPSCR   1
P
pbrook 已提交
301 302
#define ARM_VFP_MVFR1   6
#define ARM_VFP_MVFR0   7
P
pbrook 已提交
303 304 305 306
#define ARM_VFP_FPEXC   8
#define ARM_VFP_FPINST  9
#define ARM_VFP_FPINST2 10

307 308 309 310 311 312 313 314 315 316
/* iwMMXt coprocessor control registers.  */
#define ARM_IWMMXT_wCID		0
#define ARM_IWMMXT_wCon		1
#define ARM_IWMMXT_wCSSF	2
#define ARM_IWMMXT_wCASF	3
#define ARM_IWMMXT_wCGR0	8
#define ARM_IWMMXT_wCGR1	9
#define ARM_IWMMXT_wCGR2	10
#define ARM_IWMMXT_wCGR3	11

P
pbrook 已提交
317 318
enum arm_features {
    ARM_FEATURE_VFP,
319 320
    ARM_FEATURE_AUXCR,  /* ARM1026 Auxiliary control register.  */
    ARM_FEATURE_XSCALE, /* Intel XScale extensions.  */
P
pbrook 已提交
321
    ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension.  */
P
pbrook 已提交
322 323 324 325
    ARM_FEATURE_V6,
    ARM_FEATURE_V6K,
    ARM_FEATURE_V7,
    ARM_FEATURE_THUMB2,
326
    ARM_FEATURE_MPU,    /* Only has Memory Protection Unit, not full MMU.  */
P
pbrook 已提交
327 328 329 330
    ARM_FEATURE_VFP3,
    ARM_FEATURE_NEON,
    ARM_FEATURE_DIV,
    ARM_FEATURE_M, /* Microcontroller profile.  */
331
    ARM_FEATURE_OMAPCP  /* OMAP specific CP15 ops handling.  */
P
pbrook 已提交
332 333 334 335 336 337 338
};

static inline int arm_feature(CPUARMState *env, int feature)
{
    return (env->features & (1u << feature)) != 0;
}

J
j_mayer 已提交
339
void arm_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
P
pbrook 已提交
340

P
pbrook 已提交
341 342 343 344 345
/* Interface between CPU and Interrupt controller.  */
void armv7m_nvic_set_pending(void *opaque, int irq);
int armv7m_nvic_acknowledge_irq(void *opaque);
void armv7m_nvic_complete_irq(void *opaque, int irq);

346 347 348 349
void cpu_arm_set_cp_io(CPUARMState *env, int cpnum,
                       ARMReadCPFunc *cp_read, ARMWriteCPFunc *cp_write,
                       void *opaque);

P
pbrook 已提交
350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
/* Does the core conform to the the "MicroController" profile. e.g. Cortex-M3.
   Note the M in older cores (eg. ARM7TDMI) stands for Multiply. These are
   conventional cores (ie. Application or Realtime profile).  */

#define IS_M(env) arm_feature(env, ARM_FEATURE_M)
#define ARM_CPUID(env) (env->cp15.c0_cpuid)

#define ARM_CPUID_ARM1026     0x4106a262
#define ARM_CPUID_ARM926      0x41069265
#define ARM_CPUID_ARM946      0x41059461
#define ARM_CPUID_TI915T      0x54029152
#define ARM_CPUID_TI925T      0x54029252
#define ARM_CPUID_PXA250      0x69052100
#define ARM_CPUID_PXA255      0x69052d00
#define ARM_CPUID_PXA260      0x69052903
#define ARM_CPUID_PXA261      0x69052d05
#define ARM_CPUID_PXA262      0x69052d06
#define ARM_CPUID_PXA270      0x69054110
#define ARM_CPUID_PXA270_A0   0x69054110
#define ARM_CPUID_PXA270_A1   0x69054111
#define ARM_CPUID_PXA270_B0   0x69054112
#define ARM_CPUID_PXA270_B1   0x69054113
#define ARM_CPUID_PXA270_C0   0x69054114
#define ARM_CPUID_PXA270_C5   0x69054117
#define ARM_CPUID_ARM1136     0x4117b363
B
balrog 已提交
375
#define ARM_CPUID_ARM1136_R2  0x4107b362
P
pbrook 已提交
376 377 378 379
#define ARM_CPUID_ARM11MPCORE 0x410fb022
#define ARM_CPUID_CORTEXA8    0x410fc080
#define ARM_CPUID_CORTEXM3    0x410fc231
#define ARM_CPUID_ANY         0xffffffff
P
pbrook 已提交
380

B
bellard 已提交
381
#if defined(CONFIG_USER_ONLY)
B
bellard 已提交
382
#define TARGET_PAGE_BITS 12
B
bellard 已提交
383 384 385
#else
/* The ARM MMU allows 1k pages.  */
/* ??? Linux doesn't actually use these, and they're deprecated in recent
B
balrog 已提交
386
   architecture revisions.  Maybe a configure option to disable them.  */
B
bellard 已提交
387 388
#define TARGET_PAGE_BITS 10
#endif
389 390 391 392 393 394

#define CPUState CPUARMState
#define cpu_init cpu_arm_init
#define cpu_exec cpu_arm_exec
#define cpu_gen_code cpu_arm_gen_code
#define cpu_signal_handler cpu_arm_signal_handler
J
j_mayer 已提交
395
#define cpu_list arm_cpu_list
396

P
pbrook 已提交
397 398
#define ARM_CPU_SAVE_VERSION 1

399 400 401 402 403 404 405 406 407
/* MMU modes definitions */
#define MMU_MODE0_SUFFIX _kernel
#define MMU_MODE1_SUFFIX _user
#define MMU_USER_IDX 1
static inline int cpu_mmu_index (CPUState *env)
{
    return (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR ? 1 : 0;
}

B
bellard 已提交
408 409 410
#include "cpu-all.h"

#endif