cpu.h 9.5 KB
Newer Older
B
bellard 已提交
1 2
/*
 * ARM virtual CPU header
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#ifndef CPU_ARM_H
#define CPU_ARM_H

B
bellard 已提交
23 24
#define TARGET_LONG_BITS 32

25 26
#define ELF_MACHINE	EM_ARM

B
bellard 已提交
27 28
#include "cpu-defs.h"

B
bellard 已提交
29 30
#include "softfloat.h"

B
bellard 已提交
31 32
#define TARGET_HAS_ICE 1

B
bellard 已提交
33 34 35 36
#define EXCP_UDEF            1   /* undefined instruction */
#define EXCP_SWI             2   /* software interrupt */
#define EXCP_PREFETCH_ABORT  3
#define EXCP_DATA_ABORT      4
B
bellard 已提交
37 38
#define EXCP_IRQ             5
#define EXCP_FIQ             6
P
pbrook 已提交
39
#define EXCP_BKPT            7
B
bellard 已提交
40

41 42 43 44 45
typedef void ARMWriteCPFunc(void *opaque, int cp_info,
                            int srcreg, int operand, uint32_t value);
typedef uint32_t ARMReadCPFunc(void *opaque, int cp_info,
                               int dstreg, int operand);

B
bellard 已提交
46 47 48 49
/* We currently assume float and double are IEEE single and double
   precision respectively.
   Doing runtime conversions is tricky because VFP registers may contain
   integer values (eg. as the result of a FTOSI instruction).
B
bellard 已提交
50 51 52
   s<2n> maps to the least significant half of d<n>
   s<2n+1> maps to the most significant half of d<n>
 */
B
bellard 已提交
53

B
bellard 已提交
54
typedef struct CPUARMState {
B
bellard 已提交
55
    /* Regs for current mode.  */
B
bellard 已提交
56
    uint32_t regs[16];
B
bellard 已提交
57
    /* Frequently accessed CPSR bits are stored separately for efficiently.
P
pbrook 已提交
58
       This contains all the other bits.  Use cpsr_{read,write} to access
B
bellard 已提交
59 60 61 62 63 64 65 66
       the whole CPSR.  */
    uint32_t uncached_cpsr;
    uint32_t spsr;

    /* Banked registers.  */
    uint32_t banked_spsr[6];
    uint32_t banked_r13[6];
    uint32_t banked_r14[6];
67
   
B
bellard 已提交
68 69 70
    /* These hold r8-r12.  */
    uint32_t usr_regs[5];
    uint32_t fiq_regs[5];
71
   
B
bellard 已提交
72 73 74 75
    /* cpsr flag cache for faster execution */
    uint32_t CF; /* 0 or 1 */
    uint32_t VF; /* V is the bit 31. All other bits are undefined */
    uint32_t NZF; /* N is bit 31. Z is computed from NZF */
B
bellard 已提交
76 77 78
    uint32_t QF; /* 0 or 1 */

    int thumb; /* 0 = arm mode, 1 = thumb mode */
B
bellard 已提交
79

B
bellard 已提交
80 81
    /* System control coprocessor (cp15) */
    struct {
P
pbrook 已提交
82
        uint32_t c0_cpuid;
83
        uint32_t c0_cachetype;
B
bellard 已提交
84 85
        uint32_t c1_sys; /* System control register.  */
        uint32_t c1_coproc; /* Coprocessor access register.  */
86
        uint32_t c1_xscaleauxcr; /* XScale auxiliary control register.  */
P
pbrook 已提交
87 88 89 90 91
        uint32_t c2_base; /* MMU translation table base.  */
        uint32_t c2_data; /* MPU data cachable bits.  */
        uint32_t c2_insn; /* MPU instruction cachable bits.  */
        uint32_t c3; /* MMU domain access control register
                        MPU write buffer control.  */
B
bellard 已提交
92 93
        uint32_t c5_insn; /* Fault status registers.  */
        uint32_t c5_data;
P
pbrook 已提交
94
        uint32_t c6_region[8]; /* MPU base/size registers.  */
B
bellard 已提交
95 96 97 98 99 100
        uint32_t c6_insn; /* Fault address registers.  */
        uint32_t c6_data;
        uint32_t c9_insn; /* Cache lockdown registers.  */
        uint32_t c9_data;
        uint32_t c13_fcse; /* FCSE PID.  */
        uint32_t c13_context; /* Context ID.  */
101
        uint32_t c15_cpar; /* XScale Coprocessor Access Register */
102 103 104 105
        uint32_t c15_ticonfig; /* TI925T configuration byte.  */
        uint32_t c15_i_max; /* Maximum D-cache dirty line index.  */
        uint32_t c15_i_min; /* Minimum D-cache dirty line index.  */
        uint32_t c15_threadid; /* TI debugger thread-ID.  */
B
bellard 已提交
106
    } cp15;
P
pbrook 已提交
107

108 109 110 111 112 113 114
    /* Coprocessor IO used by peripherals */
    struct {
        ARMReadCPFunc *cp_read;
        ARMWriteCPFunc *cp_write;
        void *opaque;
    } cp[15];

P
pbrook 已提交
115 116 117
    /* Internal CPU feature flags.  */
    uint32_t features;

B
bellard 已提交
118 119 120 121 122
    /* exception/interrupt handling */
    jmp_buf jmp_env;
    int exception_index;
    int interrupt_request;
    int user_mode_only;
B
bellard 已提交
123
    int halted;
B
bellard 已提交
124

B
bellard 已提交
125 126
    /* VFP coprocessor state.  */
    struct {
B
bellard 已提交
127
        float64 regs[16];
B
bellard 已提交
128

P
pbrook 已提交
129
        uint32_t xregs[16];
B
bellard 已提交
130 131 132 133 134
        /* We store these fpcsr fields separately for convenience.  */
        int vec_len;
        int vec_stride;

        /* Temporary variables if we don't have spare fp regs.  */
B
bellard 已提交
135 136
        float32 tmp0s, tmp1s;
        float64 tmp0d, tmp1d;
137
       
B
bellard 已提交
138
        float_status fp_status;
B
bellard 已提交
139 140
    } vfp;

141 142 143 144 145 146 147 148
    /* iwMMXt coprocessor state.  */
    struct {
        uint64_t regs[16];
        uint64_t val;

        uint32_t cregs[16];
    } iwmmxt;

P
pbrook 已提交
149 150 151 152 153
#if defined(CONFIG_USER_ONLY)
    /* For usermode syscall translation.  */
    int eabi;
#endif

154 155
    CPU_COMMON

156
    /* These fields after the common ones so they are preserved on reset.  */
157 158 159 160 161
    int ram_size;
    const char *kernel_filename;
    const char *kernel_cmdline;
    const char *initrd_filename;
    int board_id;
162
    target_phys_addr_t loader_start;
B
bellard 已提交
163 164 165 166 167
} CPUARMState;

CPUARMState *cpu_arm_init(void);
int cpu_arm_exec(CPUARMState *s);
void cpu_arm_close(CPUARMState *s);
B
bellard 已提交
168 169 170
void do_interrupt(CPUARMState *);
void switch_mode(CPUARMState *, int);

B
bellard 已提交
171 172 173
/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
174
int cpu_arm_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
175 176
                           void *puc);

B
bellard 已提交
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
#define CPSR_M (0x1f)
#define CPSR_T (1 << 5)
#define CPSR_F (1 << 6)
#define CPSR_I (1 << 7)
#define CPSR_A (1 << 8)
#define CPSR_E (1 << 9)
#define CPSR_IT_2_7 (0xfc00)
/* Bits 20-23 reserved.  */
#define CPSR_J (1 << 24)
#define CPSR_IT_0_1 (3 << 25)
#define CPSR_Q (1 << 27)
#define CPSR_NZCV (0xf << 28)

#define CACHED_CPSR_BITS (CPSR_T | CPSR_Q | CPSR_NZCV)
/* Return the current CPSR value.  */
static inline uint32_t cpsr_read(CPUARMState *env)
{
    int ZF;
    ZF = (env->NZF == 0);
196
    return env->uncached_cpsr | (env->NZF & 0x80000000) | (ZF << 30) |
B
bellard 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
        (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
        | (env->thumb << 5);
}

/* Set the CPSR.  Note that some bits of mask must be all-set or all-clear.  */
static inline void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
{
    /* NOTE: N = 1 and Z = 1 cannot be stored currently */
    if (mask & CPSR_NZCV) {
        env->NZF = (val & 0xc0000000) ^ 0x40000000;
        env->CF = (val >> 29) & 1;
        env->VF = (val << 3) & 0x80000000;
    }
    if (mask & CPSR_Q)
        env->QF = ((val & CPSR_Q) != 0);
    if (mask & CPSR_T)
        env->thumb = ((val & CPSR_T) != 0);

    if ((env->uncached_cpsr ^ val) & mask & CPSR_M) {
        switch_mode(env, val & CPSR_M);
    }
    mask &= ~CACHED_CPSR_BITS;
    env->uncached_cpsr = (env->uncached_cpsr & ~mask) | (val & mask);
}

enum arm_cpu_mode {
  ARM_CPU_MODE_USR = 0x10,
  ARM_CPU_MODE_FIQ = 0x11,
  ARM_CPU_MODE_IRQ = 0x12,
  ARM_CPU_MODE_SVC = 0x13,
  ARM_CPU_MODE_ABT = 0x17,
  ARM_CPU_MODE_UND = 0x1b,
  ARM_CPU_MODE_SYS = 0x1f
};

P
pbrook 已提交
232 233 234 235 236 237 238
/* VFP system registers.  */
#define ARM_VFP_FPSID   0
#define ARM_VFP_FPSCR   1
#define ARM_VFP_FPEXC   8
#define ARM_VFP_FPINST  9
#define ARM_VFP_FPINST2 10

239 240 241 242 243 244 245 246 247 248
/* iwMMXt coprocessor control registers.  */
#define ARM_IWMMXT_wCID		0
#define ARM_IWMMXT_wCon		1
#define ARM_IWMMXT_wCSSF	2
#define ARM_IWMMXT_wCASF	3
#define ARM_IWMMXT_wCGR0	8
#define ARM_IWMMXT_wCGR1	9
#define ARM_IWMMXT_wCGR2	10
#define ARM_IWMMXT_wCGR3	11

P
pbrook 已提交
249 250
enum arm_features {
    ARM_FEATURE_VFP,
251 252
    ARM_FEATURE_AUXCR,  /* ARM1026 Auxiliary control register.  */
    ARM_FEATURE_XSCALE, /* Intel XScale extensions.  */
P
pbrook 已提交
253
    ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension.  */
254 255
    ARM_FEATURE_MPU,    /* Only has Memory Protection Unit, not full MMU.  */
    ARM_FEATURE_OMAPCP  /* OMAP specific CP15 ops handling.  */
P
pbrook 已提交
256 257 258 259 260 261 262
};

static inline int arm_feature(CPUARMState *env, int feature)
{
    return (env->features & (1u << feature)) != 0;
}

P
pbrook 已提交
263
void arm_cpu_list(void);
P
pbrook 已提交
264
void cpu_arm_set_model(CPUARMState *env, const char *name);
P
pbrook 已提交
265

266 267 268 269 270 271
void cpu_arm_set_cp_io(CPUARMState *env, int cpnum,
                       ARMReadCPFunc *cp_read, ARMWriteCPFunc *cp_write,
                       void *opaque);

#define ARM_CPUID_ARM1026   0x4106a262
#define ARM_CPUID_ARM926    0x41069265
P
pbrook 已提交
272
#define ARM_CPUID_ARM946    0x41059461
273 274
#define ARM_CPUID_TI915T    0x54029152
#define ARM_CPUID_TI925T    0x54029252
275 276 277 278 279 280 281 282 283 284 285 286
#define ARM_CPUID_PXA250    0x69052100
#define ARM_CPUID_PXA255    0x69052d00
#define ARM_CPUID_PXA260    0x69052903
#define ARM_CPUID_PXA261    0x69052d05
#define ARM_CPUID_PXA262    0x69052d06
#define ARM_CPUID_PXA270    0x69054110
#define ARM_CPUID_PXA270_A0 0x69054110
#define ARM_CPUID_PXA270_A1 0x69054111
#define ARM_CPUID_PXA270_B0 0x69054112
#define ARM_CPUID_PXA270_B1 0x69054113
#define ARM_CPUID_PXA270_C0 0x69054114
#define ARM_CPUID_PXA270_C5 0x69054117
P
pbrook 已提交
287

B
bellard 已提交
288
#if defined(CONFIG_USER_ONLY)
B
bellard 已提交
289
#define TARGET_PAGE_BITS 12
B
bellard 已提交
290 291 292
#else
/* The ARM MMU allows 1k pages.  */
/* ??? Linux doesn't actually use these, and they're deprecated in recent
B
balrog 已提交
293
   architecture revisions.  Maybe a configure option to disable them.  */
B
bellard 已提交
294 295
#define TARGET_PAGE_BITS 10
#endif
296 297 298 299 300 301 302

#define CPUState CPUARMState
#define cpu_init cpu_arm_init
#define cpu_exec cpu_arm_exec
#define cpu_gen_code cpu_arm_gen_code
#define cpu_signal_handler cpu_arm_signal_handler

B
bellard 已提交
303 304 305
#include "cpu-all.h"

#endif