cpu-exec.c 51.5 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#include "exec.h"
B
log fix  
bellard 已提交
22
#include "disas.h"
23
#include <string.h>
B
bellard 已提交
24

25 26 27 28 29 30 31 32 33 34 35 36 37 38
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>
#endif

39 40
int tb_invalidated_flag;

B
bellard 已提交
41
//#define DEBUG_EXEC
B
bellard 已提交
42
//#define DEBUG_SIGNAL
B
bellard 已提交
43

44 45 46
/* translation settings */
int translation_settings = 0;

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
#define SAVE_GLOBALS()
#define RESTORE_GLOBALS()

#if defined(__sparc__) && !defined(HOST_SOLARIS)
#include <features.h>
#if defined(__GLIBC__) && ((__GLIBC__ < 2) || \
                           ((__GLIBC__ == 2) && (__GLIBC_MINOR__ <= 90)))
// Work around ugly bugs in glibc that mangle global register contents

static volatile void *saved_env;
static volatile unsigned long saved_t0, saved_i7;
#undef SAVE_GLOBALS
#define SAVE_GLOBALS() do {                                     \
        saved_env = env;                                        \
        saved_t0 = T0;                                          \
        asm volatile ("st %%i7, [%0]" : : "r" (&saved_i7));     \
    } while(0)

#undef RESTORE_GLOBALS
#define RESTORE_GLOBALS() do {                                  \
        env = (void *)saved_env;                                \
        T0 = saved_t0;                                          \
        asm volatile ("ld [%0], %%i7" : : "r" (&saved_i7));     \
    } while(0)

static int sparc_setjmp(jmp_buf buf)
{
    int ret;

    SAVE_GLOBALS();
    ret = setjmp(buf);
    RESTORE_GLOBALS();
    return ret;
}
#undef setjmp
#define setjmp(jmp_buf) sparc_setjmp(jmp_buf)

static void sparc_longjmp(jmp_buf buf, int val)
{
    SAVE_GLOBALS();
    longjmp(buf, val);
}
#define longjmp(jmp_buf, val) sparc_longjmp(jmp_buf, val)
#endif
#endif

B
bellard 已提交
93 94
void cpu_loop_exit(void)
{
95 96 97
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
98 99
    longjmp(env->jmp_env, 1);
}
100

P
pbrook 已提交
101
#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
B
bellard 已提交
102 103
#define reg_T2
#endif
B
bellard 已提交
104

105 106 107
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
108
void cpu_resume_from_signal(CPUState *env1, void *puc)
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
{
#if !defined(CONFIG_SOFTMMU)
    struct ucontext *uc = puc;
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    }
#endif
    longjmp(env->jmp_env, 1);
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
CPUTranslationSetting cpu_translation_settings[] = {
    { CPU_SETTING_NO_CACHE, "no-cache",
      "Do not use translation blocks cache (very slow!)" },
    { 0, NULL, NULL },
};

void cpu_set_translation_settings(int translation_flags)
{
    translation_settings = translation_flags;
}

static int cmp1(const char *s1, int n, const char *s2)
{
    if (strlen(s2) != n)
        return 0;
    return memcmp(s1, s2, n) == 0;
}

/* takes a comma separated list of translation settings. Return 0 if error. */
int cpu_str_to_translation_mask(const char *str)
{
    CPUTranslationSetting *setting;
    int mask;
    const char *p, *p1;

    p = str;
    mask = 0;
    for(;;) {
        p1 = strchr(p, ',');
        if (!p1)
            p1 = p + strlen(p);
        if(cmp1(p,p1-p,"all")) {
            for(setting = cpu_translation_settings; setting->mask != 0; setting++) {
                mask |= setting->mask;
            }
        } else {
            for(setting = cpu_translation_settings; setting->mask != 0; setting++) {
                if (cmp1(p, p1 - p, setting->name))
                    goto found;
            }
            return 0;
        }
    found:
        mask |= setting->mask;
        if (*p1 != ',')
            break;
        p = p1 + 1;
    }
    return mask;
}
177 178 179

static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
180
                                      uint64_t flags)
181 182 183 184 185 186
{
    TranslationBlock *tb, **ptb1;
    int code_gen_size;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
    uint8_t *tc_ptr;
187

188 189 190
    spin_lock(&tb_lock);

    tb_invalidated_flag = 0;
191

192
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
193

194 195 196 197
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
198 199 200
    if (translation_settings & CPU_SETTING_NO_CACHE)
        goto not_found;

201 202 203 204 205 206
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
207
        if (tb->pc == pc &&
208
            tb->page_addr[0] == phys_page1 &&
209
            tb->cs_base == cs_base &&
210 211 212
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
213
                virt_page2 = (pc & TARGET_PAGE_MASK) +
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
    /* if no translated code available, then translate it now */
    tb = tb_alloc(pc);
    if (!tb) {
        /* flush must be done */
        tb_flush(env);
        /* cannot fail at this point */
        tb = tb_alloc(pc);
        /* don't forget to invalidate previous TB info */
B
bellard 已提交
233
        tb_invalidated_flag = 1;
234 235 236 237 238
    }
    tc_ptr = code_gen_ptr;
    tb->tc_ptr = tc_ptr;
    tb->cs_base = cs_base;
    tb->flags = flags;
239
    SAVE_GLOBALS();
240
    cpu_gen_code(env, tb, &code_gen_size);
241
    RESTORE_GLOBALS();
242
    code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
243

244 245 246 247 248 249 250
    /* check next page if needed */
    virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
    phys_page2 = -1;
    if ((pc & TARGET_PAGE_MASK) != virt_page2) {
        phys_page2 = get_phys_addr_code(env, virt_page2);
    }
    tb_link_phys(tb, phys_pc, phys_page2);
251

252 253 254 255 256 257 258 259 260 261 262
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    spin_unlock(&tb_lock);
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
263
    uint64_t flags;
264 265 266 267 268 269 270

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
T
ths 已提交
271
    flags |= env->intercept;
272 273 274 275
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
276 277 278
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
279 280
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
P
pbrook 已提交
281
    flags |= (env->condexec_bits << 8);
282 283 284 285
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
bellard 已提交
286 287 288
    // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
289
#else
290 291
    // FPU enable . Supervisor
    flags = (env->psref << 4) | env->psrs;
292 293 294 295
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
296
    flags = env->hflags;
297 298 299
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
300
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
301
    cs_base = 0;
302
    pc = env->PC[env->current_tc];
P
pbrook 已提交
303
#elif defined(TARGET_M68K)
P
pbrook 已提交
304 305 306
    flags = (env->fpcr & M68K_FPCR_PREC)  /* Bit  6 */
            | (env->sr & SR_S)            /* Bit  13 */
            | ((env->macsr >> 4) & 0xf);  /* Bits 0-3 */
P
pbrook 已提交
307 308
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
309
#elif defined(TARGET_SH4)
T
ths 已提交
310 311
    flags = env->flags;
    cs_base = 0;
B
bellard 已提交
312
    pc = env->pc;
J
j_mayer 已提交
313 314 315 316
#elif defined(TARGET_ALPHA)
    flags = env->ps;
    cs_base = 0;
    pc = env->pc;
317 318 319 320
#elif defined(TARGET_CRIS)
    flags = 0;
    cs_base = 0;
    pc = env->pc;
321 322 323
#else
#error unsupported CPU
#endif
324 325 326 327
    if (translation_settings & CPU_SETTING_NO_CACHE)
        tb = NULL;
    else
        tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
328 329 330
    if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                         tb->flags != flags, 0)) {
        tb = tb_find_slow(pc, cs_base, flags);
B
bellard 已提交
331 332 333 334 335 336 337 338
        /* Note: we do it here to avoid a gcc bug on Mac OS X when
           doing it in tb_find_slow */
        if (tb_invalidated_flag) {
            /* as some TB could have been invalidated because
               of memory exceptions while generating the code, we
               must recompute the hash index here */
            T0 = 0;
        }
339 340 341 342
    }
    return tb;
}

P
pbrook 已提交
343
#define BREAK_CHAIN T0 = 0
344

B
bellard 已提交
345 346
/* main execution loop */

B
bellard 已提交
347
int cpu_exec(CPUState *env1)
B
bellard 已提交
348
{
P
pbrook 已提交
349 350 351
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
#if defined(TARGET_SPARC)
B
bellard 已提交
352 353 354
#if defined(reg_REGWPTR)
    uint32_t *saved_regwptr;
#endif
B
bellard 已提交
355
#endif
356
    int ret, interrupt_request;
B
bellard 已提交
357
    void (*gen_func)(void);
358
    TranslationBlock *tb;
B
bellard 已提交
359
    uint8_t *tc_ptr;
360

361 362
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
363

364
    cpu_single_env = env1;
B
bellard 已提交
365

B
bellard 已提交
366
    /* first we save global registers */
P
pbrook 已提交
367 368
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
369
    env = env1;
370
    SAVE_GLOBALS();
B
bellard 已提交
371

B
bellard 已提交
372
    env_to_regs();
373
#if defined(TARGET_I386)
B
bellard 已提交
374
    /* put eflags in CPU temporary format */
B
bellard 已提交
375 376
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
377
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
378
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
379
#elif defined(TARGET_SPARC)
B
bellard 已提交
380 381 382
#if defined(reg_REGWPTR)
    saved_regwptr = REGWPTR;
#endif
P
pbrook 已提交
383 384 385 386
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
387 388 389
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
390
#elif defined(TARGET_MIPS)
B
bellard 已提交
391
#elif defined(TARGET_SH4)
392
#elif defined(TARGET_CRIS)
B
bellard 已提交
393
    /* XXXXX */
B
bellard 已提交
394 395 396
#else
#error unsupported target CPU
#endif
397
    env->exception_index = -1;
398

B
bellard 已提交
399
    /* prepare setjmp context for exception handling */
400 401
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
402
            env->current_tb = NULL;
403 404 405 406 407 408 409 410
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
411
                       which will be handled outside the cpu execution
412
                       loop */
B
bellard 已提交
413
#if defined(TARGET_I386)
414 415 416
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
417
                                      env->exception_next_eip);
B
bellard 已提交
418
#endif
419 420 421
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
422
#if defined(TARGET_I386)
423 424 425
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
426 427 428
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
429
                                 env->exception_next_eip, 0);
430 431
                    /* successfully delivered */
                    env->old_exception = -1;
432 433
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
434 435
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
436
#elif defined(TARGET_SPARC)
B
bellard 已提交
437
                    do_interrupt(env->exception_index);
B
bellard 已提交
438 439
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
440 441
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
442 443
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
444 445
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
446 447
#elif defined(TARGET_M68K)
                    do_interrupt(0);
B
bellard 已提交
448
#endif
449 450
                }
                env->exception_index = -1;
451
            }
B
bellard 已提交
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
475
            }
B
bellard 已提交
476 477
#endif

478 479
            T0 = 0; /* force lookup of first TB */
            for(;;) {
480
                SAVE_GLOBALS();
B
bellard 已提交
481
                interrupt_request = env->interrupt_request;
T
ths 已提交
482 483 484 485 486
                if (__builtin_expect(interrupt_request, 0)
#if defined(TARGET_I386)
			&& env->hflags & HF_GIF_MASK
#endif
				) {
487 488 489 490 491
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
492
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
493
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
494 495 496 497 498 499 500
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
501
#if defined(TARGET_I386)
B
bellard 已提交
502 503
                    if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                        !(env->hflags & HF_SMM_MASK)) {
T
ths 已提交
504
                        svm_check_intercept(SVM_EXIT_SMI);
B
bellard 已提交
505 506
                        env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                        do_smm_enter();
P
pbrook 已提交
507
                        BREAK_CHAIN;
B
bellard 已提交
508
                    } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
509
                        (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
510
                        !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
511
                        int intno;
T
ths 已提交
512
                        svm_check_intercept(SVM_EXIT_INTR);
T
ths 已提交
513
                        env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
514
                        intno = cpu_get_pic_interrupt(env);
515
                        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
516 517
                            fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                        }
B
bellard 已提交
518
                        do_interrupt(intno, 0, 0, 0, 1);
B
bellard 已提交
519 520
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
P
pbrook 已提交
521
                        BREAK_CHAIN;
T
ths 已提交
522 523 524 525 526 527
#if !defined(CONFIG_USER_ONLY)
                    } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                        (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                         int intno;
                         /* FIXME: this should respect TPR */
                         env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
T
ths 已提交
528
                         svm_check_intercept(SVM_EXIT_VINTR);
T
ths 已提交
529 530 531 532
                         intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
                         if (loglevel & CPU_LOG_TB_IN_ASM)
                             fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
	                 do_interrupt(intno, 0, 0, -1, 1);
T
ths 已提交
533 534
                         stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
                                  ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
P
pbrook 已提交
535
                        BREAK_CHAIN;
B
bellard 已提交
536
#endif
B
bellard 已提交
537
                    }
538
#elif defined(TARGET_PPC)
539 540 541 542 543
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
544
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
545 546 547
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
P
pbrook 已提交
548
                        BREAK_CHAIN;
549
                    }
B
bellard 已提交
550 551
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
552
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
553
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
554 555
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
556 557 558 559 560
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
P
pbrook 已提交
561
                        BREAK_CHAIN;
B
bellard 已提交
562
                    }
563
#elif defined(TARGET_SPARC)
B
bellard 已提交
564 565 566 567 568 569 570 571 572 573 574
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
			    do_interrupt(env->interrupt_index);
			    env->interrupt_index = 0;
B
blueswir1 已提交
575 576 577
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
P
pbrook 已提交
578
                        BREAK_CHAIN;
B
bellard 已提交
579
			}
580 581 582
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
583
		    }
B
bellard 已提交
584 585 586 587 588
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
P
pbrook 已提交
589
                        BREAK_CHAIN;
B
bellard 已提交
590
                    }
P
pbrook 已提交
591 592 593 594 595 596 597 598 599
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
600
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
601 602
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
603 604
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
P
pbrook 已提交
605
                        BREAK_CHAIN;
B
bellard 已提交
606
                    }
B
bellard 已提交
607
#elif defined(TARGET_SH4)
608 609 610 611
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
                        BREAK_CHAIN;
                    }
J
j_mayer 已提交
612 613 614
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
P
pbrook 已提交
615
                        BREAK_CHAIN;
J
j_mayer 已提交
616
                    }
617 618 619 620
#elif defined(TARGET_CRIS)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
			env->interrupt_request &= ~CPU_INTERRUPT_HARD;
P
pbrook 已提交
621
                        BREAK_CHAIN;
622
                    }
P
pbrook 已提交
623 624 625 626 627 628 629 630 631 632 633
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
P
pbrook 已提交
634
                        BREAK_CHAIN;
P
pbrook 已提交
635
                    }
B
bellard 已提交
636
#endif
B
bellard 已提交
637 638
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
639
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
640 641 642
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
P
pbrook 已提交
643
                        BREAK_CHAIN;
644
                    }
B
bellard 已提交
645 646 647 648 649
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
650
                }
B
bellard 已提交
651
#ifdef DEBUG_EXEC
B
bellard 已提交
652
                if ((loglevel & CPU_LOG_TB_CPU)) {
653
                    /* restore flags in standard format */
654 655
                    regs_to_env();
#if defined(TARGET_I386)
656
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
657
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
658
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
659
#elif defined(TARGET_ARM)
B
bellard 已提交
660
                    cpu_dump_state(env, logfile, fprintf, 0);
661
#elif defined(TARGET_SPARC)
B
bellard 已提交
662 663 664
		    REGWPTR = env->regbase + (env->cwp * 16);
		    env->regwptr = REGWPTR;
                    cpu_dump_state(env, logfile, fprintf, 0);
665
#elif defined(TARGET_PPC)
B
bellard 已提交
666
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
667 668 669 670 671 672
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
673 674
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
675 676
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
677 678
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
679 680
#elif defined(TARGET_CRIS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
681
#else
682
#error unsupported target CPU
B
bellard 已提交
683
#endif
684
                }
B
bellard 已提交
685
#endif
686
                tb = tb_find_fast();
687
#ifdef DEBUG_EXEC
B
bellard 已提交
688
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
689 690 691
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
692
                }
693
#endif
694
                RESTORE_GLOBALS();
695 696 697
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
698
                {
699
                    if (T0 != 0 &&
700 701 702
#if USE_KQEMU
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
703
                        tb->page_addr[1] == -1) {
704
                    spin_lock(&tb_lock);
B
bellard 已提交
705
                    tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
706 707
                    spin_unlock(&tb_lock);
                }
B
bellard 已提交
708
                }
709
                tc_ptr = tb->tc_ptr;
B
bellard 已提交
710
                env->current_tb = tb;
711 712
                /* execute the generated code */
                gen_func = (void *)tc_ptr;
713
#if defined(__sparc__)
714 715 716
                __asm__ __volatile__("call	%0\n\t"
                                     "mov	%%o7,%%i0"
                                     : /* no outputs */
717
                                     : "r" (gen_func)
B
bellard 已提交
718
                                     : "i0", "i1", "i2", "i3", "i4", "i5",
719
                                       "o0", "o1", "o2", "o3", "o4", "o5",
B
bellard 已提交
720 721
                                       "l0", "l1", "l2", "l3", "l4", "l5",
                                       "l6", "l7");
722
#elif defined(__arm__)
723 724 725 726 727 728
                asm volatile ("mov pc, %0\n\t"
                              ".global exec_loop\n\t"
                              "exec_loop:\n\t"
                              : /* no outputs */
                              : "r" (gen_func)
                              : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
B
bellard 已提交
729 730 731 732 733 734 735 736 737
#elif defined(__ia64)
		struct fptr {
			void *ip;
			void *gp;
		} fp;

		fp.ip = tc_ptr;
		fp.gp = code_gen_buffer + 2 * (1 << 20);
		(*(void (*)(void)) &fp)();
B
bellard 已提交
738
#else
739
                gen_func();
B
bellard 已提交
740
#endif
B
bellard 已提交
741
                env->current_tb = NULL;
B
bellard 已提交
742 743 744
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
745 746
                if (env->hflags & HF_SOFTMMU_MASK) {
                    env->hflags &= ~HF_SOFTMMU_MASK;
B
bellard 已提交
747 748 749
                    /* do not allow linking to another block */
                    T0 = 0;
                }
750 751 752 753 754 755 756
#endif
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
757
#endif
T
ths 已提交
758
            } /* for(;;) */
759
        } else {
B
bellard 已提交
760
            env_to_regs();
B
bellard 已提交
761
        }
762 763
    } /* for(;;) */

B
bellard 已提交
764

B
bellard 已提交
765
#if defined(TARGET_I386)
B
bellard 已提交
766
    /* restore flags in standard format */
B
bellard 已提交
767
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
768
#elif defined(TARGET_ARM)
B
bellard 已提交
769
    /* XXX: Save/restore host fpu exception state?.  */
770
#elif defined(TARGET_SPARC)
B
bellard 已提交
771 772 773
#if defined(reg_REGWPTR)
    REGWPTR = saved_regwptr;
#endif
774
#elif defined(TARGET_PPC)
P
pbrook 已提交
775 776 777 778 779
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
780
#elif defined(TARGET_MIPS)
B
bellard 已提交
781
#elif defined(TARGET_SH4)
J
j_mayer 已提交
782
#elif defined(TARGET_ALPHA)
783
#elif defined(TARGET_CRIS)
B
bellard 已提交
784
    /* XXXXX */
B
bellard 已提交
785 786 787
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
788 789

    /* restore global registers */
790
    RESTORE_GLOBALS();
P
pbrook 已提交
791 792
#include "hostregs_helper.h"

B
bellard 已提交
793
    /* fail safe : never use cpu_single_env outside cpu_exec() */
794
    cpu_single_env = NULL;
B
bellard 已提交
795 796
    return ret;
}
B
bellard 已提交
797

798 799 800 801
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
802 803 804
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
805 806 807
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
808
#endif
809 810
}

B
bellard 已提交
811
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
812

B
bellard 已提交
813 814 815 816 817 818
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
819
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
820
        selector &= 0xffff;
821
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
822
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
823
    } else {
B
bellard 已提交
824
        load_seg(seg_reg, selector);
B
bellard 已提交
825
    }
B
bellard 已提交
826 827
    env = saved_env;
}
B
bellard 已提交
828

829
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
830 831 832 833 834
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
835

836
    helper_fsave(ptr, data32);
837 838 839 840

    env = saved_env;
}

841
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
842 843 844 845 846
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
847

848
    helper_frstor(ptr, data32);
849 850 851 852

    env = saved_env;
}

B
bellard 已提交
853 854
#endif /* TARGET_I386 */

B
bellard 已提交
855 856
#if !defined(CONFIG_SOFTMMU)

857 858
#if defined(TARGET_I386)

859
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
860 861 862
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
863
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
864
                                    int is_write, sigset_t *old_set,
865
                                    void *puc)
B
bellard 已提交
866
{
B
bellard 已提交
867 868
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
869

B
bellard 已提交
870 871
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
872
#if defined(DEBUG_SIGNAL)
873
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
874
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
875
#endif
876
    /* XXX: locking issue */
877
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
878 879
        return 1;
    }
880

881
    /* see if it is an MMU fault */
882
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
883 884 885 886 887
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
888 889
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
890 891
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
892
        cpu_restore_state(tb, env, pc, puc);
893
    }
B
bellard 已提交
894
    if (ret == 1) {
895
#if 0
896
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
897
               env->eip, env->cr[2], env->error_code);
898
#endif
B
bellard 已提交
899 900 901
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
902
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
903 904
    } else {
        /* activate soft MMU for this block */
905
        env->hflags |= HF_SOFTMMU_MASK;
906
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
907
    }
908 909 910 911
    /* never comes here */
    return 1;
}

B
bellard 已提交
912
#elif defined(TARGET_ARM)
913
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
914 915
                                    int is_write, sigset_t *old_set,
                                    void *puc)
916
{
B
bellard 已提交
917 918 919 920 921 922
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
923
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
924 925
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
926
    /* XXX: locking issue */
927
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
928 929
        return 1;
    }
B
bellard 已提交
930
    /* see if it is an MMU fault */
931
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
947
}
948 949
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
950 951
                                    int is_write, sigset_t *old_set,
                                    void *puc)
952
{
B
bellard 已提交
953 954 955 956 957 958
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
959
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
960 961
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
962
    /* XXX: locking issue */
963
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
964 965
        return 1;
    }
B
bellard 已提交
966
    /* see if it is an MMU fault */
967
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
983
}
984 985
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
986 987
                                    int is_write, sigset_t *old_set,
                                    void *puc)
988 989
{
    TranslationBlock *tb;
990
    int ret;
991

992 993 994
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
995
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
996 997 998
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
999
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
1000 1001 1002
        return 1;
    }

1003
    /* see if it is an MMU fault */
1004
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1005 1006 1007 1008 1009
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

1010 1011 1012 1013 1014
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
1015
        cpu_restore_state(tb, env, pc, puc);
1016
    }
1017
    if (ret == 1) {
1018
#if 0
1019
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1020
               env->nip, env->error_code, tb);
1021 1022 1023
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
1024
        sigprocmask(SIG_SETMASK, old_set, NULL);
1025
        do_raise_exception_err(env->exception_index, env->error_code);
1026 1027
    } else {
        /* activate soft MMU for this block */
1028
        cpu_resume_from_signal(env, puc);
1029
    }
1030
    /* never comes here */
P
pbrook 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1045
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
1046 1047 1048 1049 1050 1051 1052
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
1053
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
1070 1071
    return 1;
}
B
bellard 已提交
1072 1073 1074 1075 1076 1077 1078 1079

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1080

B
bellard 已提交
1081 1082 1083
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1084
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1085 1086 1087
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
1088
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
1089 1090 1091 1092
        return 1;
    }

    /* see if it is an MMU fault */
1093
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
1108
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
1109
               env->PC, env->error_code, tb);
B
bellard 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1123 1124 1125 1126 1127 1128 1129
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1130

B
bellard 已提交
1131 1132 1133
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1134
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1135 1136 1137 1138 1139 1140 1141 1142
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1143
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1144 1145 1146 1147 1148 1149
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1150 1151 1152 1153 1154 1155 1156
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1157
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1175

J
j_mayer 已提交
1176 1177 1178
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1179
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1180 1181 1182 1183 1184 1185 1186 1187
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1188
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1189 1190 1191 1192 1193 1194
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1195 1196 1197 1198 1199 1200 1201
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1202
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1203 1204 1205 1206
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1207 1208
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1209 1210 1211
    /* never comes here */
    return 1;
}
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1232
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1257 1258 1259
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1260

B
bellard 已提交
1261 1262
#if defined(__i386__)

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1275
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1276
                       void *puc)
B
bellard 已提交
1277
{
1278
    siginfo_t *info = pinfo;
B
bellard 已提交
1279 1280
    struct ucontext *uc = puc;
    unsigned long pc;
1281
    int trapno;
B
bellard 已提交
1282

1283 1284
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1285 1286 1287
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1288
#endif
1289 1290
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1291 1292 1293 1294
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1295 1296
}

1297 1298
#elif defined(__x86_64__)

1299
int cpu_signal_handler(int host_signum, void *pinfo,
1300 1301
                       void *puc)
{
1302
    siginfo_t *info = pinfo;
1303 1304 1305 1306
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
1307 1308
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1309 1310 1311 1312
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1313
#elif defined(__powerpc__)
B
bellard 已提交
1314

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1364
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1365
                       void *puc)
B
bellard 已提交
1366
{
1367
    siginfo_t *info = pinfo;
1368 1369 1370 1371
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1372
    pc = IAR_sig(uc);
1373 1374 1375
    is_write = 0;
#if 0
    /* ppc 4xx case */
1376
    if (DSISR_sig(uc) & 0x00800000)
1377 1378
        is_write = 1;
#else
1379
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1380 1381
        is_write = 1;
#endif
1382
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1383
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1384 1385
}

B
bellard 已提交
1386 1387
#elif defined(__alpha__)

1388
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1389 1390
                           void *puc)
{
1391
    siginfo_t *info = pinfo;
B
bellard 已提交
1392 1393 1394 1395 1396
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1397
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1413
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1414
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1415
}
1416 1417
#elif defined(__sparc__)

1418
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1419
                       void *puc)
1420
{
1421
    siginfo_t *info = pinfo;
1422 1423 1424 1425 1426
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
    unsigned long pc;
    int is_write;
    uint32_t insn;
1427

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
    /* XXX: is there a standard glibc define ? */
    pc = regs[1];
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1446
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1447
                             is_write, sigmask, NULL);
1448 1449 1450 1451
}

#elif defined(__arm__)

1452
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1453
                       void *puc)
1454
{
1455
    siginfo_t *info = pinfo;
1456 1457 1458
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1459

1460 1461 1462
    pc = uc->uc_mcontext.gregs[R15];
    /* XXX: compute is_write */
    is_write = 0;
1463
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1464
                             is_write,
P
pbrook 已提交
1465
                             &uc->uc_sigmask, puc);
1466 1467
}

B
bellard 已提交
1468 1469
#elif defined(__mc68000)

1470
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1471 1472
                       void *puc)
{
1473
    siginfo_t *info = pinfo;
B
bellard 已提交
1474 1475 1476
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1477

B
bellard 已提交
1478 1479 1480
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1481
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1482
                             is_write,
1483
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1484 1485
}

B
bellard 已提交
1486 1487 1488 1489 1490 1491 1492
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1493
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1494
{
1495
    siginfo_t *info = pinfo;
B
bellard 已提交
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1507
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1520 1521
#elif defined(__s390__)

1522
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1523 1524
                       void *puc)
{
1525
    siginfo_t *info = pinfo;
B
bellard 已提交
1526 1527 1528
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1529

B
bellard 已提交
1530 1531 1532
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1533
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1534 1535 1536 1537 1538
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1539
int cpu_signal_handler(int host_signum, void *pinfo,
1540 1541
                       void *puc)
{
T
ths 已提交
1542
    siginfo_t *info = pinfo;
1543 1544 1545
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1546

1547 1548
    /* XXX: compute is_write */
    is_write = 0;
1549
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1550
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1551 1552
}

B
bellard 已提交
1553
#else
B
bellard 已提交
1554

1555
#error host CPU specific signal handler needed
B
bellard 已提交
1556

B
bellard 已提交
1557
#endif
B
bellard 已提交
1558 1559

#endif /* !defined(CONFIG_SOFTMMU) */