pci.c 64.7 KB
Newer Older
B
bellard 已提交
1 2 3 4
/*
 * QEMU PCI bus manager
 *
 * Copyright (c) 2004 Fabrice Bellard
5
 *
B
bellard 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
pbrook 已提交
24 25
#include "hw.h"
#include "pci.h"
26
#include "pci_bridge.h"
27
#include "pci_internals.h"
A
aliguori 已提交
28
#include "monitor.h"
P
pbrook 已提交
29
#include "net.h"
30
#include "sysemu.h"
31
#include "loader.h"
32
#include "qemu-objects.h"
B
Blue Swirl 已提交
33
#include "range.h"
B
bellard 已提交
34 35

//#define DEBUG_PCI
36
#ifdef DEBUG_PCI
37
# define PCI_DPRINTF(format, ...)       printf(format, ## __VA_ARGS__)
38 39 40
#else
# define PCI_DPRINTF(format, ...)       do { } while (0)
#endif
B
bellard 已提交
41

42
static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
43
static char *pcibus_get_dev_path(DeviceState *dev);
44
static char *pcibus_get_fw_dev_path(DeviceState *dev);
45
static int pcibus_reset(BusState *qbus);
46

47
struct BusInfo pci_bus_info = {
48 49 50
    .name       = "PCI",
    .size       = sizeof(PCIBus),
    .print_dev  = pcibus_dev_print,
51
    .get_dev_path = pcibus_get_dev_path,
52
    .get_fw_dev_path = pcibus_get_fw_dev_path,
53
    .reset      = pcibus_reset,
G
Gerd Hoffmann 已提交
54
    .props      = (Property[]) {
55
        DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
56
        DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
57
        DEFINE_PROP_UINT32("rombar",  PCIDevice, rom_bar, 1),
58 59
        DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
                        QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
60 61
        DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
                        QEMU_PCI_CAP_SERR_BITNR, true),
62
        DEFINE_PROP_END_OF_LIST()
G
Gerd Hoffmann 已提交
63
    }
64
};
B
bellard 已提交
65

B
bellard 已提交
66
static void pci_update_mappings(PCIDevice *d);
P
pbrook 已提交
67
static void pci_set_irq(void *opaque, int irq_num, int level);
68
static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
69
static void pci_del_option_rom(PCIDevice *pdev);
B
bellard 已提交
70

71 72
static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
73 74 75 76 77 78 79

struct PCIHostBus {
    int domain;
    struct PCIBus *bus;
    QLIST_ENTRY(PCIHostBus) next;
};
static QLIST_HEAD(, PCIHostBus) host_buses;
80

J
Juan Quintela 已提交
81 82 83 84 85 86 87
static const VMStateDescription vmstate_pcibus = {
    .name = "PCIBUS",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_INT32_EQUAL(nirq, PCIBus),
88
        VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
J
Juan Quintela 已提交
89
        VMSTATE_END_OF_LIST()
90
    }
J
Juan Quintela 已提交
91
};
92

93
static int pci_bar(PCIDevice *d, int reg)
94
{
95 96 97 98 99 100 101
    uint8_t type;

    if (reg != PCI_ROM_SLOT)
        return PCI_BASE_ADDRESS_0 + reg * 4;

    type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
    return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
102 103
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
static inline int pci_irq_state(PCIDevice *d, int irq_num)
{
	return (d->irq_state >> irq_num) & 0x1;
}

static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
{
	d->irq_state &= ~(0x1 << irq_num);
	d->irq_state |= level << irq_num;
}

static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
{
    PCIBus *bus;
    for (;;) {
        bus = pci_dev->bus;
        irq_num = bus->map_irq(pci_dev, irq_num);
        if (bus->set_irq)
            break;
        pci_dev = bus->parent_dev;
    }
    bus->irq_count[irq_num] += change;
    bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
}

129 130 131 132 133 134 135
int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
{
    assert(irq_num >= 0);
    assert(irq_num < bus->nirq);
    return !!bus->irq_count[irq_num];
}

136 137 138 139 140 141 142 143 144 145 146
/* Update interrupt status bit in config space on interrupt
 * state change. */
static void pci_update_irq_status(PCIDevice *dev)
{
    if (dev->irq_state) {
        dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
    } else {
        dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
    }
}

I
Isaku Yamahata 已提交
147 148 149 150 151 152 153 154
void pci_device_deassert_intx(PCIDevice *dev)
{
    int i;
    for (i = 0; i < PCI_NUM_PINS; ++i) {
        qemu_set_irq(dev->irq[i], 0);
    }
}

I
Isaku Yamahata 已提交
155 156 157 158 159
/*
 * This function is called on #RST and FLR.
 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
 */
void pci_device_reset(PCIDevice *dev)
160
{
161
    int r;
162 163 164 165 166
    /* TODO: call the below unconditionally once all pci devices
     * are qdevified */
    if (dev->qdev.info) {
        qdev_reset_all(&dev->qdev);
    }
167

168
    dev->irq_state = 0;
169
    pci_update_irq_status(dev);
I
Isaku Yamahata 已提交
170
    pci_device_deassert_intx(dev);
I
Isaku Yamahata 已提交
171
    /* Clear all writeable bits */
172
    pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
173 174
                                 pci_get_word(dev->wmask + PCI_COMMAND) |
                                 pci_get_word(dev->w1cmask + PCI_COMMAND));
175 176 177
    pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
                                 pci_get_word(dev->wmask + PCI_STATUS) |
                                 pci_get_word(dev->w1cmask + PCI_STATUS));
178 179 180
    dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
    dev->config[PCI_INTERRUPT_LINE] = 0x0;
    for (r = 0; r < PCI_NUM_REGIONS; ++r) {
I
Isaku Yamahata 已提交
181 182
        PCIIORegion *region = &dev->io_regions[r];
        if (!region->size) {
183 184
            continue;
        }
I
Isaku Yamahata 已提交
185 186 187 188 189 190 191

        if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
            region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
            pci_set_quad(dev->config + pci_bar(dev, r), region->type);
        } else {
            pci_set_long(dev->config + pci_bar(dev, r), region->type);
        }
192 193
    }
    pci_update_mappings(dev);
194 195
}

196 197 198 199 200
/*
 * Trigger pci bus reset under a given bus.
 * To be called on RST# assert.
 */
void pci_bus_reset(PCIBus *bus)
G
Gleb Natapov 已提交
201 202 203 204 205 206
{
    int i;

    for (i = 0; i < bus->nirq; i++) {
        bus->irq_count[i] = 0;
    }
207 208 209 210
    for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
        if (bus->devices[i]) {
            pci_device_reset(bus->devices[i]);
        }
G
Gleb Natapov 已提交
211 212 213
    }
}

214 215 216 217 218 219 220 221 222
static int pcibus_reset(BusState *qbus)
{
    pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus));

    /* topology traverse is done by pci_bus_reset().
       Tell qbus/qdev walker not to traverse the tree */
    return 1;
}

223 224 225 226 227 228 229 230 231
static void pci_host_bus_register(int domain, PCIBus *bus)
{
    struct PCIHostBus *host;
    host = qemu_mallocz(sizeof(*host));
    host->domain = domain;
    host->bus = bus;
    QLIST_INSERT_HEAD(&host_buses, host, next);
}

232
PCIBus *pci_find_root_bus(int domain)
233 234 235 236 237 238 239 240 241 242 243 244
{
    struct PCIHostBus *host;

    QLIST_FOREACH(host, &host_buses, next) {
        if (host->domain == domain) {
            return host->bus;
        }
    }

    return NULL;
}

245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
int pci_find_domain(const PCIBus *bus)
{
    PCIDevice *d;
    struct PCIHostBus *host;

    /* obtain root bus */
    while ((d = bus->parent_dev) != NULL) {
        bus = d->bus;
    }

    QLIST_FOREACH(host, &host_buses, next) {
        if (host->bus == bus) {
            return host->domain;
        }
    }

    abort();    /* should not be reached */
    return -1;
}

265
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
I
Isaku Yamahata 已提交
266
                         const char *name, uint8_t devfn_min)
267
{
268
    qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name);
269
    assert(PCI_FUNC(devfn_min) == 0);
P
pbrook 已提交
270
    bus->devfn_min = devfn_min;
271 272 273 274 275

    /* host bridge */
    QLIST_INIT(&bus->child);
    pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */

A
Alex Williamson 已提交
276
    vmstate_register(NULL, -1, &vmstate_pcibus, bus);
277 278
}

I
Isaku Yamahata 已提交
279
PCIBus *pci_bus_new(DeviceState *parent, const char *name, uint8_t devfn_min)
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
{
    PCIBus *bus;

    bus = qemu_mallocz(sizeof(*bus));
    bus->qbus.qdev_allocated = 1;
    pci_bus_new_inplace(bus, parent, name, devfn_min);
    return bus;
}

void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq)
{
    bus->set_irq = set_irq;
    bus->map_irq = map_irq;
    bus->irq_opaque = irq_opaque;
    bus->nirq = nirq;
    bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0]));
}

299
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
G
Gerd Hoffmann 已提交
300 301 302
{
    bus->qbus.allow_hotplug = 1;
    bus->hotplug = hotplug;
303
    bus->hotplug_qdev = qdev;
G
Gerd Hoffmann 已提交
304 305
}

B
Blue Swirl 已提交
306 307 308 309 310
void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base)
{
    bus->mem_base = base;
}

311 312
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
I
Isaku Yamahata 已提交
313
                         void *irq_opaque, uint8_t devfn_min, int nirq)
314 315 316 317 318
{
    PCIBus *bus;

    bus = pci_bus_new(parent, name, devfn_min);
    pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
319 320
    return bus;
}
B
bellard 已提交
321

P
pbrook 已提交
322 323
int pci_bus_num(PCIBus *s)
{
324 325 326
    if (!s->parent_dev)
        return 0;       /* pci host bridge */
    return s->parent_dev->config[PCI_SECONDARY_BUS];
P
pbrook 已提交
327 328
}

J
Juan Quintela 已提交
329
static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
330
{
J
Juan Quintela 已提交
331
    PCIDevice *s = container_of(pv, PCIDevice, config);
I
Isaku Yamahata 已提交
332
    uint8_t *config;
333 334
    int i;

I
Isaku Yamahata 已提交
335 336 337 338 339
    assert(size == pci_config_size(s));
    config = qemu_malloc(size);

    qemu_get_buffer(f, config, size);
    for (i = 0; i < size; ++i) {
340 341
        if ((config[i] ^ s->config[i]) &
            s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
I
Isaku Yamahata 已提交
342
            qemu_free(config);
343
            return -EINVAL;
I
Isaku Yamahata 已提交
344 345 346
        }
    }
    memcpy(s->config, config, size);
347

B
bellard 已提交
348
    pci_update_mappings(s);
349

I
Isaku Yamahata 已提交
350
    qemu_free(config);
351 352 353
    return 0;
}

J
Juan Quintela 已提交
354
/* just put buffer */
355
static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
J
Juan Quintela 已提交
356
{
357
    const uint8_t **v = pv;
I
Isaku Yamahata 已提交
358
    assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
359
    qemu_put_buffer(f, *v, size);
J
Juan Quintela 已提交
360 361 362 363 364 365 366 367
}

static VMStateInfo vmstate_info_pci_config = {
    .name = "pci config",
    .get  = get_pci_config_device,
    .put  = put_pci_config_device,
};

368 369
static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
{
370
    PCIDevice *s = container_of(pv, PCIDevice, irq_state);
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
    uint32_t irq_state[PCI_NUM_PINS];
    int i;
    for (i = 0; i < PCI_NUM_PINS; ++i) {
        irq_state[i] = qemu_get_be32(f);
        if (irq_state[i] != 0x1 && irq_state[i] != 0) {
            fprintf(stderr, "irq state %d: must be 0 or 1.\n",
                    irq_state[i]);
            return -EINVAL;
        }
    }

    for (i = 0; i < PCI_NUM_PINS; ++i) {
        pci_set_irq_state(s, i, irq_state[i]);
    }

    return 0;
}

static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
{
    int i;
392
    PCIDevice *s = container_of(pv, PCIDevice, irq_state);
393 394 395 396 397 398 399 400 401 402 403 404

    for (i = 0; i < PCI_NUM_PINS; ++i) {
        qemu_put_be32(f, pci_irq_state(s, i));
    }
}

static VMStateInfo vmstate_info_pci_irq_state = {
    .name = "pci irq state",
    .get  = get_pci_irq_state,
    .put  = put_pci_irq_state,
};

J
Juan Quintela 已提交
405 406 407 408 409 410 411
const VMStateDescription vmstate_pci_device = {
    .name = "PCIDevice",
    .version_id = 2,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_INT32_LE(version_id, PCIDevice),
I
Isaku Yamahata 已提交
412 413 414
        VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
                                   vmstate_info_pci_config,
                                   PCI_CONFIG_SPACE_SIZE),
415 416 417
        VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
				   vmstate_info_pci_irq_state,
				   PCI_NUM_PINS * sizeof(int32_t)),
I
Isaku Yamahata 已提交
418 419 420 421 422 423 424 425 426 427 428 429 430 431
        VMSTATE_END_OF_LIST()
    }
};

const VMStateDescription vmstate_pcie_device = {
    .name = "PCIDevice",
    .version_id = 2,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_INT32_LE(version_id, PCIDevice),
        VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
                                   vmstate_info_pci_config,
                                   PCIE_CONFIG_SPACE_SIZE),
432 433 434
        VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
				   vmstate_info_pci_irq_state,
				   PCI_NUM_PINS * sizeof(int32_t)),
J
Juan Quintela 已提交
435 436 437 438
        VMSTATE_END_OF_LIST()
    }
};

I
Isaku Yamahata 已提交
439 440 441 442 443
static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
{
    return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
}

J
Juan Quintela 已提交
444 445
void pci_device_save(PCIDevice *s, QEMUFile *f)
{
446 447 448 449 450
    /* Clear interrupt status bit: it is implicit
     * in irq_state which we are saving.
     * This makes us compatible with old devices
     * which never set or clear this bit. */
    s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
I
Isaku Yamahata 已提交
451
    vmstate_save_state(f, pci_get_vmstate(s), s);
452 453
    /* Restore the interrupt status bit. */
    pci_update_irq_status(s);
J
Juan Quintela 已提交
454 455 456 457
}

int pci_device_load(PCIDevice *s, QEMUFile *f)
{
458 459 460 461 462
    int ret;
    ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
    /* Restore the interrupt status bit. */
    pci_update_irq_status(s);
    return ret;
J
Juan Quintela 已提交
463 464
}

465
static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
466
{
467 468 469 470
    pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
                 pci_default_sub_vendor_id);
    pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
                 pci_default_sub_device_id);
471 472
}

473
/*
474 475
 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
 *       [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
476
 */
477 478
int pci_parse_devaddr(const char *addr, int *domp, int *busp,
                      unsigned int *slotp, unsigned int *funcp)
479 480 481 482 483
{
    const char *p;
    char *e;
    unsigned long val;
    unsigned long dom = 0, bus = 0;
484 485
    unsigned int slot = 0;
    unsigned int func = 0;
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508

    p = addr;
    val = strtoul(p, &e, 16);
    if (e == p)
	return -1;
    if (*e == ':') {
	bus = val;
	p = e + 1;
	val = strtoul(p, &e, 16);
	if (e == p)
	    return -1;
	if (*e == ':') {
	    dom = bus;
	    bus = val;
	    p = e + 1;
	    val = strtoul(p, &e, 16);
	    if (e == p)
		return -1;
	}
    }

    slot = val;

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
    if (funcp != NULL) {
        if (*e != '.')
            return -1;

        p = e + 1;
        val = strtoul(p, &e, 16);
        if (e == p)
            return -1;

        func = val;
    }

    /* if funcp == NULL func is 0 */
    if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
	return -1;

525 526 527 528
    if (*e)
	return -1;

    /* Note: QEMU doesn't implement domains other than 0 */
529
    if (!pci_find_bus(pci_find_root_bus(dom), bus))
530 531 532 533 534
	return -1;

    *domp = dom;
    *busp = bus;
    *slotp = slot;
535 536
    if (funcp != NULL)
        *funcp = func;
537 538 539
    return 0;
}

540 541
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
                     unsigned *slotp)
542
{
543 544 545 546
    /* strip legacy tag */
    if (!strncmp(addr, "pci_addr=", 9)) {
        addr += 9;
    }
547
    if (pci_parse_devaddr(addr, domp, busp, slotp, NULL)) {
548
        monitor_printf(mon, "Invalid pci address\n");
549
        return -1;
550 551
    }
    return 0;
552 553
}

554
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
555 556 557 558 559 560
{
    int dom, bus;
    unsigned slot;

    if (!devaddr) {
        *devfnp = -1;
561
        return pci_find_bus(pci_find_root_bus(0), 0);
562 563
    }

564
    if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
565 566 567
        return NULL;
    }

568
    *devfnp = PCI_DEVFN(slot, 0);
569
    return pci_find_bus(pci_find_root_bus(dom), bus);
570 571
}

572 573 574 575 576 577 578 579 580 581 582 583
static void pci_init_cmask(PCIDevice *dev)
{
    pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
    pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
    dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
    dev->cmask[PCI_REVISION_ID] = 0xff;
    dev->cmask[PCI_CLASS_PROG] = 0xff;
    pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
    dev->cmask[PCI_HEADER_TYPE] = 0xff;
    dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
}

584 585
static void pci_init_wmask(PCIDevice *dev)
{
I
Isaku Yamahata 已提交
586 587
    int config_size = pci_config_size(dev);

588 589
    dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
    dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
I
Isaku Yamahata 已提交
590
    pci_set_word(dev->wmask + PCI_COMMAND,
591 592
                 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
                 PCI_COMMAND_INTX_DISABLE);
593 594 595
    if (dev->cap_present & QEMU_PCI_CAP_SERR) {
        pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
    }
596 597 598

    memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
           config_size - PCI_CONFIG_HEADER_SIZE);
599 600
}

601 602 603
static void pci_init_w1cmask(PCIDevice *dev)
{
    /*
604
     * Note: It's okay to set w1cmask even for readonly bits as
605 606 607 608 609 610 611 612
     * long as their value is hardwired to 0.
     */
    pci_set_word(dev->w1cmask + PCI_STATUS,
                 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
                 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
                 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
static void pci_init_wmask_bridge(PCIDevice *d)
{
    /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
       PCI_SEC_LETENCY_TIMER */
    memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);

    /* base and limit */
    d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
    d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
    pci_set_word(d->wmask + PCI_MEMORY_BASE,
                 PCI_MEMORY_RANGE_MASK & 0xffff);
    pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
                 PCI_MEMORY_RANGE_MASK & 0xffff);
    pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
                 PCI_PREF_RANGE_MASK & 0xffff);
    pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
                 PCI_PREF_RANGE_MASK & 0xffff);

    /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
    memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
/* TODO: add this define to pci_regs.h in linux and then in qemu. */
#define  PCI_BRIDGE_CTL_VGA_16BIT	0x10	/* VGA 16-bit decode */
#define  PCI_BRIDGE_CTL_DISCARD		0x100	/* Primary discard timer */
#define  PCI_BRIDGE_CTL_SEC_DISCARD	0x200	/* Secondary discard timer */
#define  PCI_BRIDGE_CTL_DISCARD_STATUS	0x400	/* Discard timer status */
#define  PCI_BRIDGE_CTL_DISCARD_SERR	0x800	/* Discard timer SERR# enable */
    pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
                 PCI_BRIDGE_CTL_PARITY |
                 PCI_BRIDGE_CTL_SERR |
                 PCI_BRIDGE_CTL_ISA |
                 PCI_BRIDGE_CTL_VGA |
                 PCI_BRIDGE_CTL_VGA_16BIT |
                 PCI_BRIDGE_CTL_MASTER_ABORT |
                 PCI_BRIDGE_CTL_BUS_RESET |
                 PCI_BRIDGE_CTL_FAST_BACK |
                 PCI_BRIDGE_CTL_DISCARD |
                 PCI_BRIDGE_CTL_SEC_DISCARD |
                 PCI_BRIDGE_CTL_DISCARD_SERR);
    /* Below does not do anything as we never set this bit, put here for
     * completeness. */
    pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
                 PCI_BRIDGE_CTL_DISCARD_STATUS);
656 657
}

658 659 660 661 662 663 664 665 666 667
static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
{
    uint8_t slot = PCI_SLOT(dev->devfn);
    uint8_t func;

    if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
        dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
    }

    /*
S
Stefan Weil 已提交
668
     * multifunction bit is interpreted in two ways as follows.
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
     *   - all functions must set the bit to 1.
     *     Example: Intel X53
     *   - function 0 must set the bit, but the rest function (> 0)
     *     is allowed to leave the bit to 0.
     *     Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
     *
     * So OS (at least Linux) checks the bit of only function 0,
     * and doesn't see the bit of function > 0.
     *
     * The below check allows both interpretation.
     */
    if (PCI_FUNC(dev->devfn)) {
        PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
        if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
            /* function 0 should set multifunction bit */
            error_report("PCI: single function device can't be populated "
                         "in function %x.%x", slot, PCI_FUNC(dev->devfn));
            return -1;
        }
        return 0;
    }

    if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
        return 0;
    }
    /* function 0 indicates single function, so function > 0 must be NULL */
    for (func = 1; func < PCI_FUNC_MAX; ++func) {
        if (bus->devices[PCI_DEVFN(slot, func)]) {
            error_report("PCI: %x.0 indicates single function, "
                         "but %x.%x is already populated.",
                         slot, slot, func);
            return -1;
        }
    }
    return 0;
}

I
Isaku Yamahata 已提交
706 707 708 709 710 711 712
static void pci_config_alloc(PCIDevice *pci_dev)
{
    int config_size = pci_config_size(pci_dev);

    pci_dev->config = qemu_mallocz(config_size);
    pci_dev->cmask = qemu_mallocz(config_size);
    pci_dev->wmask = qemu_mallocz(config_size);
713
    pci_dev->w1cmask = qemu_mallocz(config_size);
I
Isaku Yamahata 已提交
714 715 716 717 718 719 720 721
    pci_dev->used = qemu_mallocz(config_size);
}

static void pci_config_free(PCIDevice *pci_dev)
{
    qemu_free(pci_dev->config);
    qemu_free(pci_dev->cmask);
    qemu_free(pci_dev->wmask);
722
    qemu_free(pci_dev->w1cmask);
I
Isaku Yamahata 已提交
723 724 725
    qemu_free(pci_dev->used);
}

B
bellard 已提交
726
/* -1 for devfn means auto assign */
P
Paul Brook 已提交
727 728 729
static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
                                         const char *name, int devfn,
                                         PCIConfigReadFunc *config_read,
730
                                         PCIConfigWriteFunc *config_write,
731
                                         bool is_bridge)
B
bellard 已提交
732 733
{
    if (devfn < 0) {
734
        for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
735
            devfn += PCI_FUNC_MAX) {
736
            if (!bus->devices[devfn])
B
bellard 已提交
737 738
                goto found;
        }
739
        error_report("PCI: no slot/function available for %s, all in use", name);
740
        return NULL;
B
bellard 已提交
741
    found: ;
742
    } else if (bus->devices[devfn]) {
743 744
        error_report("PCI: slot %d function %d not available for %s, in use by %s",
                     PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
745
        return NULL;
B
bellard 已提交
746
    }
747
    pci_dev->bus = bus;
B
bellard 已提交
748 749
    pci_dev->devfn = devfn;
    pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
750
    pci_dev->irq_state = 0;
I
Isaku Yamahata 已提交
751
    pci_config_alloc(pci_dev);
752

753
    if (!is_bridge) {
754 755
        pci_set_default_subsystem_id(pci_dev);
    }
756
    pci_init_cmask(pci_dev);
757
    pci_init_wmask(pci_dev);
758
    pci_init_w1cmask(pci_dev);
759
    if (is_bridge) {
760 761
        pci_init_wmask_bridge(pci_dev);
    }
762 763 764 765
    if (pci_init_multifunction(bus, pci_dev)) {
        pci_config_free(pci_dev);
        return NULL;
    }
766 767 768 769 770

    if (!config_read)
        config_read = pci_default_read_config;
    if (!config_write)
        config_write = pci_default_write_config;
B
bellard 已提交
771 772
    pci_dev->config_read = config_read;
    pci_dev->config_write = config_write;
773
    bus->devices[devfn] = pci_dev;
774
    pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
J
Juan Quintela 已提交
775
    pci_dev->version_id = 2; /* Current pci device vmstate version */
B
bellard 已提交
776 777 778
    return pci_dev;
}

779 780 781 782 783 784 785
static void do_pci_unregister_device(PCIDevice *pci_dev)
{
    qemu_free_irqs(pci_dev->irq);
    pci_dev->bus->devices[pci_dev->devfn] = NULL;
    pci_config_free(pci_dev);
}

P
Paul Brook 已提交
786 787 788 789 790 791 792 793 794
PCIDevice *pci_register_device(PCIBus *bus, const char *name,
                               int instance_size, int devfn,
                               PCIConfigReadFunc *config_read,
                               PCIConfigWriteFunc *config_write)
{
    PCIDevice *pci_dev;

    pci_dev = qemu_mallocz(instance_size);
    pci_dev = do_pci_register_device(pci_dev, bus, name, devfn,
795 796
                                     config_read, config_write,
                                     PCI_HEADER_TYPE_NORMAL);
797 798 799
    if (pci_dev == NULL) {
        hw_error("PCI: can't register device\n");
    }
P
Paul Brook 已提交
800 801
    return pci_dev;
}
B
Blue Swirl 已提交
802 803 804

static target_phys_addr_t pci_to_cpu_addr(PCIBus *bus,
                                          target_phys_addr_t addr)
805
{
B
Blue Swirl 已提交
806
    return addr + bus->mem_base;
807 808 809 810 811 812 813 814 815
}

static void pci_unregister_io_regions(PCIDevice *pci_dev)
{
    PCIIORegion *r;
    int i;

    for(i = 0; i < PCI_NUM_REGIONS; i++) {
        r = &pci_dev->io_regions[i];
816
        if (!r->size || r->addr == PCI_BAR_UNMAPPED)
817
            continue;
818
        if (r->type == PCI_BASE_ADDRESS_SPACE_IO) {
819
            isa_unassign_ioport(r->addr, r->filtered_size);
820
        } else {
B
Blue Swirl 已提交
821 822 823 824
            cpu_register_physical_memory(pci_to_cpu_addr(pci_dev->bus,
                                                         r->addr),
                                         r->filtered_size,
                                         IO_MEM_UNASSIGNED);
825 826 827 828
        }
    }
}

829
static int pci_unregister_device(DeviceState *dev)
830
{
831
    PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev);
832
    PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info);
833 834
    int ret = 0;

835 836
    if (info->exit)
        ret = info->exit(pci_dev);
837 838 839 840
    if (ret)
        return ret;

    pci_unregister_io_regions(pci_dev);
841
    pci_del_option_rom(pci_dev);
842
    qemu_free(pci_dev->romfile);
843
    do_pci_unregister_device(pci_dev);
844 845 846
    return 0;
}

847
void pci_register_bar(PCIDevice *pci_dev, int region_num,
848
                            pcibus_t size, uint8_t type,
B
bellard 已提交
849 850 851
                            PCIMapIORegionFunc *map_func)
{
    PCIIORegion *r;
P
pbrook 已提交
852
    uint32_t addr;
853
    uint64_t wmask;
854

855 856
    assert(region_num >= 0);
    assert(region_num < PCI_NUM_REGIONS);
857 858
    if (size & (size-1)) {
        fprintf(stderr, "ERROR: PCI region size must be pow2 "
859
                    "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
860 861 862
        exit(1);
    }

B
bellard 已提交
863
    r = &pci_dev->io_regions[region_num];
864
    r->addr = PCI_BAR_UNMAPPED;
B
bellard 已提交
865
    r->size = size;
866
    r->filtered_size = size;
B
bellard 已提交
867 868
    r->type = type;
    r->map_func = map_func;
869 870

    wmask = ~(size - 1);
871
    addr = pci_bar(pci_dev, region_num);
P
pbrook 已提交
872
    if (region_num == PCI_ROM_SLOT) {
873
        /* ROM enable bit is writeable */
874
        wmask |= PCI_ROM_ADDRESS_ENABLE;
P
pbrook 已提交
875
    }
876
    pci_set_long(pci_dev->config + addr, type);
I
Isaku Yamahata 已提交
877 878 879 880 881 882 883 884
    if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
        r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
        pci_set_quad(pci_dev->wmask + addr, wmask);
        pci_set_quad(pci_dev->cmask + addr, ~0ULL);
    } else {
        pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
        pci_set_long(pci_dev->cmask + addr, 0xffffffff);
    }
B
bellard 已提交
885 886
}

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
static void pci_bridge_filter(PCIDevice *d, pcibus_t *addr, pcibus_t *size,
                              uint8_t type)
{
    pcibus_t base = *addr;
    pcibus_t limit = *addr + *size - 1;
    PCIDevice *br;

    for (br = d->bus->parent_dev; br; br = br->bus->parent_dev) {
        uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);

        if (type & PCI_BASE_ADDRESS_SPACE_IO) {
            if (!(cmd & PCI_COMMAND_IO)) {
                goto no_map;
            }
        } else {
            if (!(cmd & PCI_COMMAND_MEMORY)) {
                goto no_map;
            }
        }

        base = MAX(base, pci_bridge_get_base(br, type));
        limit = MIN(limit, pci_bridge_get_limit(br, type));
    }

    if (base > limit) {
912
        goto no_map;
913
    }
914 915 916 917 918 919
    *addr = base;
    *size = limit - base + 1;
    return;
no_map:
    *addr = PCI_BAR_UNMAPPED;
    *size = 0;
920 921
}

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
static pcibus_t pci_bar_address(PCIDevice *d,
				int reg, uint8_t type, pcibus_t size)
{
    pcibus_t new_addr, last_addr;
    int bar = pci_bar(d, reg);
    uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);

    if (type & PCI_BASE_ADDRESS_SPACE_IO) {
        if (!(cmd & PCI_COMMAND_IO)) {
            return PCI_BAR_UNMAPPED;
        }
        new_addr = pci_get_long(d->config + bar) & ~(size - 1);
        last_addr = new_addr + size - 1;
        /* NOTE: we have only 64K ioports on PC */
        if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
            return PCI_BAR_UNMAPPED;
        }
        return new_addr;
    }

    if (!(cmd & PCI_COMMAND_MEMORY)) {
        return PCI_BAR_UNMAPPED;
    }
    if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
        new_addr = pci_get_quad(d->config + bar);
    } else {
        new_addr = pci_get_long(d->config + bar);
    }
    /* the ROM slot has a specific enable bit */
    if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
        return PCI_BAR_UNMAPPED;
    }
    new_addr &= ~(size - 1);
    last_addr = new_addr + size - 1;
    /* NOTE: we do not support wrapping */
    /* XXX: as we cannot support really dynamic
       mappings, we handle specific values as invalid
       mappings. */
    if (last_addr <= new_addr || new_addr == 0 ||
        last_addr == PCI_BAR_UNMAPPED) {
        return PCI_BAR_UNMAPPED;
    }

    /* Now pcibus_t is 64bit.
     * Check if 32 bit BAR wraps around explicitly.
     * Without this, PC ide doesn't work well.
     * TODO: remove this work around.
     */
    if  (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
        return PCI_BAR_UNMAPPED;
    }

    /*
     * OS is allowed to set BAR beyond its addressable
     * bits. For example, 32 bit OS can set 64bit bar
     * to >4G. Check it. TODO: we might need to support
     * it in the future for e.g. PAE.
     */
    if (last_addr >= TARGET_PHYS_ADDR_MAX) {
        return PCI_BAR_UNMAPPED;
    }

    return new_addr;
}

987 988 989
static void pci_update_mappings(PCIDevice *d)
{
    PCIIORegion *r;
990
    int i;
991
    pcibus_t new_addr, filtered_size;
992

993
    for(i = 0; i < PCI_NUM_REGIONS; i++) {
994
        r = &d->io_regions[i];
995 996

        /* this region isn't registered */
997
        if (!r->size)
998 999
            continue;

1000
        new_addr = pci_bar_address(d, i, r->type, r->size);
1001

1002 1003 1004 1005 1006 1007
        /* bridge filtering */
        filtered_size = r->size;
        if (new_addr != PCI_BAR_UNMAPPED) {
            pci_bridge_filter(d, &new_addr, &filtered_size, r->type);
        }

1008
        /* This bar isn't changed */
1009
        if (new_addr == r->addr && filtered_size == r->filtered_size)
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
            continue;

        /* now do the real mapping */
        if (r->addr != PCI_BAR_UNMAPPED) {
            if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
                int class;
                /* NOTE: specific hack for IDE in PC case:
                   only one byte must be mapped. */
                class = pci_get_word(d->config + PCI_CLASS_DEVICE);
                if (class == 0x0101 && r->size == 4) {
                    isa_unassign_ioport(r->addr + 2, 1);
                } else {
1022
                    isa_unassign_ioport(r->addr, r->filtered_size);
1023
                }
1024
            } else {
1025
                cpu_register_physical_memory(pci_to_cpu_addr(d->bus, r->addr),
1026
                                             r->filtered_size,
1027
                                             IO_MEM_UNASSIGNED);
1028
                qemu_unregister_coalesced_mmio(r->addr, r->filtered_size);
1029 1030
            }
        }
1031
        r->addr = new_addr;
1032
        r->filtered_size = filtered_size;
1033
        if (r->addr != PCI_BAR_UNMAPPED) {
1034 1035 1036 1037 1038 1039 1040
            /*
             * TODO: currently almost all the map funcions assumes
             * filtered_size == size and addr & ~(size - 1) == addr.
             * However with bridge filtering, they aren't always true.
             * Teach them such cases, such that filtered_size < size and
             * addr & (size - 1) != 0.
             */
B
Blue Swirl 已提交
1041 1042 1043 1044 1045 1046
            if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
                r->map_func(d, i, r->addr, r->filtered_size, r->type);
            } else {
                r->map_func(d, i, pci_to_cpu_addr(d->bus, r->addr),
                            r->filtered_size, r->type);
            }
1047
        }
1048 1049 1050
    }
}

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
static inline int pci_irq_disabled(PCIDevice *d)
{
    return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
}

/* Called after interrupt disabled field update in config space,
 * assert/deassert interrupts if necessary.
 * Gets original interrupt disable bit value (before update). */
static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
{
    int i, disabled = pci_irq_disabled(d);
    if (disabled == was_irq_disabled)
        return;
    for (i = 0; i < PCI_NUM_PINS; ++i) {
        int state = pci_irq_state(d, i);
        pci_change_irq_level(d, i, disabled ? -state : state);
    }
}

1070
uint32_t pci_default_read_config(PCIDevice *d,
1071
                                 uint32_t address, int len)
B
bellard 已提交
1072
{
1073 1074
    uint32_t val = 0;
    assert(len == 1 || len == 2 || len == 4);
I
Isaku Yamahata 已提交
1075
    len = MIN(len, pci_config_size(d) - address);
1076 1077
    memcpy(&val, d->config + address, len);
    return le32_to_cpu(val);
1078 1079
}

1080
void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
1081
{
1082
    int i, was_irq_disabled = pci_irq_disabled(d);
I
Isaku Yamahata 已提交
1083
    uint32_t config_size = pci_config_size(d);
1084

1085 1086
    for (i = 0; i < l && addr + i < config_size; val >>= 8, ++i) {
        uint8_t wmask = d->wmask[addr + i];
1087 1088
        uint8_t w1cmask = d->w1cmask[addr + i];
        assert(!(wmask & w1cmask));
1089
        d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1090
        d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1091
    }
I
Isaku Yamahata 已提交
1092
    if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1093 1094
        ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
        ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
I
Isaku Yamahata 已提交
1095
        range_covers_byte(addr, l, PCI_COMMAND))
1096
        pci_update_mappings(d);
1097 1098 1099

    if (range_covers_byte(addr, l, PCI_COMMAND))
        pci_update_irq_disabled(d, was_irq_disabled);
B
bellard 已提交
1100 1101
}

P
pbrook 已提交
1102 1103
/***********************************************************/
/* generic PCI irq support */
1104

P
pbrook 已提交
1105
/* 0 <= irq_num <= 3. level must be 0 or 1 */
P
pbrook 已提交
1106
static void pci_set_irq(void *opaque, int irq_num, int level)
B
bellard 已提交
1107
{
1108
    PCIDevice *pci_dev = opaque;
P
pbrook 已提交
1109
    int change;
1110

1111
    change = level - pci_irq_state(pci_dev, irq_num);
P
pbrook 已提交
1112 1113
    if (!change)
        return;
1114

1115
    pci_set_irq_state(pci_dev, irq_num, level);
1116
    pci_update_irq_status(pci_dev);
1117 1118
    if (pci_irq_disabled(pci_dev))
        return;
1119
    pci_change_irq_level(pci_dev, irq_num, change);
B
bellard 已提交
1120 1121
}

P
pbrook 已提交
1122 1123
/***********************************************************/
/* monitor info on PCI */
1124

1125 1126 1127
typedef struct {
    uint16_t class;
    const char *desc;
1128 1129
    const char *fw_name;
    uint16_t fw_ign_bits;
1130 1131
} pci_class_desc;

1132
static const pci_class_desc pci_class_descriptions[] =
1133
{
1134 1135 1136 1137 1138 1139
    { 0x0001, "VGA controller", "display"},
    { 0x0100, "SCSI controller", "scsi"},
    { 0x0101, "IDE controller", "ide"},
    { 0x0102, "Floppy controller", "fdc"},
    { 0x0103, "IPI controller", "ipi"},
    { 0x0104, "RAID controller", "raid"},
T
ths 已提交
1140 1141 1142
    { 0x0106, "SATA controller"},
    { 0x0107, "SAS controller"},
    { 0x0180, "Storage controller"},
1143 1144 1145 1146
    { 0x0200, "Ethernet controller", "ethernet"},
    { 0x0201, "Token Ring controller", "token-ring"},
    { 0x0202, "FDDI controller", "fddi"},
    { 0x0203, "ATM controller", "atm"},
T
ths 已提交
1147
    { 0x0280, "Network controller"},
1148
    { 0x0300, "VGA controller", "display", 0x00ff},
T
ths 已提交
1149 1150 1151
    { 0x0301, "XGA controller"},
    { 0x0302, "3D controller"},
    { 0x0380, "Display controller"},
1152 1153
    { 0x0400, "Video controller", "video"},
    { 0x0401, "Audio controller", "sound"},
T
ths 已提交
1154 1155
    { 0x0402, "Phone"},
    { 0x0480, "Multimedia controller"},
1156 1157
    { 0x0500, "RAM controller", "memory"},
    { 0x0501, "Flash controller", "flash"},
T
ths 已提交
1158
    { 0x0580, "Memory controller"},
1159 1160 1161 1162 1163 1164 1165 1166
    { 0x0600, "Host bridge", "host"},
    { 0x0601, "ISA bridge", "isa"},
    { 0x0602, "EISA bridge", "eisa"},
    { 0x0603, "MC bridge", "mca"},
    { 0x0604, "PCI bridge", "pci"},
    { 0x0605, "PCMCIA bridge", "pcmcia"},
    { 0x0606, "NUBUS bridge", "nubus"},
    { 0x0607, "CARDBUS bridge", "cardbus"},
T
ths 已提交
1167 1168
    { 0x0608, "RACEWAY bridge"},
    { 0x0680, "Bridge"},
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
    { 0x0700, "Serial port", "serial"},
    { 0x0701, "Parallel port", "parallel"},
    { 0x0800, "Interrupt controller", "interrupt-controller"},
    { 0x0801, "DMA controller", "dma-controller"},
    { 0x0802, "Timer", "timer"},
    { 0x0803, "RTC", "rtc"},
    { 0x0900, "Keyboard", "keyboard"},
    { 0x0901, "Pen", "pen"},
    { 0x0902, "Mouse", "mouse"},
    { 0x0A00, "Dock station", "dock", 0x00ff},
    { 0x0B00, "i386 cpu", "cpu", 0x00ff},
    { 0x0c00, "Fireware contorller", "fireware"},
    { 0x0c01, "Access bus controller", "access-bus"},
    { 0x0c02, "SSA controller", "ssa"},
    { 0x0c03, "USB controller", "usb"},
    { 0x0c04, "Fibre channel controller", "fibre-channel"},
1185 1186 1187
    { 0, NULL}
};

1188 1189
static void pci_for_each_device_under_bus(PCIBus *bus,
                                          void (*fn)(PCIBus *b, PCIDevice *d))
1190
{
1191 1192
    PCIDevice *d;
    int devfn;
1193

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
    for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
        d = bus->devices[devfn];
        if (d) {
            fn(bus, d);
        }
    }
}

void pci_for_each_device(PCIBus *bus, int bus_num,
                         void (*fn)(PCIBus *b, PCIDevice *d))
{
    bus = pci_find_bus(bus, bus_num);

    if (bus) {
        pci_for_each_device_under_bus(bus, fn);
    }
}

static void pci_device_print(Monitor *mon, QDict *device)
{
    QDict *qdict;
    QListEntry *entry;
    uint64_t addr, size;

    monitor_printf(mon, "  Bus %2" PRId64 ", ", qdict_get_int(device, "bus"));
    monitor_printf(mon, "device %3" PRId64 ", function %" PRId64 ":\n",
                        qdict_get_int(device, "slot"),
                        qdict_get_int(device, "function"));
A
aliguori 已提交
1222
    monitor_printf(mon, "    ");
1223 1224 1225 1226

    qdict = qdict_get_qdict(device, "class_info");
    if (qdict_haskey(qdict, "desc")) {
        monitor_printf(mon, "%s", qdict_get_str(qdict, "desc"));
1227
    } else {
1228
        monitor_printf(mon, "Class %04" PRId64, qdict_get_int(qdict, "class"));
1229
    }
1230

1231 1232 1233 1234 1235 1236 1237 1238
    qdict = qdict_get_qdict(device, "id");
    monitor_printf(mon, ": PCI device %04" PRIx64 ":%04" PRIx64 "\n",
                        qdict_get_int(qdict, "device"),
                        qdict_get_int(qdict, "vendor"));

    if (qdict_haskey(device, "irq")) {
        monitor_printf(mon, "      IRQ %" PRId64 ".\n",
                            qdict_get_int(device, "irq"));
1239
    }
1240

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
    if (qdict_haskey(device, "pci_bridge")) {
        QDict *info;

        qdict = qdict_get_qdict(device, "pci_bridge");

        info = qdict_get_qdict(qdict, "bus");
        monitor_printf(mon, "      BUS %" PRId64 ".\n",
                            qdict_get_int(info, "number"));
        monitor_printf(mon, "      secondary bus %" PRId64 ".\n",
                            qdict_get_int(info, "secondary"));
        monitor_printf(mon, "      subordinate bus %" PRId64 ".\n",
                            qdict_get_int(info, "subordinate"));
1253

1254
        info = qdict_get_qdict(qdict, "io_range");
1255
        monitor_printf(mon, "      IO range [0x%04"PRIx64", 0x%04"PRIx64"]\n",
1256 1257
                       qdict_get_int(info, "base"),
                       qdict_get_int(info, "limit"));
1258

1259
        info = qdict_get_qdict(qdict, "memory_range");
1260 1261
        monitor_printf(mon,
                       "      memory range [0x%08"PRIx64", 0x%08"PRIx64"]\n",
1262 1263
                       qdict_get_int(info, "base"),
                       qdict_get_int(info, "limit"));
1264

1265
        info = qdict_get_qdict(qdict, "prefetchable_range");
1266
        monitor_printf(mon, "      prefetchable memory range "
1267 1268 1269
                       "[0x%08"PRIx64", 0x%08"PRIx64"]\n",
                       qdict_get_int(info, "base"),
        qdict_get_int(info, "limit"));
P
pbrook 已提交
1270
    }
I
Isaku Yamahata 已提交
1271

1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
    QLIST_FOREACH_ENTRY(qdict_get_qlist(device, "regions"), entry) {
        qdict = qobject_to_qdict(qlist_entry_obj(entry));
        monitor_printf(mon, "      BAR%d: ", (int) qdict_get_int(qdict, "bar"));

        addr = qdict_get_int(qdict, "address");
        size = qdict_get_int(qdict, "size");

        if (!strcmp(qdict_get_str(qdict, "type"), "io")) {
            monitor_printf(mon, "I/O at 0x%04"FMT_PCIBUS
                                " [0x%04"FMT_PCIBUS"].\n",
                                addr, addr + size - 1);
        } else {
            monitor_printf(mon, "%d bit%s memory at 0x%08"FMT_PCIBUS
1285
                               " [0x%08"FMT_PCIBUS"].\n",
1286 1287 1288
                                qdict_get_bool(qdict, "mem_type_64") ? 64 : 32,
                                qdict_get_bool(qdict, "prefetch") ?
                                " prefetchable" : "", addr, addr + size - 1);
P
pbrook 已提交
1289
        }
B
bellard 已提交
1290
    }
1291 1292 1293

    monitor_printf(mon, "      id \"%s\"\n", qdict_get_str(device, "qdev_id"));

1294 1295 1296 1297 1298 1299 1300 1301 1302
    if (qdict_haskey(device, "pci_bridge")) {
        qdict = qdict_get_qdict(device, "pci_bridge");
        if (qdict_haskey(qdict, "devices")) {
            QListEntry *dev;
            QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
                pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
            }
        }
    }
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
}

void do_pci_info_print(Monitor *mon, const QObject *data)
{
    QListEntry *bus, *dev;

    QLIST_FOREACH_ENTRY(qobject_to_qlist(data), bus) {
        QDict *qdict = qobject_to_qdict(qlist_entry_obj(bus));
        QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
            pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
        }
P
pbrook 已提交
1314
    }
1315 1316
}

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
static QObject *pci_get_dev_class(const PCIDevice *dev)
{
    int class;
    const pci_class_desc *desc;

    class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
    desc = pci_class_descriptions;
    while (desc->desc && class != desc->class)
        desc++;

    if (desc->desc) {
        return qobject_from_jsonf("{ 'desc': %s, 'class': %d }",
                                  desc->desc, class);
    } else {
        return qobject_from_jsonf("{ 'class': %d }", class);
    }
}

static QObject *pci_get_dev_id(const PCIDevice *dev)
{
    return qobject_from_jsonf("{ 'device': %d, 'vendor': %d }",
                              pci_get_word(dev->config + PCI_VENDOR_ID),
                              pci_get_word(dev->config + PCI_DEVICE_ID));
}

static QObject *pci_get_regions_list(const PCIDevice *dev)
{
    int i;
    QList *regions_list;

    regions_list = qlist_new();

    for (i = 0; i < PCI_NUM_REGIONS; i++) {
        QObject *obj;
        const PCIIORegion *r = &dev->io_regions[i];

        if (!r->size) {
            continue;
        }

        if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
            obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'io', "
                                     "'address': %" PRId64 ", "
                                     "'size': %" PRId64 " }",
                                     i, r->addr, r->size);
        } else {
            int mem_type_64 = r->type & PCI_BASE_ADDRESS_MEM_TYPE_64;

            obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'memory', "
                                     "'mem_type_64': %i, 'prefetch': %i, "
                                     "'address': %" PRId64 ", "
                                     "'size': %" PRId64 " }",
                                     i, mem_type_64,
                                     r->type & PCI_BASE_ADDRESS_MEM_PREFETCH,
                                     r->addr, r->size);
        }

        qlist_append_obj(regions_list, obj);
    }

    return QOBJECT(regions_list);
}

1380 1381 1382
static QObject *pci_get_devices_list(PCIBus *bus, int bus_num);

static QObject *pci_get_dev_dict(PCIDevice *dev, PCIBus *bus, int bus_num)
1383
{
1384
    uint8_t type;
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
    QObject *obj;

    obj = qobject_from_jsonf("{ 'bus': %d, 'slot': %d, 'function': %d,"                                       "'class_info': %p, 'id': %p, 'regions': %p,"
                              " 'qdev_id': %s }",
                              bus_num,
                              PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
                              pci_get_dev_class(dev), pci_get_dev_id(dev),
                              pci_get_regions_list(dev),
                              dev->qdev.id ? dev->qdev.id : "");

    if (dev->config[PCI_INTERRUPT_PIN] != 0) {
        QDict *qdict = qobject_to_qdict(obj);
        qdict_put(qdict, "irq", qint_from_int(dev->config[PCI_INTERRUPT_LINE]));
    }

1400 1401
    type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
    if (type == PCI_HEADER_TYPE_BRIDGE) {
1402 1403 1404 1405 1406 1407 1408 1409
        QDict *qdict;
        QObject *pci_bridge;

        pci_bridge = qobject_from_jsonf("{ 'bus': "
        "{ 'number': %d, 'secondary': %d, 'subordinate': %d }, "
        "'io_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
        "'memory_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
        "'prefetchable_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "} }",
B
Blue Swirl 已提交
1410
        dev->config[PCI_PRIMARY_BUS], dev->config[PCI_SECONDARY_BUS],
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
        dev->config[PCI_SUBORDINATE_BUS],
        pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO),
        pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO),
        pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
        pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
        pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
                               PCI_BASE_ADDRESS_MEM_PREFETCH),
        pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
                                PCI_BASE_ADDRESS_MEM_PREFETCH));

B
Blue Swirl 已提交
1421 1422
        if (dev->config[PCI_SECONDARY_BUS] != 0) {
            PCIBus *child_bus = pci_find_bus(bus, dev->config[PCI_SECONDARY_BUS]);
1423

B
Blue Swirl 已提交
1424 1425 1426 1427 1428 1429 1430
            if (child_bus) {
                qdict = qobject_to_qdict(pci_bridge);
                qdict_put_obj(qdict, "devices",
                              pci_get_devices_list(child_bus,
                                                   dev->config[PCI_SECONDARY_BUS]));
            }
        }
1431 1432 1433 1434 1435 1436 1437 1438
        qdict = qobject_to_qdict(obj);
        qdict_put_obj(qdict, "pci_bridge", pci_bridge);
    }

    return obj;
}

static QObject *pci_get_devices_list(PCIBus *bus, int bus_num)
1439
{
P
pbrook 已提交
1440
    int devfn;
1441 1442
    PCIDevice *dev;
    QList *dev_list;
1443

1444 1445 1446 1447 1448
    dev_list = qlist_new();

    for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
        dev = bus->devices[devfn];
        if (dev) {
1449
            qlist_append_obj(dev_list, pci_get_dev_dict(dev, bus, bus_num));
1450
        }
1451
    }
1452 1453

    return QOBJECT(dev_list);
1454 1455
}

1456
static QObject *pci_get_bus_dict(PCIBus *bus, int bus_num)
1457
{
1458
    bus = pci_find_bus(bus, bus_num);
P
pbrook 已提交
1459
    if (bus) {
1460 1461
        return qobject_from_jsonf("{ 'bus': %d, 'devices': %p }",
                                  bus_num, pci_get_devices_list(bus, bus_num));
B
bellard 已提交
1462
    }
1463 1464

    return NULL;
B
bellard 已提交
1465 1466
}

1467
void do_pci_info(Monitor *mon, QObject **ret_data)
B
bellard 已提交
1468
{
1469
    QList *bus_list;
1470
    struct PCIHostBus *host;
1471 1472 1473

    bus_list = qlist_new();

1474
    QLIST_FOREACH(host, &host_buses, next) {
1475 1476 1477 1478
        QObject *obj = pci_get_bus_dict(host->bus, 0);
        if (obj) {
            qlist_append_obj(bus_list, obj);
        }
1479
    }
1480 1481

    *ret_data = QOBJECT(bus_list);
B
bellard 已提交
1482
}
1483

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
static const char * const pci_nic_models[] = {
    "ne2k_pci",
    "i82551",
    "i82557b",
    "i82559er",
    "rtl8139",
    "e1000",
    "pcnet",
    "virtio",
    NULL
};

P
Paul Brook 已提交
1496 1497 1498 1499 1500 1501 1502 1503
static const char * const pci_nic_names[] = {
    "ne2k_pci",
    "i82551",
    "i82557b",
    "i82559er",
    "rtl8139",
    "e1000",
    "pcnet",
P
Paul Brook 已提交
1504
    "virtio-net-pci",
1505 1506 1507
    NULL
};

1508
/* Initialize a PCI NIC.  */
1509
/* FIXME callers should check for failure, but don't */
1510 1511
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
                        const char *default_devaddr)
1512
{
1513
    const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1514 1515
    PCIBus *bus;
    int devfn;
1516
    PCIDevice *pci_dev;
P
Paul Brook 已提交
1517
    DeviceState *dev;
1518 1519
    int i;

1520 1521 1522 1523 1524 1525
    i = qemu_find_nic_model(nd, pci_nic_models, default_model);
    if (i < 0)
        return NULL;

    bus = pci_get_bus_devfn(&devfn, devaddr);
    if (!bus) {
1526 1527
        error_report("Invalid PCI device address %s for device %s",
                     devaddr, pci_nic_names[i]);
1528 1529 1530
        return NULL;
    }

1531
    pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
1532
    dev = &pci_dev->qdev;
G
Gerd Hoffmann 已提交
1533
    qdev_set_nic_properties(dev, nd);
1534 1535
    if (qdev_init(dev) < 0)
        return NULL;
1536
    return pci_dev;
1537 1538
}

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
                               const char *default_devaddr)
{
    PCIDevice *res;

    if (qemu_show_nic_models(nd->model, pci_nic_models))
        exit(0);

    res = pci_nic_init(nd, default_model, default_devaddr);
    if (!res)
        exit(1);
    return res;
}

1553 1554 1555 1556 1557
static void pci_bridge_update_mappings_fn(PCIBus *b, PCIDevice *d)
{
    pci_update_mappings(d);
}

1558
void pci_bridge_update_mappings(PCIBus *b)
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
{
    PCIBus *child;

    pci_for_each_device_under_bus(b, pci_bridge_update_mappings_fn);

    QLIST_FOREACH(child, &b->child, sibling) {
        pci_bridge_update_mappings(child);
    }
}

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
/* Whether a given bus number is in range of the secondary
 * bus of the given bridge device. */
static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
{
    return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
             PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
        dev->config[PCI_SECONDARY_BUS] < bus_num &&
        bus_num <= dev->config[PCI_SUBORDINATE_BUS];
}

1579
PCIBus *pci_find_bus(PCIBus *bus, int bus_num)
1580
{
I
Isaku Yamahata 已提交
1581
    PCIBus *sec;
1582

I
Isaku Yamahata 已提交
1583
    if (!bus) {
1584
        return NULL;
I
Isaku Yamahata 已提交
1585
    }
1586

1587 1588 1589 1590
    if (pci_bus_num(bus) == bus_num) {
        return bus;
    }

1591 1592 1593 1594 1595 1596
    /* Consider all bus numbers in range for the host pci bridge. */
    if (bus->parent_dev &&
        !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
        return NULL;
    }

1597
    /* try child bus */
1598 1599 1600 1601 1602 1603 1604 1605
    for (; bus; bus = sec) {
        QLIST_FOREACH(sec, &bus->child, sibling) {
            assert(sec->parent_dev);
            if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
                return sec;
            }
            if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
                break;
B
Blue Swirl 已提交
1606
            }
1607 1608 1609 1610
        }
    }

    return NULL;
1611 1612
}

1613
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
1614
{
1615
    bus = pci_find_bus(bus, bus_num);
1616 1617 1618 1619

    if (!bus)
        return NULL;

1620
    return bus->devices[devfn];
1621 1622
}

1623
static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base)
P
Paul Brook 已提交
1624 1625
{
    PCIDevice *pci_dev = (PCIDevice *)qdev;
P
Paul Brook 已提交
1626
    PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev);
P
Paul Brook 已提交
1627
    PCIBus *bus;
G
Gerd Hoffmann 已提交
1628
    int devfn, rc;
1629
    bool is_default_rom;
P
Paul Brook 已提交
1630

I
Isaku Yamahata 已提交
1631 1632 1633 1634 1635
    /* initialize cap_present for pci_is_express() and pci_config_size() */
    if (info->is_express) {
        pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
    }

P
Paul Brook 已提交
1636
    bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
G
Gerd Hoffmann 已提交
1637
    devfn = pci_dev->devfn;
G
Gerd Hoffmann 已提交
1638
    pci_dev = do_pci_register_device(pci_dev, bus, base->name, devfn,
1639
                                     info->config_read, info->config_write,
1640
                                     info->is_bridge);
1641 1642
    if (pci_dev == NULL)
        return -1;
1643 1644 1645 1646 1647
    if (qdev->hotplugged && info->no_hotplug) {
        qerror_report(QERR_DEVICE_NO_HOTPLUG, info->qdev.name);
        do_pci_unregister_device(pci_dev);
        return -1;
    }
G
Gerd Hoffmann 已提交
1648
    rc = info->init(pci_dev);
1649 1650
    if (rc != 0) {
        do_pci_unregister_device(pci_dev);
G
Gerd Hoffmann 已提交
1651
        return rc;
1652
    }
1653 1654

    /* rom loading */
1655 1656
    is_default_rom = false;
    if (pci_dev->romfile == NULL && info->romfile != NULL) {
1657
        pci_dev->romfile = qemu_strdup(info->romfile);
1658 1659 1660
        is_default_rom = true;
    }
    pci_add_option_rom(pci_dev, is_default_rom);
1661

1662
    if (bus->hotplug) {
1663 1664 1665 1666 1667
        /* Let buses differentiate between hotplug and when device is
         * enabled during qemu machine creation. */
        rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
                          qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
                          PCI_COLDPLUG_ENABLED);
1668 1669 1670 1671 1672 1673
        if (rc != 0) {
            int r = pci_unregister_device(&pci_dev->qdev);
            assert(!r);
            return rc;
        }
    }
G
Gerd Hoffmann 已提交
1674 1675 1676 1677 1678 1679
    return 0;
}

static int pci_unplug_device(DeviceState *qdev)
{
    PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev);
1680
    PCIDeviceInfo *info = container_of(qdev->info, PCIDeviceInfo, qdev);
G
Gerd Hoffmann 已提交
1681

1682 1683 1684 1685
    if (info->no_hotplug) {
        qerror_report(QERR_DEVICE_NO_HOTPLUG, info->qdev.name);
        return -1;
    }
1686 1687
    return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
                             PCI_HOTPLUG_DISABLED);
P
Paul Brook 已提交
1688 1689
}

1690
void pci_qdev_register(PCIDeviceInfo *info)
P
Paul Brook 已提交
1691
{
P
Paul Brook 已提交
1692
    info->qdev.init = pci_qdev_init;
G
Gerd Hoffmann 已提交
1693
    info->qdev.unplug = pci_unplug_device;
1694
    info->qdev.exit = pci_unregister_device;
1695
    info->qdev.bus_info = &pci_bus_info;
1696
    qdev_register(&info->qdev);
P
Paul Brook 已提交
1697 1698
}

1699 1700 1701 1702 1703 1704 1705 1706
void pci_qdev_register_many(PCIDeviceInfo *info)
{
    while (info->qdev.name) {
        pci_qdev_register(info);
        info++;
    }
}

1707 1708
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
                                    const char *name)
P
Paul Brook 已提交
1709 1710 1711
{
    DeviceState *dev;

P
Paul Brook 已提交
1712
    dev = qdev_create(&bus->qbus, name);
1713
    qdev_prop_set_uint32(dev, "addr", devfn);
1714
    qdev_prop_set_bit(dev, "multifunction", multifunction);
1715 1716
    return DO_UPCAST(PCIDevice, qdev, dev);
}
P
Paul Brook 已提交
1717

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
                                        bool multifunction,
                                        const char *name)
{
    DeviceState *dev;

    dev = qdev_try_create(&bus->qbus, name);
    if (!dev) {
        return NULL;
    }
    qdev_prop_set_uint32(dev, "addr", devfn);
    qdev_prop_set_bit(dev, "multifunction", multifunction);
    return DO_UPCAST(PCIDevice, qdev, dev);
}

1733 1734 1735
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
                                           bool multifunction,
                                           const char *name)
1736
{
1737
    PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
M
Markus Armbruster 已提交
1738
    qdev_init_nofail(&dev->qdev);
1739
    return dev;
P
Paul Brook 已提交
1740
}
1741

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
{
    return pci_create_multifunction(bus, devfn, false, name);
}

PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
{
    return pci_create_simple_multifunction(bus, devfn, false, name);
}

1752 1753 1754 1755 1756
PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name)
{
    return pci_try_create_multifunction(bus, devfn, false, name);
}

1757 1758
static int pci_find_space(PCIDevice *pdev, uint8_t size)
{
I
Isaku Yamahata 已提交
1759
    int config_size = pci_config_size(pdev);
1760 1761
    int offset = PCI_CONFIG_HEADER_SIZE;
    int i;
I
Isaku Yamahata 已提交
1762
    for (i = PCI_CONFIG_HEADER_SIZE; i < config_size; ++i)
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
        if (pdev->used[i])
            offset = i + 1;
        else if (i - offset + 1 == size)
            return offset;
    return 0;
}

static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
                                        uint8_t *prev_p)
{
    uint8_t next, prev;

    if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
        return 0;

    for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
         prev = next + PCI_CAP_LIST_NEXT)
        if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
            break;

    if (prev_p)
        *prev_p = prev;
    return next;
}

1788 1789 1790 1791 1792
static void pci_map_option_rom(PCIDevice *pdev, int region_num, pcibus_t addr, pcibus_t size, int type)
{
    cpu_register_physical_memory(addr, size, pdev->rom_offset);
}

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
/* Patch the PCI vendor and device ids in a PCI rom image if necessary.
   This is needed for an option rom which is used for more than one device. */
static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
{
    uint16_t vendor_id;
    uint16_t device_id;
    uint16_t rom_vendor_id;
    uint16_t rom_device_id;
    uint16_t rom_magic;
    uint16_t pcir_offset;
    uint8_t checksum;

    /* Words in rom data are little endian (like in PCI configuration),
       so they can be read / written with pci_get_word / pci_set_word. */

    /* Only a valid rom will be patched. */
    rom_magic = pci_get_word(ptr);
    if (rom_magic != 0xaa55) {
        PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
        return;
    }
    pcir_offset = pci_get_word(ptr + 0x18);
    if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
        PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
        return;
    }

    vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
    device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
    rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
    rom_device_id = pci_get_word(ptr + pcir_offset + 6);

    PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
                vendor_id, device_id, rom_vendor_id, rom_device_id);

    checksum = ptr[6];

    if (vendor_id != rom_vendor_id) {
        /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
        checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
        checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
        PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
        ptr[6] = checksum;
        pci_set_word(ptr + pcir_offset + 4, vendor_id);
    }

    if (device_id != rom_device_id) {
        /* Patch device id and checksum (at offset 6 for etherboot roms). */
        checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
        checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
        PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
        ptr[6] = checksum;
        pci_set_word(ptr + pcir_offset + 6, device_id);
    }
}

1849
/* Add an option rom for the device */
1850
static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
1851 1852 1853 1854
{
    int size;
    char *path;
    void *ptr;
1855
    char name[32];
1856

1857 1858 1859 1860 1861
    if (!pdev->romfile)
        return 0;
    if (strlen(pdev->romfile) == 0)
        return 0;

1862 1863 1864 1865 1866 1867 1868 1869 1870
    if (!pdev->rom_bar) {
        /*
         * Load rom via fw_cfg instead of creating a rom bar,
         * for 0.11 compatibility.
         */
        int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
        if (class == 0x0300) {
            rom_add_vga(pdev->romfile);
        } else {
G
Gleb Natapov 已提交
1871
            rom_add_option(pdev->romfile, -1);
1872 1873 1874 1875
        }
        return 0;
    }

1876
    path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
1877
    if (path == NULL) {
1878
        path = qemu_strdup(pdev->romfile);
1879 1880 1881
    }

    size = get_image_size(path);
1882
    if (size < 0) {
1883 1884
        error_report("%s: failed to find romfile \"%s\"",
                     __FUNCTION__, pdev->romfile);
S
Stefan Weil 已提交
1885
        qemu_free(path);
1886 1887
        return -1;
    }
1888 1889 1890 1891
    if (size & (size - 1)) {
        size = 1 << qemu_fls(size);
    }

1892 1893 1894 1895 1896
    if (pdev->qdev.info->vmsd)
        snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->vmsd->name);
    else
        snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->name);
    pdev->rom_offset = qemu_ram_alloc(&pdev->qdev, name, size);
1897 1898 1899 1900 1901

    ptr = qemu_get_ram_ptr(pdev->rom_offset);
    load_image(path, ptr);
    qemu_free(path);

1902 1903 1904 1905 1906
    if (is_default_rom) {
        /* Only the default rom images will be patched (if needed). */
        pci_patch_ids(pdev, ptr, size);
    }

1907 1908 1909 1910 1911 1912
    pci_register_bar(pdev, PCI_ROM_SLOT, size,
                     0, pci_map_option_rom);

    return 0;
}

1913 1914 1915 1916 1917 1918 1919 1920 1921
static void pci_del_option_rom(PCIDevice *pdev)
{
    if (!pdev->rom_offset)
        return;

    qemu_ram_free(pdev->rom_offset);
    pdev->rom_offset = 0;
}

1922 1923 1924 1925 1926 1927 1928 1929 1930
/*
 * if !offset
 * Reserve space and add capability to the linked list in pci config space
 *
 * if offset = 0,
 * Find and reserve space and add capability to the linked list
 * in pci config space */
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
                       uint8_t offset, uint8_t size)
1931
{
1932 1933 1934 1935 1936 1937 1938 1939 1940
    uint8_t *config;
    if (!offset) {
        offset = pci_find_space(pdev, size);
        if (!offset) {
            return -ENOSPC;
        }
    }

    config = pdev->config + offset;
1941 1942 1943 1944 1945 1946 1947
    config[PCI_CAP_LIST_ID] = cap_id;
    config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
    pdev->config[PCI_CAPABILITY_LIST] = offset;
    pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
    memset(pdev->used + offset, 0xFF, size);
    /* Make capability read-only by default */
    memset(pdev->wmask + offset, 0, size);
1948 1949
    /* Check capability by default */
    memset(pdev->cmask + offset, 0xFF, size);
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
    return offset;
}

/* Unlink capability from the pci config space. */
void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
{
    uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
    if (!offset)
        return;
    pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
    /* Make capability writeable again */
    memset(pdev->wmask + offset, 0xff, size);
1962
    memset(pdev->w1cmask + offset, 0, size);
1963 1964
    /* Clear cmask as device-specific registers can't be checked */
    memset(pdev->cmask + offset, 0, size);
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
    memset(pdev->used + offset, 0, size);

    if (!pdev->config[PCI_CAPABILITY_LIST])
        pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
}

/* Reserve space for capability at a known offset (to call after load). */
void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size)
{
    memset(pdev->used + offset, 0xff, size);
}

uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
{
    return pci_find_capability_list(pdev, cap_id, NULL);
}
1981 1982 1983 1984 1985 1986 1987 1988 1989

static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
{
    PCIDevice *d = (PCIDevice *)dev;
    const pci_class_desc *desc;
    char ctxt[64];
    PCIIORegion *r;
    int i, class;

1990
    class = pci_get_word(d->config + PCI_CLASS_DEVICE);
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
    desc = pci_class_descriptions;
    while (desc->desc && class != desc->class)
        desc++;
    if (desc->desc) {
        snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
    } else {
        snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
    }

    monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
                   "pci id %04x:%04x (sub %04x:%04x)\n",
2002
                   indent, "", ctxt, pci_bus_num(d->bus),
2003
                   PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2004 2005 2006 2007
                   pci_get_word(d->config + PCI_VENDOR_ID),
                   pci_get_word(d->config + PCI_DEVICE_ID),
                   pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
                   pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2008 2009 2010 2011
    for (i = 0; i < PCI_NUM_REGIONS; i++) {
        r = &d->io_regions[i];
        if (!r->size)
            continue;
2012 2013 2014
        monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
                       " [0x%"FMT_PCIBUS"]\n",
                       indent, "",
2015
                       i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2016 2017 2018
                       r->addr, r->addr + r->size - 1);
    }
}
G
Gerd Hoffmann 已提交
2019

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
{
    PCIDevice *d = (PCIDevice *)dev;
    const char *name = NULL;
    const pci_class_desc *desc =  pci_class_descriptions;
    int class = pci_get_word(d->config + PCI_CLASS_DEVICE);

    while (desc->desc &&
          (class & ~desc->fw_ign_bits) !=
          (desc->class & ~desc->fw_ign_bits)) {
        desc++;
    }

    if (desc->desc) {
        name = desc->fw_name;
    }

    if (name) {
        pstrcpy(buf, len, name);
    } else {
        snprintf(buf, len, "pci%04x,%04x",
                 pci_get_word(d->config + PCI_VENDOR_ID),
                 pci_get_word(d->config + PCI_DEVICE_ID));
    }

    return buf;
}

static char *pcibus_get_fw_dev_path(DeviceState *dev)
{
    PCIDevice *d = (PCIDevice *)dev;
    char path[50], name[33];
    int off;

    off = snprintf(path, sizeof(path), "%s@%x",
                   pci_dev_fw_name(dev, name, sizeof name),
                   PCI_SLOT(d->devfn));
    if (PCI_FUNC(d->devfn))
        snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
    return strdup(path);
}

2062 2063
static char *pcibus_get_dev_path(DeviceState *dev)
{
2064 2065 2066 2067 2068 2069 2070 2071
    PCIDevice *d = container_of(dev, PCIDevice, qdev);
    PCIDevice *t;
    int slot_depth;
    /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
     * 00 is added here to make this format compatible with
     * domain:Bus:Slot.Func for systems without nested PCI bridges.
     * Slot.Function list specifies the slot and function numbers for all
     * devices on the path from root to the specific device. */
M
Michael S. Tsirkin 已提交
2072 2073 2074 2075
    char domain[] = "DDDD:00";
    char slot[] = ":SS.F";
    int domain_len = sizeof domain - 1 /* For '\0' */;
    int slot_len = sizeof slot - 1 /* For '\0' */;
2076 2077
    int path_len;
    char *path, *p;
M
Michael S. Tsirkin 已提交
2078
    int s;
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088

    /* Calculate # of slots on path between device and root. */;
    slot_depth = 0;
    for (t = d; t; t = t->bus->parent_dev) {
        ++slot_depth;
    }

    path_len = domain_len + slot_len * slot_depth;

    /* Allocate memory, fill in the terminating null byte. */
2089
    path = qemu_malloc(path_len + 1 /* For '\0' */);
2090 2091 2092
    path[path_len] = '\0';

    /* First field is the domain. */
M
Michael S. Tsirkin 已提交
2093 2094 2095
    s = snprintf(domain, sizeof domain, "%04x:00", pci_find_domain(d->bus));
    assert(s == domain_len);
    memcpy(path, domain, domain_len);
2096 2097 2098 2099 2100 2101

    /* Fill in slot numbers. We walk up from device to root, so need to print
     * them in the reverse order, last to first. */
    p = path + path_len;
    for (t = d; t; t = t->bus->parent_dev) {
        p -= slot_len;
M
Michael S. Tsirkin 已提交
2102
        s = snprintf(slot, sizeof slot, ":%02x.%x",
2103
                     PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
M
Michael S. Tsirkin 已提交
2104 2105
        assert(s == slot_len);
        memcpy(p, slot, slot_len);
2106 2107 2108
    }

    return path;
2109 2110
}

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
static int pci_qdev_find_recursive(PCIBus *bus,
                                   const char *id, PCIDevice **pdev)
{
    DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
    if (!qdev) {
        return -ENODEV;
    }

    /* roughly check if given qdev is pci device */
    if (qdev->info->init == &pci_qdev_init &&
        qdev->parent_bus->info == &pci_bus_info) {
        *pdev = DO_UPCAST(PCIDevice, qdev, qdev);
        return 0;
    }
    return -EINVAL;
}

int pci_qdev_find_device(const char *id, PCIDevice **pdev)
{
    struct PCIHostBus *host;
    int rc = -ENODEV;

    QLIST_FOREACH(host, &host_buses, next) {
        int tmp = pci_qdev_find_recursive(host->bus, id, pdev);
        if (!tmp) {
            rc = 0;
            break;
        }
        if (tmp != -ENODEV) {
            rc = tmp;
        }
    }

    return rc;
}