exec-all.h 16.5 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef _EXEC_ALL_H_
#define _EXEC_ALL_H_
B
blueswir1 已提交
22 23 24

#include "qemu-common.h"

B
bellard 已提交
25
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26
#define DEBUG_DISAS
B
bellard 已提交
27

P
Paul Brook 已提交
28 29 30 31
/* Page tracking code uses ram addresses in system mode, and virtual
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
   type.  */
#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
32
typedef abi_ulong tb_page_addr_t;
P
Paul Brook 已提交
33 34 35 36
#else
typedef ram_addr_t tb_page_addr_t;
#endif

B
bellard 已提交
37 38 39 40 41 42
/* is_jmp field values */
#define DISAS_NEXT    0 /* next instruction can be analyzed */
#define DISAS_JUMP    1 /* only pc was modified dynamically */
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
#define DISAS_TB_JUMP 3 /* only pc was modified statically */

43
struct TranslationBlock;
P
pbrook 已提交
44
typedef struct TranslationBlock TranslationBlock;
B
bellard 已提交
45 46

/* XXX: make safe guess about sizes */
47
#define MAX_OP_PER_INSTR 266
48 49 50 51 52 53

#if HOST_LONG_BITS == 32
#define MAX_OPC_PARAM_PER_ARG 2
#else
#define MAX_OPC_PARAM_PER_ARG 1
#endif
S
Stefan Weil 已提交
54
#define MAX_OPC_PARAM_IARGS 5
55 56 57 58 59 60 61
#define MAX_OPC_PARAM_OARGS 1
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)

/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
 * and up to 4 + N parameters on 64-bit archs
 * (N = number of input arguments + output arguments).  */
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
62
#define OPC_BUF_SIZE 640
B
bellard 已提交
63 64
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)

P
pbrook 已提交
65
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
B
bellard 已提交
66

67
#include "qemu/log.h"
B
bellard 已提交
68

69 70
void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
71
                          target_ulong *data);
A
aurel32 已提交
72

B
bellard 已提交
73
void cpu_gen_init(void);
74
bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
B
Blue Swirl 已提交
75

76
void QEMU_NORETURN cpu_resume_from_signal(CPUState *cpu, void *puc);
77
void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
78
TranslationBlock *tb_gen_code(CPUState *cpu,
79 80
                              target_ulong pc, target_ulong cs_base,
                              uint32_t flags,
P
pbrook 已提交
81
                              int cflags);
82
void cpu_exec_init(CPUState *cpu, Error **errp);
83
void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
84
void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
85

86
#if !defined(CONFIG_USER_ONLY)
87
void cpu_reloading_memory_map(void);
88 89 90 91 92 93 94 95 96 97 98 99
/**
 * cpu_address_space_init:
 * @cpu: CPU to add this address space to
 * @as: address space to add
 * @asidx: integer index of this address space
 *
 * Add the specified address space to the CPU's cpu_ases list.
 * The address space added with @asidx 0 is the one used for the
 * convenience pointer cpu->as.
 * The target-specific code which registers ASes is responsible
 * for defining what semantics address space 0, 1, 2, etc have.
 *
100 101 102 103
 * Before the first call to this function, the caller must set
 * cpu->num_ases to the total number of address spaces it needs
 * to support.
 *
104 105 106
 * Note that with KVM only one address space is supported.
 */
void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx);
107 108 109 110 111 112 113 114 115
/**
 * cpu_get_address_space:
 * @cpu: CPU to get address space from
 * @asidx: index identifying which address space to get
 *
 * Return the requested address space of this CPU. @asidx
 * specifies which address space to read.
 */
AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx);
116
/* cputlb.c */
117 118 119 120 121 122 123 124
/**
 * tlb_flush_page:
 * @cpu: CPU whose TLB should be flushed
 * @addr: virtual address of page to be flushed
 *
 * Flush one page from the TLB of the specified CPU, for all
 * MMU indexes.
 */
125
void tlb_flush_page(CPUState *cpu, target_ulong addr);
126 127 128 129 130 131 132 133 134 135 136
/**
 * tlb_flush:
 * @cpu: CPU whose TLB should be flushed
 * @flush_global: ignored
 *
 * Flush the entire TLB for the specified CPU.
 * The flush_global flag is in theory an indicator of whether the whole
 * TLB should be flushed, or only those entries not marked global.
 * In practice QEMU does not implement any global/not global flag for
 * TLB entries, and the argument is ignored.
 */
137
void tlb_flush(CPUState *cpu, int flush_global);
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
/**
 * tlb_flush_page_by_mmuidx:
 * @cpu: CPU whose TLB should be flushed
 * @addr: virtual address of page to be flushed
 * @...: list of MMU indexes to flush, terminated by a negative value
 *
 * Flush one page from the TLB of the specified CPU, for the specified
 * MMU indexes.
 */
void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr, ...);
/**
 * tlb_flush_by_mmuidx:
 * @cpu: CPU whose TLB should be flushed
 * @...: list of MMU indexes to flush, terminated by a negative value
 *
 * Flush all entries from the TLB of the specified CPU, for the specified
 * MMU indexes.
 */
void tlb_flush_by_mmuidx(CPUState *cpu, ...);
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
/**
 * tlb_set_page_with_attrs:
 * @cpu: CPU to add this TLB entry for
 * @vaddr: virtual address of page to add entry for
 * @paddr: physical address of the page
 * @attrs: memory transaction attributes
 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
 * @mmu_idx: MMU index to insert TLB entry for
 * @size: size of the page in bytes
 *
 * Add an entry to this CPU's TLB (a mapping from virtual address
 * @vaddr to physical address @paddr) with the specified memory
 * transaction attributes. This is generally called by the target CPU
 * specific code after it has been called through the tlb_fill()
 * entry point and performed a successful page table walk to find
 * the physical address and attributes for the virtual address
 * which provoked the TLB miss.
 *
 * At most one entry for a given virtual address is permitted. Only a
 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
 * used by tlb_flush_page.
 */
P
Peter Maydell 已提交
179 180 181
void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
                             hwaddr paddr, MemTxAttrs attrs,
                             int prot, int mmu_idx, target_ulong size);
182 183 184 185 186 187 188 189 190
/* tlb_set_page:
 *
 * This function is equivalent to calling tlb_set_page_with_attrs()
 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
 * as a convenience for CPUs which don't use memory transaction attributes.
 */
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
                  hwaddr paddr, int prot,
                  int mmu_idx, target_ulong size);
191
void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
Y
Yongbok Kim 已提交
192 193
void probe_write(CPUArchState *env, target_ulong addr, int mmu_idx,
                 uintptr_t retaddr);
194
#else
195
static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
196 197 198
{
}

199
static inline void tlb_flush(CPUState *cpu, int flush_global)
200 201
{
}
202 203 204 205 206 207 208 209 210

static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
                                            target_ulong addr, ...)
{
}

static inline void tlb_flush_by_mmuidx(CPUState *cpu, ...)
{
}
211
#endif
B
bellard 已提交
212 213 214

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

215 216 217
#define CODE_GEN_PHYS_HASH_BITS     15
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)

218 219 220 221
/* Estimated block size for TB allocation.  */
/* ??? The following is based on a 2015 survey of x86_64 host output.
   Better would seem to be some sort of dynamically sized TB array,
   adapting to the block sizes actually being produced.  */
222
#if defined(CONFIG_SOFTMMU)
223
#define CODE_GEN_AVG_BLOCK_SIZE 400
224
#else
225
#define CODE_GEN_AVG_BLOCK_SIZE 150
226 227
#endif

228 229
#if defined(__arm__) || defined(_ARCH_PPC) \
    || defined(__x86_64__) || defined(__i386__) \
230
    || defined(__sparc__) || defined(__aarch64__) \
231
    || defined(__s390x__) || defined(__mips__) \
232
    || defined(CONFIG_TCG_INTERPRETER)
233
/* NOTE: Direct jump patching must be atomic to be thread-safe. */
234
#define USE_DIRECT_JUMP
B
bellard 已提交
235 236
#endif

P
pbrook 已提交
237
struct TranslationBlock {
238 239
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
240
    uint32_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
241 242
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
243 244
    uint16_t icount;
    uint32_t cflags;    /* compile flags */
P
pbrook 已提交
245 246
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
247
#define CF_NOCACHE     0x10000 /* To be freed after execution */
248
#define CF_USE_ICOUNT  0x20000
249
#define CF_IGNORE_ICOUNT 0x40000 /* Do not generate icount code */
B
bellard 已提交
250

251
    void *tc_ptr;    /* pointer to the translated code */
252
    uint8_t *tc_search;  /* pointer to search data */
253
    /* next matching tb for physical address. */
254
    struct TranslationBlock *phys_hash_next;
255 256
    /* original tb when cflags has CF_NOCACHE */
    struct TranslationBlock *orig_tb;
257 258
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
259
    struct TranslationBlock *page_next[2];
P
Paul Brook 已提交
260
    tb_page_addr_t page_addr[2];
261

262 263 264 265 266 267 268 269 270
    /* The following data are used to directly call another TB from
     * the code of this one. This can be done either by emitting direct or
     * indirect native jump instructions. These jumps are reset so that the TB
     * just continue its execution. The TB can be linked to another one by
     * setting one of the jump targets (or patching the jump instruction). Only
     * two of such jumps are supported.
     */
    uint16_t jmp_reset_offset[2]; /* offset of original jump target */
#define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */
B
bellard 已提交
271
#ifdef USE_DIRECT_JUMP
272
    uint16_t jmp_insn_offset[2]; /* offset of native jump instruction */
B
bellard 已提交
273
#else
274
    uintptr_t jmp_target_addr[2]; /* target address for indirect jump */
B
bellard 已提交
275
#endif
276 277 278 279
    /* Each TB has an assosiated circular list of TBs jumping to this one.
     * jmp_list_first points to the first TB jumping to this one.
     * jmp_list_next is used to point to the next TB in a list.
     * Since each TB can have two jumps, it can participate in two lists.
280 281 282 283
     * jmp_list_first and jmp_list_next are 4-byte aligned pointers to a
     * TranslationBlock structure, but the two least significant bits of
     * them are used to encode which data field of the pointed TB should
     * be used to traverse the list further from that TB:
284 285 286 287
     * 0 => jmp_list_next[0], 1 => jmp_list_next[1], 2 => jmp_list_first.
     * In other words, 0/1 tells which jump is used in the pointed TB,
     * and 2 means that this is a pointer back to the target TB of this list.
     */
288 289
    uintptr_t jmp_list_next[2];
    uintptr_t jmp_list_first;
P
pbrook 已提交
290
};
B
bellard 已提交
291

K
KONRAD Frederic 已提交
292
#include "qemu/thread.h"
293 294 295 296 297 298 299 300 301

typedef struct TBContext TBContext;

struct TBContext {

    TranslationBlock *tbs;
    TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
    int nb_tbs;
    /* any access to the tbs or the page table must use this lock */
K
KONRAD Frederic 已提交
302
    QemuMutex tb_lock;
303 304 305 306 307 308 309 310

    /* statistics */
    int tb_flush_count;
    int tb_phys_invalidate_count;

    int tb_invalidated_flag;
};

P
pbrook 已提交
311
void tb_free(TranslationBlock *tb);
312
void tb_flush(CPUState *cpu);
P
Paul Brook 已提交
313
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
B
bellard 已提交
314

315 316
#if defined(USE_DIRECT_JUMP)

317 318 319 320
#if defined(CONFIG_TCG_INTERPRETER)
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
{
    /* patch the branch destination */
321
    atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
322 323 324
    /* no need to flush icache explicitly */
}
#elif defined(_ARCH_PPC)
325
void ppc_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
M
malc 已提交
326
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
B
bellard 已提交
327
#elif defined(__i386__) || defined(__x86_64__)
328
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
329 330
{
    /* patch the branch destination */
331
    atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
T
ths 已提交
332
    /* no need to flush icache explicitly */
333
}
334 335 336 337 338
#elif defined(__s390x__)
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
{
    /* patch the branch destination */
    intptr_t disp = addr - (jmp_addr - 2);
339
    atomic_set((int32_t *)jmp_addr, disp / 2);
340 341
    /* no need to flush icache explicitly */
}
342 343 344
#elif defined(__aarch64__)
void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
B
balrog 已提交
345
#elif defined(__arm__)
346 347
void arm_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
#define tb_set_jmp_target1 arm_tb_set_jmp_target
348
#elif defined(__sparc__) || defined(__mips__)
349
void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
350 351
#else
#error tb_set_jmp_target1 is missing
352
#endif
B
bellard 已提交
353

354
static inline void tb_set_jmp_target(TranslationBlock *tb,
355
                                     int n, uintptr_t addr)
356
{
357
    uint16_t offset = tb->jmp_insn_offset[n];
358
    tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
359 360
}

B
bellard 已提交
361 362 363
#else

/* set the jump target */
364
static inline void tb_set_jmp_target(TranslationBlock *tb,
365
                                     int n, uintptr_t addr)
B
bellard 已提交
366
{
367
    tb->jmp_target_addr[n] = addr;
B
bellard 已提交
368 369 370 371
}

#endif

372
static inline void tb_add_jump(TranslationBlock *tb, int n,
B
bellard 已提交
373 374
                               TranslationBlock *tb_next)
{
B
bellard 已提交
375
    /* NOTE: this test is only needed for thread safety */
376
    if (!tb->jmp_list_next[n]) {
377 378 379 380 381
        qemu_log_mask_and_addr(CPU_LOG_EXEC, tb->pc,
                               "Linking TBs %p [" TARGET_FMT_lx
                               "] index %d -> %p [" TARGET_FMT_lx "]\n",
                               tb->tc_ptr, tb->pc, n,
                               tb_next->tc_ptr, tb_next->pc);
B
bellard 已提交
382
        /* patch the native jump address */
383
        tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
384

B
bellard 已提交
385
        /* add in TB jmp circular list */
386
        tb->jmp_list_next[n] = tb_next->jmp_list_first;
387
        tb_next->jmp_list_first = (uintptr_t)tb | n;
B
bellard 已提交
388
    }
B
bellard 已提交
389 390
}

391 392
/* GETRA is the true target of the return instruction that we'll execute,
   defined here for simplicity of defining the follow-up macros.  */
393
#if defined(CONFIG_TCG_INTERPRETER)
394
extern uintptr_t tci_tb_ptr;
395 396 397 398 399 400 401 402 403 404 405 406 407
# define GETRA() tci_tb_ptr
#else
# define GETRA() \
    ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
#endif

/* The true return address will often point to a host insn that is part of
   the next translated guest insn.  Adjust the address backward to point to
   the middle of the call insn.  Subtracting one would do the job except for
   several compressed mode architectures (arm, mips) which set the low bit
   to indicate the compressed mode; subtracting two works around that.  It
   is also the case that there are no host isas that contain a call insn
   smaller than 4 bytes, so we don't worry about special-casing this.  */
408
#define GETPC_ADJ   2
409

410 411
#define GETPC()  (GETRA() - GETPC_ADJ)

412
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
413

P
Paolo Bonzini 已提交
414
struct MemoryRegion *iotlb_to_region(CPUState *cpu,
415
                                     hwaddr index, MemTxAttrs attrs);
416

417
void tlb_fill(CPUState *cpu, target_ulong addr, int is_write, int mmu_idx,
418
              uintptr_t retaddr);
B
bellard 已提交
419 420

#endif
421 422

#if defined(CONFIG_USER_ONLY)
423 424 425
void mmap_lock(void);
void mmap_unlock(void);

426
static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
427 428 429 430
{
    return addr;
}
#else
431 432 433
static inline void mmap_lock(void) {}
static inline void mmap_unlock(void) {}

434
/* cputlb.c */
435
tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
436 437 438 439 440 441 442 443

void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);

/* exec.c */
void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);

MemoryRegionSection *
444 445
address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
                                  hwaddr *xlat, hwaddr *plen);
446 447 448 449 450 451 452 453
hwaddr memory_region_section_get_iotlb(CPUState *cpu,
                                       MemoryRegionSection *section,
                                       target_ulong vaddr,
                                       hwaddr paddr, hwaddr xlat,
                                       int prot,
                                       target_ulong *address);
bool memory_region_is_unassigned(MemoryRegion *mr);

454
#endif
B
bellard 已提交
455

456 457 458
/* vl.c */
extern int singlestep;

P
Paolo Bonzini 已提交
459
/* cpu-exec.c, accessed with atomic_mb_read/atomic_mb_set */
P
Paolo Bonzini 已提交
460
extern CPUState *tcg_current_cpu;
P
Paolo Bonzini 已提交
461
extern bool exit_request;
462

463
#endif