exec-all.h 14.0 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef _EXEC_ALL_H_
#define _EXEC_ALL_H_
B
blueswir1 已提交
22 23 24

#include "qemu-common.h"

B
bellard 已提交
25
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26
#define DEBUG_DISAS
B
bellard 已提交
27

P
Paul Brook 已提交
28 29 30 31
/* Page tracking code uses ram addresses in system mode, and virtual
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
   type.  */
#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
32
typedef abi_ulong tb_page_addr_t;
P
Paul Brook 已提交
33 34 35 36
#else
typedef ram_addr_t tb_page_addr_t;
#endif

B
bellard 已提交
37 38 39 40 41 42
/* is_jmp field values */
#define DISAS_NEXT    0 /* next instruction can be analyzed */
#define DISAS_JUMP    1 /* only pc was modified dynamically */
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
#define DISAS_TB_JUMP 3 /* only pc was modified statically */

43
struct TranslationBlock;
P
pbrook 已提交
44
typedef struct TranslationBlock TranslationBlock;
B
bellard 已提交
45 46

/* XXX: make safe guess about sizes */
47
#define MAX_OP_PER_INSTR 266
48 49 50 51 52 53

#if HOST_LONG_BITS == 32
#define MAX_OPC_PARAM_PER_ARG 2
#else
#define MAX_OPC_PARAM_PER_ARG 1
#endif
S
Stefan Weil 已提交
54
#define MAX_OPC_PARAM_IARGS 5
55 56 57 58 59 60 61
#define MAX_OPC_PARAM_OARGS 1
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)

/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
 * and up to 4 + N parameters on 64-bit archs
 * (N = number of input arguments + output arguments).  */
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
62
#define OPC_BUF_SIZE 640
B
bellard 已提交
63 64
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)

P
pbrook 已提交
65
/* Maximum size a TCG op can expand to.  This is complicated because a
66 67
   single op may require several host instructions and register reloads.
   For now take a wild guess at 192 bytes, which should allow at least
P
pbrook 已提交
68
   a couple of fixup instructions per argument.  */
69
#define TCG_MAX_OP_SIZE 192
P
pbrook 已提交
70

P
pbrook 已提交
71
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
B
bellard 已提交
72

73
#include "qemu/log.h"
B
bellard 已提交
74

75 76 77
void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
void gen_intermediate_code_pc(CPUArchState *env, struct TranslationBlock *tb);
void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
78
                          int pc_pos);
A
aurel32 已提交
79

B
bellard 已提交
80
void cpu_gen_init(void);
81
bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
82
void page_size_init(void);
B
Blue Swirl 已提交
83

84
void QEMU_NORETURN cpu_resume_from_signal(CPUState *cpu, void *puc);
85
void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
86
TranslationBlock *tb_gen_code(CPUState *cpu,
P
pbrook 已提交
87 88
                              target_ulong pc, target_ulong cs_base, int flags,
                              int cflags);
89
void cpu_exec_init(CPUState *cpu, Error **errp);
90
void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
91
void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
92

93
#if !defined(CONFIG_USER_ONLY)
94
bool qemu_in_vcpu_thread(void);
95
void cpu_reload_memory_map(CPUState *cpu);
96
void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as);
97
/* cputlb.c */
98 99 100 101 102 103 104 105
/**
 * tlb_flush_page:
 * @cpu: CPU whose TLB should be flushed
 * @addr: virtual address of page to be flushed
 *
 * Flush one page from the TLB of the specified CPU, for all
 * MMU indexes.
 */
106
void tlb_flush_page(CPUState *cpu, target_ulong addr);
107 108 109 110 111 112 113 114 115 116 117
/**
 * tlb_flush:
 * @cpu: CPU whose TLB should be flushed
 * @flush_global: ignored
 *
 * Flush the entire TLB for the specified CPU.
 * The flush_global flag is in theory an indicator of whether the whole
 * TLB should be flushed, or only those entries not marked global.
 * In practice QEMU does not implement any global/not global flag for
 * TLB entries, and the argument is ignored.
 */
118
void tlb_flush(CPUState *cpu, int flush_global);
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
/**
 * tlb_flush_page_by_mmuidx:
 * @cpu: CPU whose TLB should be flushed
 * @addr: virtual address of page to be flushed
 * @...: list of MMU indexes to flush, terminated by a negative value
 *
 * Flush one page from the TLB of the specified CPU, for the specified
 * MMU indexes.
 */
void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr, ...);
/**
 * tlb_flush_by_mmuidx:
 * @cpu: CPU whose TLB should be flushed
 * @...: list of MMU indexes to flush, terminated by a negative value
 *
 * Flush all entries from the TLB of the specified CPU, for the specified
 * MMU indexes.
 */
void tlb_flush_by_mmuidx(CPUState *cpu, ...);
138
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
A
Avi Kivity 已提交
139
                  hwaddr paddr, int prot,
P
Paul Brook 已提交
140
                  int mmu_idx, target_ulong size);
P
Peter Maydell 已提交
141 142 143
void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
                             hwaddr paddr, MemTxAttrs attrs,
                             int prot, int mmu_idx, target_ulong size);
144
void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
Y
Yongbok Kim 已提交
145 146
void probe_write(CPUArchState *env, target_ulong addr, int mmu_idx,
                 uintptr_t retaddr);
147
#else
148
static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
149 150 151
{
}

152
static inline void tlb_flush(CPUState *cpu, int flush_global)
153 154
{
}
155 156 157 158 159 160 161 162 163

static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
                                            target_ulong addr, ...)
{
}

static inline void tlb_flush_by_mmuidx(CPUState *cpu, ...)
{
}
164
#endif
B
bellard 已提交
165 166 167

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

168 169 170 171 172 173 174 175 176 177 178 179
#define CODE_GEN_PHYS_HASH_BITS     15
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)

/* estimated block size for TB allocation */
/* XXX: use a per code average code fragment size and modulate it
   according to the host CPU */
#if defined(CONFIG_SOFTMMU)
#define CODE_GEN_AVG_BLOCK_SIZE 128
#else
#define CODE_GEN_AVG_BLOCK_SIZE 64
#endif

180 181
#if defined(__arm__) || defined(_ARCH_PPC) \
    || defined(__x86_64__) || defined(__i386__) \
182
    || defined(__sparc__) || defined(__aarch64__) \
183
    || defined(__s390x__) || defined(__mips__) \
184
    || defined(CONFIG_TCG_INTERPRETER)
185
#define USE_DIRECT_JUMP
B
bellard 已提交
186 187
#endif

P
pbrook 已提交
188
struct TranslationBlock {
189 190
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
191
    uint64_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
192 193
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
194 195
    uint16_t icount;
    uint32_t cflags;    /* compile flags */
P
pbrook 已提交
196 197
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
198
#define CF_NOCACHE     0x10000 /* To be freed after execution */
199
#define CF_USE_ICOUNT  0x20000
B
bellard 已提交
200

201
    void *tc_ptr;    /* pointer to the translated code */
202
    /* next matching tb for physical address. */
203
    struct TranslationBlock *phys_hash_next;
204 205
    /* original tb when cflags has CF_NOCACHE */
    struct TranslationBlock *orig_tb;
206 207
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
208
    struct TranslationBlock *page_next[2];
P
Paul Brook 已提交
209
    tb_page_addr_t page_addr[2];
210

B
bellard 已提交
211 212 213 214
    /* the following data are used to directly call another TB from
       the code of this one. */
    uint16_t tb_next_offset[2]; /* offset of original jump target */
#ifdef USE_DIRECT_JUMP
215
    uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
B
bellard 已提交
216
#else
217
    uintptr_t tb_next[2]; /* address of jump generated code */
B
bellard 已提交
218 219 220 221 222
#endif
    /* list of TBs jumping to this one. This is a circular list using
       the two least significant bits of the pointers to tell what is
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
       jmp_first */
223
    struct TranslationBlock *jmp_next[2];
B
bellard 已提交
224
    struct TranslationBlock *jmp_first;
P
pbrook 已提交
225
};
B
bellard 已提交
226

K
KONRAD Frederic 已提交
227
#include "qemu/thread.h"
228 229 230 231 232 233 234 235 236

typedef struct TBContext TBContext;

struct TBContext {

    TranslationBlock *tbs;
    TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
    int nb_tbs;
    /* any access to the tbs or the page table must use this lock */
K
KONRAD Frederic 已提交
237
    QemuMutex tb_lock;
238 239 240 241 242 243 244 245

    /* statistics */
    int tb_flush_count;
    int tb_phys_invalidate_count;

    int tb_invalidated_flag;
};

P
pbrook 已提交
246
void tb_free(TranslationBlock *tb);
247
void tb_flush(CPUState *cpu);
P
Paul Brook 已提交
248
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
B
bellard 已提交
249

250 251
#if defined(USE_DIRECT_JUMP)

252 253 254 255 256 257 258 259
#if defined(CONFIG_TCG_INTERPRETER)
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
    /* no need to flush icache explicitly */
}
#elif defined(_ARCH_PPC)
260
void ppc_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
M
malc 已提交
261
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
B
bellard 已提交
262
#elif defined(__i386__) || defined(__x86_64__)
263
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
264 265
{
    /* patch the branch destination */
266
    stl_le_p((void*)jmp_addr, addr - (jmp_addr + 4));
T
ths 已提交
267
    /* no need to flush icache explicitly */
268
}
269 270 271 272 273 274 275 276
#elif defined(__s390x__)
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
{
    /* patch the branch destination */
    intptr_t disp = addr - (jmp_addr - 2);
    stl_be_p((void*)jmp_addr, disp / 2);
    /* no need to flush icache explicitly */
}
277 278 279
#elif defined(__aarch64__)
void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
B
balrog 已提交
280
#elif defined(__arm__)
281
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
B
balrog 已提交
282
{
283
#if !QEMU_GNUC_PREREQ(4, 1)
B
balrog 已提交
284 285 286
    register unsigned long _beg __asm ("a1");
    register unsigned long _end __asm ("a2");
    register unsigned long _flg __asm ("a3");
287
#endif
B
balrog 已提交
288 289

    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
290 291 292
    *(uint32_t *)jmp_addr =
        (*(uint32_t *)jmp_addr & ~0xffffff)
        | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
B
balrog 已提交
293

294
#if QEMU_GNUC_PREREQ(4, 1)
295
    __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
296
#else
B
balrog 已提交
297 298 299 300 301
    /* flush icache */
    _beg = jmp_addr;
    _end = jmp_addr + 4;
    _flg = 0;
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
302
#endif
B
balrog 已提交
303
}
304
#elif defined(__sparc__) || defined(__mips__)
305
void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
306 307
#else
#error tb_set_jmp_target1 is missing
308
#endif
B
bellard 已提交
309

310
static inline void tb_set_jmp_target(TranslationBlock *tb,
311
                                     int n, uintptr_t addr)
312
{
313 314
    uint16_t offset = tb->tb_jmp_offset[n];
    tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
315 316
}

B
bellard 已提交
317 318 319
#else

/* set the jump target */
320
static inline void tb_set_jmp_target(TranslationBlock *tb,
321
                                     int n, uintptr_t addr)
B
bellard 已提交
322
{
323
    tb->tb_next[n] = addr;
B
bellard 已提交
324 325 326 327
}

#endif

328
static inline void tb_add_jump(TranslationBlock *tb, int n,
B
bellard 已提交
329 330
                               TranslationBlock *tb_next)
{
B
bellard 已提交
331 332 333
    /* NOTE: this test is only needed for thread safety */
    if (!tb->jmp_next[n]) {
        /* patch the native jump address */
334
        tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
335

B
bellard 已提交
336 337
        /* add in TB jmp circular list */
        tb->jmp_next[n] = tb_next->jmp_first;
338
        tb_next->jmp_first = (TranslationBlock *)((uintptr_t)(tb) | (n));
B
bellard 已提交
339
    }
B
bellard 已提交
340 341
}

342 343
/* GETRA is the true target of the return instruction that we'll execute,
   defined here for simplicity of defining the follow-up macros.  */
344
#if defined(CONFIG_TCG_INTERPRETER)
345
extern uintptr_t tci_tb_ptr;
346 347 348 349 350 351 352 353 354 355 356 357 358
# define GETRA() tci_tb_ptr
#else
# define GETRA() \
    ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
#endif

/* The true return address will often point to a host insn that is part of
   the next translated guest insn.  Adjust the address backward to point to
   the middle of the call insn.  Subtracting one would do the job except for
   several compressed mode architectures (arm, mips) which set the low bit
   to indicate the compressed mode; subtracting two works around that.  It
   is also the case that there are no host isas that contain a call insn
   smaller than 4 bytes, so we don't worry about special-casing this.  */
359
#define GETPC_ADJ   2
360

361 362
#define GETPC()  (GETRA() - GETPC_ADJ)

363
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
364

365
void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align));
366

P
Paolo Bonzini 已提交
367 368
struct MemoryRegion *iotlb_to_region(CPUState *cpu,
                                     hwaddr index);
369

370
void tlb_fill(CPUState *cpu, target_ulong addr, int is_write, int mmu_idx,
371
              uintptr_t retaddr);
B
bellard 已提交
372 373

#endif
374 375

#if defined(CONFIG_USER_ONLY)
376 377 378
void mmap_lock(void);
void mmap_unlock(void);

379
static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
380 381 382 383
{
    return addr;
}
#else
384 385 386
static inline void mmap_lock(void) {}
static inline void mmap_unlock(void) {}

387
/* cputlb.c */
388
tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406

void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);

/* exec.c */
void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);

MemoryRegionSection *
address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr, hwaddr *xlat,
                                  hwaddr *plen);
hwaddr memory_region_section_get_iotlb(CPUState *cpu,
                                       MemoryRegionSection *section,
                                       target_ulong vaddr,
                                       hwaddr paddr, hwaddr xlat,
                                       int prot,
                                       target_ulong *address);
bool memory_region_is_unassigned(MemoryRegion *mr);

407
#endif
B
bellard 已提交
408

409 410 411
/* vl.c */
extern int singlestep;

P
Paolo Bonzini 已提交
412
/* cpu-exec.c, accessed with atomic_mb_read/atomic_mb_set */
P
Paolo Bonzini 已提交
413
extern CPUState *tcg_current_cpu;
P
Paolo Bonzini 已提交
414
extern bool exit_request;
415

L
Li Zhijian 已提交
416 417 418
#if !defined(CONFIG_USER_ONLY)
void migration_bitmap_extend(ram_addr_t old, ram_addr_t new);
#endif
419
#endif