exec-all.h 14.8 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef _EXEC_ALL_H_
#define _EXEC_ALL_H_
B
blueswir1 已提交
22 23 24

#include "qemu-common.h"

B
bellard 已提交
25
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26
#define DEBUG_DISAS
B
bellard 已提交
27

P
Paul Brook 已提交
28 29 30 31
/* Page tracking code uses ram addresses in system mode, and virtual
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
   type.  */
#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
32
typedef abi_ulong tb_page_addr_t;
P
Paul Brook 已提交
33 34 35 36
#else
typedef ram_addr_t tb_page_addr_t;
#endif

B
bellard 已提交
37 38 39 40 41 42
/* is_jmp field values */
#define DISAS_NEXT    0 /* next instruction can be analyzed */
#define DISAS_JUMP    1 /* only pc was modified dynamically */
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
#define DISAS_TB_JUMP 3 /* only pc was modified statically */

43
struct TranslationBlock;
P
pbrook 已提交
44
typedef struct TranslationBlock TranslationBlock;
B
bellard 已提交
45 46

/* XXX: make safe guess about sizes */
47
#define MAX_OP_PER_INSTR 208
48 49 50 51 52 53

#if HOST_LONG_BITS == 32
#define MAX_OPC_PARAM_PER_ARG 2
#else
#define MAX_OPC_PARAM_PER_ARG 1
#endif
S
Stefan Weil 已提交
54
#define MAX_OPC_PARAM_IARGS 5
55 56 57 58 59 60 61
#define MAX_OPC_PARAM_OARGS 1
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)

/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
 * and up to 4 + N parameters on 64-bit archs
 * (N = number of input arguments + output arguments).  */
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
62
#define OPC_BUF_SIZE 640
B
bellard 已提交
63 64
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)

P
pbrook 已提交
65
/* Maximum size a TCG op can expand to.  This is complicated because a
66 67
   single op may require several host instructions and register reloads.
   For now take a wild guess at 192 bytes, which should allow at least
P
pbrook 已提交
68
   a couple of fixup instructions per argument.  */
69
#define TCG_MAX_OP_SIZE 192
P
pbrook 已提交
70

P
pbrook 已提交
71
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
B
bellard 已提交
72

73
#include "qemu/log.h"
B
bellard 已提交
74

75 76 77
void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
void gen_intermediate_code_pc(CPUArchState *env, struct TranslationBlock *tb);
void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
78
                          int pc_pos);
A
aurel32 已提交
79

B
bellard 已提交
80
void cpu_gen_init(void);
81
int cpu_gen_code(CPUArchState *env, struct TranslationBlock *tb,
82
                 int *gen_code_size_ptr);
B
Blue Swirl 已提交
83 84
bool cpu_restore_state(CPUArchState *env, uintptr_t searched_pc);

85
void QEMU_NORETURN cpu_resume_from_signal(CPUArchState *env1, void *puc);
86
void QEMU_NORETURN cpu_io_recompile(CPUArchState *env, uintptr_t retaddr);
87
TranslationBlock *tb_gen_code(CPUArchState *env, 
P
pbrook 已提交
88 89
                              target_ulong pc, target_ulong cs_base, int flags,
                              int cflags);
90 91
void cpu_exec_init(CPUArchState *env);
void QEMU_NORETURN cpu_loop_exit(CPUArchState *env1);
92
int page_unprotect(target_ulong address, uintptr_t pc, void *puc);
P
Paul Brook 已提交
93
void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
94
                                   int is_cpu_write_access);
95 96
void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
                              int is_cpu_write_access);
97 98
#if !defined(CONFIG_USER_ONLY)
/* cputlb.c */
99 100 101
void tlb_flush_page(CPUArchState *env, target_ulong addr);
void tlb_flush(CPUArchState *env, int flush_global);
void tlb_set_page(CPUArchState *env, target_ulong vaddr,
A
Avi Kivity 已提交
102
                  hwaddr paddr, int prot,
P
Paul Brook 已提交
103
                  int mmu_idx, target_ulong size);
A
Avi Kivity 已提交
104
void tb_invalidate_phys_addr(hwaddr addr);
105 106 107 108 109 110 111 112
#else
static inline void tlb_flush_page(CPUArchState *env, target_ulong addr)
{
}

static inline void tlb_flush(CPUArchState *env, int flush_global)
{
}
113
#endif
B
bellard 已提交
114 115 116

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

117 118 119 120 121 122 123 124 125 126 127 128
#define CODE_GEN_PHYS_HASH_BITS     15
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)

/* estimated block size for TB allocation */
/* XXX: use a per code average code fragment size and modulate it
   according to the host CPU */
#if defined(CONFIG_SOFTMMU)
#define CODE_GEN_AVG_BLOCK_SIZE 128
#else
#define CODE_GEN_AVG_BLOCK_SIZE 64
#endif

129 130
#if defined(__arm__) || defined(_ARCH_PPC) \
    || defined(__x86_64__) || defined(__i386__) \
131
    || defined(__sparc__) || defined(__aarch64__) \
132
    || defined(CONFIG_TCG_INTERPRETER)
133
#define USE_DIRECT_JUMP
B
bellard 已提交
134 135
#endif

P
pbrook 已提交
136
struct TranslationBlock {
137 138
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
139
    uint64_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
140 141
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
B
bellard 已提交
142
    uint16_t cflags;    /* compile flags */
P
pbrook 已提交
143 144
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
B
bellard 已提交
145

B
bellard 已提交
146
    uint8_t *tc_ptr;    /* pointer to the translated code */
147
    /* next matching tb for physical address. */
148
    struct TranslationBlock *phys_hash_next;
149 150
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
151
    struct TranslationBlock *page_next[2];
P
Paul Brook 已提交
152
    tb_page_addr_t page_addr[2];
153

B
bellard 已提交
154 155 156 157
    /* the following data are used to directly call another TB from
       the code of this one. */
    uint16_t tb_next_offset[2]; /* offset of original jump target */
#ifdef USE_DIRECT_JUMP
158
    uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
B
bellard 已提交
159
#else
160
    uintptr_t tb_next[2]; /* address of jump generated code */
B
bellard 已提交
161 162 163 164 165
#endif
    /* list of TBs jumping to this one. This is a circular list using
       the two least significant bits of the pointers to tell what is
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
       jmp_first */
166
    struct TranslationBlock *jmp_next[2];
B
bellard 已提交
167
    struct TranslationBlock *jmp_first;
P
pbrook 已提交
168 169
    uint32_t icount;
};
B
bellard 已提交
170

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
#include "exec/spinlock.h"

typedef struct TBContext TBContext;

struct TBContext {

    TranslationBlock *tbs;
    TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
    int nb_tbs;
    /* any access to the tbs or the page table must use this lock */
    spinlock_t tb_lock;

    /* statistics */
    int tb_flush_count;
    int tb_phys_invalidate_count;

    int tb_invalidated_flag;
};

190 191 192 193
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
{
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
194
    return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
195 196
}

197
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
B
bellard 已提交
198
{
199 200
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
201 202
    return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
	    | (tmp & TB_JMP_ADDR_MASK));
B
bellard 已提交
203 204
}

P
Paul Brook 已提交
205
static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
206
{
A
Aurelien Jarno 已提交
207
    return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
208 209
}

P
pbrook 已提交
210
void tb_free(TranslationBlock *tb);
211
void tb_flush(CPUArchState *env);
P
Paul Brook 已提交
212
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
B
bellard 已提交
213

214 215
#if defined(USE_DIRECT_JUMP)

216 217 218 219 220 221 222 223
#if defined(CONFIG_TCG_INTERPRETER)
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
    /* no need to flush icache explicitly */
}
#elif defined(_ARCH_PPC)
224
void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
M
malc 已提交
225
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
B
bellard 已提交
226
#elif defined(__i386__) || defined(__x86_64__)
227
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
228 229 230
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
T
ths 已提交
231
    /* no need to flush icache explicitly */
232
}
233 234 235
#elif defined(__aarch64__)
void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
B
balrog 已提交
236
#elif defined(__arm__)
237
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
B
balrog 已提交
238
{
239
#if !QEMU_GNUC_PREREQ(4, 1)
B
balrog 已提交
240 241 242
    register unsigned long _beg __asm ("a1");
    register unsigned long _end __asm ("a2");
    register unsigned long _flg __asm ("a3");
243
#endif
B
balrog 已提交
244 245

    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
246 247 248
    *(uint32_t *)jmp_addr =
        (*(uint32_t *)jmp_addr & ~0xffffff)
        | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
B
balrog 已提交
249

250
#if QEMU_GNUC_PREREQ(4, 1)
251
    __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
252
#else
B
balrog 已提交
253 254 255 256 257
    /* flush icache */
    _beg = jmp_addr;
    _end = jmp_addr + 4;
    _flg = 0;
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
258
#endif
B
balrog 已提交
259
}
260 261
#elif defined(__sparc__)
void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
262 263
#else
#error tb_set_jmp_target1 is missing
264
#endif
B
bellard 已提交
265

266
static inline void tb_set_jmp_target(TranslationBlock *tb,
267
                                     int n, uintptr_t addr)
268
{
269 270
    uint16_t offset = tb->tb_jmp_offset[n];
    tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
271 272
}

B
bellard 已提交
273 274 275
#else

/* set the jump target */
276
static inline void tb_set_jmp_target(TranslationBlock *tb,
277
                                     int n, uintptr_t addr)
B
bellard 已提交
278
{
279
    tb->tb_next[n] = addr;
B
bellard 已提交
280 281 282 283
}

#endif

284
static inline void tb_add_jump(TranslationBlock *tb, int n,
B
bellard 已提交
285 286
                               TranslationBlock *tb_next)
{
B
bellard 已提交
287 288 289
    /* NOTE: this test is only needed for thread safety */
    if (!tb->jmp_next[n]) {
        /* patch the native jump address */
290
        tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
291

B
bellard 已提交
292 293
        /* add in TB jmp circular list */
        tb->jmp_next[n] = tb_next->jmp_first;
294
        tb_next->jmp_first = (TranslationBlock *)((uintptr_t)(tb) | (n));
B
bellard 已提交
295
    }
B
bellard 已提交
296 297
}

298 299
/* The return address may point to the start of the next instruction.
   Subtracting one gets us the call instruction itself.  */
300
#if defined(CONFIG_TCG_INTERPRETER)
301
extern uintptr_t tci_tb_ptr;
S
Stefan Weil 已提交
302
# define GETPC() tci_tb_ptr
303
#elif defined(__s390__) && !defined(__s390x__)
304
# define GETPC() \
305
    (((uintptr_t)__builtin_return_address(0) & 0x7fffffffUL) - 1)
306 307 308
#elif defined(__arm__)
/* Thumb return addresses have the low bit set, so we need to subtract two.
   This is still safe in ARM mode because instructions are 4 bytes.  */
309
# define GETPC() ((uintptr_t)__builtin_return_address(0) - 2)
310
#else
311
# define GETPC() ((uintptr_t)__builtin_return_address(0) - 1)
312 313
#endif

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
#if defined(CONFIG_QEMU_LDST_OPTIMIZATION) && defined(CONFIG_SOFTMMU)
/* qemu_ld/st optimization split code generation to fast and slow path, thus,
   it needs special handling for an MMU helper which is called from the slow
   path, to get the fast path's pc without any additional argument.
   It uses a tricky solution which embeds the fast path pc into the slow path.

   Code flow in slow path:
   (1) pre-process
   (2) call MMU helper
   (3) jump to (5)
   (4) fast path information (implementation specific)
   (5) post-process (e.g. stack adjust)
   (6) jump to corresponding code of the next of fast path
 */
# if defined(__i386__) || defined(__x86_64__)
329
#  define GETPC_EXT()  GETPC()
M
malc 已提交
330 331
# elif defined (_ARCH_PPC) && !defined (_ARCH_PPC64)
#  define GETRA() ((uintptr_t)__builtin_return_address(0))
332
#  define GETPC_LDST() ((uintptr_t) ((*(int32_t *)(GETRA() - 4)) - 1))
333 334 335 336 337 338 339 340 341 342 343 344 345
# elif defined(__arm__)
/* We define two insns between the return address and the branch back to
   straight-line.  Find and decode that branch insn.  */
#  define GETRA()       ((uintptr_t)__builtin_return_address(0))
#  define GETPC_LDST()  tcg_getpc_ldst(GETRA())
static inline uintptr_t tcg_getpc_ldst(uintptr_t ra)
{
    int32_t b;
    ra += 8;                    /* skip the two insns */
    b = *(int32_t *)ra;         /* load the branch insn */
    b = (b << 8) >> (8 - 2);    /* extract the displacement */
    ra += 8;                    /* branches are relative to pc+8 */
    ra += b;                    /* apply the displacement */
346 347 348 349
    ra -= 4;                    /* return a pointer into the current opcode,
                                   not the start of the next opcode  */
    return ra;
}
350
# elif defined(__aarch64__)
351 352 353 354 355 356 357 358 359
#  define GETRA()       ((uintptr_t)__builtin_return_address(0))
#  define GETPC_LDST()  tcg_getpc_ldst(GETRA())
static inline uintptr_t tcg_getpc_ldst(uintptr_t ra)
{
    int32_t b;
    ra += 4;                    /* skip one instruction */
    b = *(int32_t *)ra;         /* load the branch insn */
    b = (b << 6) >> (6 - 2);    /* extract the displacement */
    ra += b;                    /* apply the displacement  */
360 361 362 363
    ra -= 4;                    /* return a pointer into the current opcode,
                                   not the start of the next opcode  */
    return ra;
}
364 365 366 367
# else
#  error "CONFIG_QEMU_LDST_OPTIMIZATION needs GETPC_LDST() implementation!"
# endif
bool is_tcg_gen_code(uintptr_t pc_ptr);
368 369 370
# ifndef GETPC_EXT
#  define GETPC_EXT() (is_tcg_gen_code(GETRA()) ? GETPC_LDST() : GETPC())
# endif
371 372 373 374
#else
# define GETPC_EXT() GETPC()
#endif

375
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
376

A
Avi Kivity 已提交
377
struct MemoryRegion *iotlb_to_region(hwaddr index);
378 379 380
bool io_mem_read(struct MemoryRegion *mr, hwaddr addr,
                 uint64_t *pvalue, unsigned size);
bool io_mem_write(struct MemoryRegion *mr, hwaddr addr,
381
                  uint64_t value, unsigned size);
382

383
void tlb_fill(CPUArchState *env1, target_ulong addr, int is_write, int mmu_idx,
384
              uintptr_t retaddr);
B
bellard 已提交
385

386
#include "exec/softmmu_defs.h"
387

388
#define ACCESS_TYPE (NB_MMU_MODES + 1)
B
bellard 已提交
389 390 391
#define MEMSUFFIX _code

#define DATA_SIZE 1
392
#include "exec/softmmu_header.h"
B
bellard 已提交
393 394

#define DATA_SIZE 2
395
#include "exec/softmmu_header.h"
B
bellard 已提交
396 397

#define DATA_SIZE 4
398
#include "exec/softmmu_header.h"
B
bellard 已提交
399

B
bellard 已提交
400
#define DATA_SIZE 8
401
#include "exec/softmmu_header.h"
B
bellard 已提交
402

B
bellard 已提交
403 404 405 406
#undef ACCESS_TYPE
#undef MEMSUFFIX

#endif
407 408

#if defined(CONFIG_USER_ONLY)
409
static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
410 411 412 413
{
    return addr;
}
#else
414
/* cputlb.c */
415
tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
416
#endif
B
bellard 已提交
417

418
typedef void (CPUDebugExcpHandler)(CPUArchState *env);
A
aliguori 已提交
419

420
void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
421 422 423 424

/* vl.c */
extern int singlestep;

425 426 427
/* cpu-exec.c */
extern volatile sig_atomic_t exit_request;

P
Paolo Bonzini 已提交
428 429
/* Deterministic execution requires that IO only be performed on the last
   instruction of a TB so that interrupts take effect immediately.  */
430
static inline int can_do_io(CPUArchState *env)
P
Paolo Bonzini 已提交
431
{
432 433
    CPUState *cpu = ENV_GET_CPU(env);

P
Paolo Bonzini 已提交
434 435 436 437
    if (!use_icount) {
        return 1;
    }
    /* If not executing code then assume we are ok.  */
438
    if (cpu->current_tb == NULL) {
P
Paolo Bonzini 已提交
439 440 441 442 443
        return 1;
    }
    return env->can_do_io != 0;
}

444
#endif