exec-all.h 13.2 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef _EXEC_ALL_H_
#define _EXEC_ALL_H_
B
blueswir1 已提交
22 23 24

#include "qemu-common.h"

B
bellard 已提交
25
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26
#define DEBUG_DISAS
B
bellard 已提交
27

P
Paul Brook 已提交
28 29 30 31
/* Page tracking code uses ram addresses in system mode, and virtual
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
   type.  */
#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
32
typedef abi_ulong tb_page_addr_t;
P
Paul Brook 已提交
33 34 35 36
#else
typedef ram_addr_t tb_page_addr_t;
#endif

B
bellard 已提交
37 38 39 40 41 42
/* is_jmp field values */
#define DISAS_NEXT    0 /* next instruction can be analyzed */
#define DISAS_JUMP    1 /* only pc was modified dynamically */
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
#define DISAS_TB_JUMP 3 /* only pc was modified statically */

43
struct TranslationBlock;
P
pbrook 已提交
44
typedef struct TranslationBlock TranslationBlock;
B
bellard 已提交
45 46

/* XXX: make safe guess about sizes */
47
#define MAX_OP_PER_INSTR 208
48 49 50 51 52 53

#if HOST_LONG_BITS == 32
#define MAX_OPC_PARAM_PER_ARG 2
#else
#define MAX_OPC_PARAM_PER_ARG 1
#endif
S
Stefan Weil 已提交
54
#define MAX_OPC_PARAM_IARGS 5
55 56 57 58 59 60 61
#define MAX_OPC_PARAM_OARGS 1
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)

/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
 * and up to 4 + N parameters on 64-bit archs
 * (N = number of input arguments + output arguments).  */
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
62
#define OPC_BUF_SIZE 640
B
bellard 已提交
63 64
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)

P
pbrook 已提交
65
/* Maximum size a TCG op can expand to.  This is complicated because a
66 67
   single op may require several host instructions and register reloads.
   For now take a wild guess at 192 bytes, which should allow at least
P
pbrook 已提交
68
   a couple of fixup instructions per argument.  */
69
#define TCG_MAX_OP_SIZE 192
P
pbrook 已提交
70

P
pbrook 已提交
71
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
B
bellard 已提交
72

73
#include "qemu/log.h"
B
bellard 已提交
74

75 76 77
void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
void gen_intermediate_code_pc(CPUArchState *env, struct TranslationBlock *tb);
void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
78
                          int pc_pos);
A
aurel32 已提交
79

B
bellard 已提交
80
void cpu_gen_init(void);
81
int cpu_gen_code(CPUArchState *env, struct TranslationBlock *tb,
82
                 int *gen_code_size_ptr);
83
bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
84
void page_size_init(void);
B
Blue Swirl 已提交
85

86
void QEMU_NORETURN cpu_resume_from_signal(CPUState *cpu, void *puc);
87
void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
88
TranslationBlock *tb_gen_code(CPUState *cpu,
P
pbrook 已提交
89 90
                              target_ulong pc, target_ulong cs_base, int flags,
                              int cflags);
91
void cpu_exec_init(CPUArchState *env);
92
void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
93
int page_unprotect(target_ulong address, uintptr_t pc, void *puc);
P
Paul Brook 已提交
94
void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
95
                                   int is_cpu_write_access);
96 97
void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
                              int is_cpu_write_access);
98
#if !defined(CONFIG_USER_ONLY)
99
void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as);
100
/* cputlb.c */
101
void tlb_flush_page(CPUState *cpu, target_ulong addr);
102
void tlb_flush(CPUState *cpu, int flush_global);
103
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
A
Avi Kivity 已提交
104
                  hwaddr paddr, int prot,
P
Paul Brook 已提交
105
                  int mmu_idx, target_ulong size);
106
void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
107
#else
108
static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
109 110 111
{
}

112
static inline void tlb_flush(CPUState *cpu, int flush_global)
113 114
{
}
115
#endif
B
bellard 已提交
116 117 118

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

119 120 121 122 123 124 125 126 127 128 129 130
#define CODE_GEN_PHYS_HASH_BITS     15
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)

/* estimated block size for TB allocation */
/* XXX: use a per code average code fragment size and modulate it
   according to the host CPU */
#if defined(CONFIG_SOFTMMU)
#define CODE_GEN_AVG_BLOCK_SIZE 128
#else
#define CODE_GEN_AVG_BLOCK_SIZE 64
#endif

131 132
#if defined(__arm__) || defined(_ARCH_PPC) \
    || defined(__x86_64__) || defined(__i386__) \
133
    || defined(__sparc__) || defined(__aarch64__) \
134
    || defined(CONFIG_TCG_INTERPRETER)
135
#define USE_DIRECT_JUMP
B
bellard 已提交
136 137
#endif

P
pbrook 已提交
138
struct TranslationBlock {
139 140
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
141
    uint64_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
142 143
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
B
bellard 已提交
144
    uint16_t cflags;    /* compile flags */
P
pbrook 已提交
145 146
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
B
bellard 已提交
147

B
bellard 已提交
148
    uint8_t *tc_ptr;    /* pointer to the translated code */
149
    /* next matching tb for physical address. */
150
    struct TranslationBlock *phys_hash_next;
151 152
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
153
    struct TranslationBlock *page_next[2];
P
Paul Brook 已提交
154
    tb_page_addr_t page_addr[2];
155

B
bellard 已提交
156 157 158 159
    /* the following data are used to directly call another TB from
       the code of this one. */
    uint16_t tb_next_offset[2]; /* offset of original jump target */
#ifdef USE_DIRECT_JUMP
160
    uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
B
bellard 已提交
161
#else
162
    uintptr_t tb_next[2]; /* address of jump generated code */
B
bellard 已提交
163 164 165 166 167
#endif
    /* list of TBs jumping to this one. This is a circular list using
       the two least significant bits of the pointers to tell what is
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
       jmp_first */
168
    struct TranslationBlock *jmp_next[2];
B
bellard 已提交
169
    struct TranslationBlock *jmp_first;
P
pbrook 已提交
170 171
    uint32_t icount;
};
B
bellard 已提交
172

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
#include "exec/spinlock.h"

typedef struct TBContext TBContext;

struct TBContext {

    TranslationBlock *tbs;
    TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
    int nb_tbs;
    /* any access to the tbs or the page table must use this lock */
    spinlock_t tb_lock;

    /* statistics */
    int tb_flush_count;
    int tb_phys_invalidate_count;

    int tb_invalidated_flag;
};

192 193 194 195
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
{
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
196
    return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
197 198
}

199
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
B
bellard 已提交
200
{
201 202
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
203 204
    return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
	    | (tmp & TB_JMP_ADDR_MASK));
B
bellard 已提交
205 206
}

P
Paul Brook 已提交
207
static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
208
{
A
Aurelien Jarno 已提交
209
    return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
210 211
}

P
pbrook 已提交
212
void tb_free(TranslationBlock *tb);
213
void tb_flush(CPUArchState *env);
P
Paul Brook 已提交
214
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
B
bellard 已提交
215

216 217
#if defined(USE_DIRECT_JUMP)

218 219 220 221 222 223 224 225
#if defined(CONFIG_TCG_INTERPRETER)
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
    /* no need to flush icache explicitly */
}
#elif defined(_ARCH_PPC)
226
void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
M
malc 已提交
227
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
B
bellard 已提交
228
#elif defined(__i386__) || defined(__x86_64__)
229
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
230 231 232
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
T
ths 已提交
233
    /* no need to flush icache explicitly */
234
}
235 236 237
#elif defined(__aarch64__)
void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
B
balrog 已提交
238
#elif defined(__arm__)
239
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
B
balrog 已提交
240
{
241
#if !QEMU_GNUC_PREREQ(4, 1)
B
balrog 已提交
242 243 244
    register unsigned long _beg __asm ("a1");
    register unsigned long _end __asm ("a2");
    register unsigned long _flg __asm ("a3");
245
#endif
B
balrog 已提交
246 247

    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
248 249 250
    *(uint32_t *)jmp_addr =
        (*(uint32_t *)jmp_addr & ~0xffffff)
        | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
B
balrog 已提交
251

252
#if QEMU_GNUC_PREREQ(4, 1)
253
    __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
254
#else
B
balrog 已提交
255 256 257 258 259
    /* flush icache */
    _beg = jmp_addr;
    _end = jmp_addr + 4;
    _flg = 0;
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
260
#endif
B
balrog 已提交
261
}
262 263
#elif defined(__sparc__)
void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
264 265
#else
#error tb_set_jmp_target1 is missing
266
#endif
B
bellard 已提交
267

268
static inline void tb_set_jmp_target(TranslationBlock *tb,
269
                                     int n, uintptr_t addr)
270
{
271 272
    uint16_t offset = tb->tb_jmp_offset[n];
    tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
273 274
}

B
bellard 已提交
275 276 277
#else

/* set the jump target */
278
static inline void tb_set_jmp_target(TranslationBlock *tb,
279
                                     int n, uintptr_t addr)
B
bellard 已提交
280
{
281
    tb->tb_next[n] = addr;
B
bellard 已提交
282 283 284 285
}

#endif

286
static inline void tb_add_jump(TranslationBlock *tb, int n,
B
bellard 已提交
287 288
                               TranslationBlock *tb_next)
{
B
bellard 已提交
289 290 291
    /* NOTE: this test is only needed for thread safety */
    if (!tb->jmp_next[n]) {
        /* patch the native jump address */
292
        tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
293

B
bellard 已提交
294 295
        /* add in TB jmp circular list */
        tb->jmp_next[n] = tb_next->jmp_first;
296
        tb_next->jmp_first = (TranslationBlock *)((uintptr_t)(tb) | (n));
B
bellard 已提交
297
    }
B
bellard 已提交
298 299
}

300 301
/* GETRA is the true target of the return instruction that we'll execute,
   defined here for simplicity of defining the follow-up macros.  */
302
#if defined(CONFIG_TCG_INTERPRETER)
303
extern uintptr_t tci_tb_ptr;
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
# define GETRA() tci_tb_ptr
#else
# define GETRA() \
    ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
#endif

/* The true return address will often point to a host insn that is part of
   the next translated guest insn.  Adjust the address backward to point to
   the middle of the call insn.  Subtracting one would do the job except for
   several compressed mode architectures (arm, mips) which set the low bit
   to indicate the compressed mode; subtracting two works around that.  It
   is also the case that there are no host isas that contain a call insn
   smaller than 4 bytes, so we don't worry about special-casing this.  */
#if defined(CONFIG_TCG_INTERPRETER)
# define GETPC_ADJ   0
319
#else
320
# define GETPC_ADJ   2
321 322
#endif

323 324
#define GETPC()  (GETRA() - GETPC_ADJ)

325
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
326

327
void phys_mem_set_alloc(void *(*alloc)(size_t));
328

329
struct MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index);
330 331 332
bool io_mem_read(struct MemoryRegion *mr, hwaddr addr,
                 uint64_t *pvalue, unsigned size);
bool io_mem_write(struct MemoryRegion *mr, hwaddr addr,
333
                  uint64_t value, unsigned size);
334

335
void tlb_fill(CPUState *cpu, target_ulong addr, int is_write, int mmu_idx,
336
              uintptr_t retaddr);
B
bellard 已提交
337

R
Richard Henderson 已提交
338 339 340 341
uint8_t helper_ldb_cmmu(CPUArchState *env, target_ulong addr, int mmu_idx);
uint16_t helper_ldw_cmmu(CPUArchState *env, target_ulong addr, int mmu_idx);
uint32_t helper_ldl_cmmu(CPUArchState *env, target_ulong addr, int mmu_idx);
uint64_t helper_ldq_cmmu(CPUArchState *env, target_ulong addr, int mmu_idx);
342

343
#define ACCESS_TYPE (NB_MMU_MODES + 1)
B
bellard 已提交
344 345 346
#define MEMSUFFIX _code

#define DATA_SIZE 1
347
#include "exec/softmmu_header.h"
B
bellard 已提交
348 349

#define DATA_SIZE 2
350
#include "exec/softmmu_header.h"
B
bellard 已提交
351 352

#define DATA_SIZE 4
353
#include "exec/softmmu_header.h"
B
bellard 已提交
354

B
bellard 已提交
355
#define DATA_SIZE 8
356
#include "exec/softmmu_header.h"
B
bellard 已提交
357

B
bellard 已提交
358 359 360 361
#undef ACCESS_TYPE
#undef MEMSUFFIX

#endif
362 363

#if defined(CONFIG_USER_ONLY)
364
static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
365 366 367 368
{
    return addr;
}
#else
369
/* cputlb.c */
370
tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
371
#endif
B
bellard 已提交
372

373
typedef void (CPUDebugExcpHandler)(CPUArchState *env);
A
aliguori 已提交
374

375
void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
376 377 378 379

/* vl.c */
extern int singlestep;

380 381 382
/* cpu-exec.c */
extern volatile sig_atomic_t exit_request;

383 384 385 386 387 388 389 390 391 392
/**
 * cpu_can_do_io:
 * @cpu: The CPU for which to check IO.
 *
 * Deterministic execution requires that IO only be performed on the last
 * instruction of a TB so that interrupts take effect immediately.
 *
 * Returns: %true if memory-mapped IO is safe, %false otherwise.
 */
static inline bool cpu_can_do_io(CPUState *cpu)
P
Paolo Bonzini 已提交
393 394
{
    if (!use_icount) {
395
        return true;
P
Paolo Bonzini 已提交
396 397
    }
    /* If not executing code then assume we are ok.  */
398
    if (cpu->current_tb == NULL) {
399
        return true;
P
Paolo Bonzini 已提交
400
    }
401
    return cpu->can_do_io != 0;
P
Paolo Bonzini 已提交
402 403
}

404
#endif