helper.c 93.8 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation helpers for qemu.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
B
bellard 已提交
19
 */
20 21 22 23 24 25 26 27 28 29
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>
#include <assert.h>

#include "cpu.h"
#include "exec-all.h"
30
#include "helper_regs.h"
31
#include "qemu-common.h"
A
aurel32 已提交
32
#include "kvm.h"
33 34 35

//#define DEBUG_MMU
//#define DEBUG_BATS
36
//#define DEBUG_SLB
37
//#define DEBUG_SOFTWARE_TLB
38
//#define DUMP_PAGE_TABLES
39
//#define DEBUG_EXCEPTIONS
40
//#define FLUSH_ALL_TLBS
41

42
#ifdef DEBUG_MMU
43 44
#  define LOG_MMU(...) qemu_log(__VA_ARGS__)
#  define LOG_MMU_STATE(env) log_cpu_state((env), 0)
45 46 47 48 49 50 51
#else
#  define LOG_MMU(...) do { } while (0)
#  define LOG_MMU_STATE(...) do { } while (0)
#endif


#ifdef DEBUG_SOFTWARE_TLB
52
#  define LOG_SWTLB(...) qemu_log(__VA_ARGS__)
53 54 55 56 57
#else
#  define LOG_SWTLB(...) do { } while (0)
#endif

#ifdef DEBUG_BATS
58
#  define LOG_BATS(...) qemu_log(__VA_ARGS__)
59 60 61 62 63
#else
#  define LOG_BATS(...) do { } while (0)
#endif

#ifdef DEBUG_SLB
64
#  define LOG_SLB(...) qemu_log(__VA_ARGS__)
65 66 67 68 69
#else
#  define LOG_SLB(...) do { } while (0)
#endif

#ifdef DEBUG_EXCEPTIONS
70
#  define LOG_EXCP(...) qemu_log(__VA_ARGS__)
71 72 73 74 75
#else
#  define LOG_EXCP(...) do { } while (0)
#endif


76
/*****************************************************************************/
77
/* PowerPC MMU emulation */
78

79
#if defined(CONFIG_USER_ONLY)
80
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
81
                              int mmu_idx, int is_softmmu)
82 83
{
    int exception, error_code;
84

85
    if (rw == 2) {
86
        exception = POWERPC_EXCP_ISI;
87
        error_code = 0x40000000;
88
    } else {
89
        exception = POWERPC_EXCP_DSI;
90
        error_code = 0x40000000;
91 92 93 94 95 96 97
        if (rw)
            error_code |= 0x02000000;
        env->spr[SPR_DAR] = address;
        env->spr[SPR_DSISR] = error_code;
    }
    env->exception_index = exception;
    env->error_code = error_code;
98

99 100
    return 1;
}
101

102
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
103 104 105
{
    return addr;
}
106

107
#else
108
/* Common routines used by software and hardware TLBs emulation */
109
static always_inline int pte_is_valid (target_ulong pte0)
110 111 112 113
{
    return pte0 & 0x80000000 ? 1 : 0;
}

114
static always_inline void pte_invalidate (target_ulong *pte0)
115 116 117 118
{
    *pte0 &= ~0x80000000;
}

119
#if defined(TARGET_PPC64)
120
static always_inline int pte64_is_valid (target_ulong pte0)
121 122 123 124
{
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
}

125
static always_inline void pte64_invalidate (target_ulong *pte0)
126 127 128 129 130
{
    *pte0 &= ~0x0000000000000001ULL;
}
#endif

131 132
#define PTE_PTEM_MASK 0x7FFFFFBF
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
133 134 135 136
#if defined(TARGET_PPC64)
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
#endif
137

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
static always_inline int pp_check (int key, int pp, int nx)
{
    int access;

    /* Compute access rights */
    /* When pp is 3/7, the result is undefined. Set it to noaccess */
    access = 0;
    if (key == 0) {
        switch (pp) {
        case 0x0:
        case 0x1:
        case 0x2:
            access |= PAGE_WRITE;
            /* No break here */
        case 0x3:
        case 0x6:
            access |= PAGE_READ;
            break;
        }
    } else {
        switch (pp) {
        case 0x0:
        case 0x6:
            access = 0;
            break;
        case 0x1:
        case 0x3:
            access = PAGE_READ;
            break;
        case 0x2:
            access = PAGE_READ | PAGE_WRITE;
            break;
        }
    }
    if (nx == 0)
        access |= PAGE_EXEC;

    return access;
}

static always_inline int check_prot (int prot, int rw, int access_type)
{
    int ret;

    if (access_type == ACCESS_CODE) {
        if (prot & PAGE_EXEC)
            ret = 0;
        else
            ret = -2;
    } else if (rw) {
        if (prot & PAGE_WRITE)
            ret = 0;
        else
            ret = -2;
    } else {
        if (prot & PAGE_READ)
            ret = 0;
        else
            ret = -2;
    }

    return ret;
}

202 203
static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b,
                                     target_ulong pte0, target_ulong pte1,
204
                                     int h, int rw, int type)
205
{
206
    target_ulong ptem, mmask;
207
    int access, ret, pteh, ptev, pp;
208 209 210 211

    access = 0;
    ret = -1;
    /* Check validity and table match */
212 213 214 215 216 217 218 219 220 221 222
#if defined(TARGET_PPC64)
    if (is_64b) {
        ptev = pte64_is_valid(pte0);
        pteh = (pte0 >> 1) & 1;
    } else
#endif
    {
        ptev = pte_is_valid(pte0);
        pteh = (pte0 >> 6) & 1;
    }
    if (ptev && h == pteh) {
223
        /* Check vsid & api */
224 225 226 227
#if defined(TARGET_PPC64)
        if (is_64b) {
            ptem = pte0 & PTE64_PTEM_MASK;
            mmask = PTE64_CHECK_MASK;
228 229 230
            pp = (pte1 & 0x00000003) | ((pte1 >> 61) & 0x00000004);
            ctx->nx |= (pte1 >> 2) & 1; /* No execute bit */
            ctx->nx |= (pte1 >> 3) & 1; /* Guarded bit    */
231 232 233 234 235
        } else
#endif
        {
            ptem = pte0 & PTE_PTEM_MASK;
            mmask = PTE_CHECK_MASK;
236
            pp = pte1 & 0x00000003;
237 238
        }
        if (ptem == ctx->ptem) {
239
            if (ctx->raddr != (target_phys_addr_t)-1ULL) {
240
                /* all matches should have equal RPN, WIMG & PP */
241
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
242
                    qemu_log("Bad RPN/WIMG/PP\n");
243 244 245 246
                    return -3;
                }
            }
            /* Compute access rights */
247
            access = pp_check(ctx->key, pp, ctx->nx);
248 249 250
            /* Keep the matching PTE informations */
            ctx->raddr = pte1;
            ctx->prot = access;
251 252
            ret = check_prot(ctx->prot, rw, type);
            if (ret == 0) {
253
                /* Access granted */
254
                LOG_MMU("PTE access granted !\n");
255 256
            } else {
                /* Access right violation */
257
                LOG_MMU("PTE access rejected\n");
258 259 260 261 262 263 264
            }
        }
    }

    return ret;
}

J
j_mayer 已提交
265 266 267
static always_inline int pte32_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
268
{
269
    return _pte_check(ctx, 0, pte0, pte1, h, rw, type);
270 271 272
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
273 274 275
static always_inline int pte64_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
276
{
277
    return _pte_check(ctx, 1, pte0, pte1, h, rw, type);
278 279 280
}
#endif

J
j_mayer 已提交
281 282
static always_inline int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p,
                                           int ret, int rw)
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
{
    int store = 0;

    /* Update page flags */
    if (!(*pte1p & 0x00000100)) {
        /* Update accessed flag */
        *pte1p |= 0x00000100;
        store = 1;
    }
    if (!(*pte1p & 0x00000080)) {
        if (rw == 1 && ret == 0) {
            /* Update changed flag */
            *pte1p |= 0x00000080;
            store = 1;
        } else {
            /* Force page fault for first write access */
            ctx->prot &= ~PAGE_WRITE;
        }
    }

    return store;
}

/* Software driven TLB helpers */
J
j_mayer 已提交
307 308
static always_inline int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr,
                                            int way, int is_code)
309 310 311 312 313 314 315 316 317 318 319 320 321 322
{
    int nr;

    /* Select TLB num in a way from address */
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
    /* Select TLB way */
    nr += env->tlb_per_way * way;
    /* 6xx have separate TLBs for instructions and data */
    if (is_code && env->id_tlbs == 1)
        nr += env->nb_tlb;

    return nr;
}

J
j_mayer 已提交
323
static always_inline void ppc6xx_tlb_invalidate_all (CPUState *env)
324
{
325
    ppc6xx_tlb_t *tlb;
326 327
    int nr, max;

328
    //LOG_SWTLB("Invalidate all TLBs\n");
329 330 331 332 333
    /* Invalidate all defined software TLB */
    max = env->nb_tlb;
    if (env->id_tlbs == 1)
        max *= 2;
    for (nr = 0; nr < max; nr++) {
334
        tlb = &env->tlb[nr].tlb6;
335 336 337 338 339
        pte_invalidate(&tlb->pte0);
    }
    tlb_flush(env, 1);
}

340 341 342 343
static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                        target_ulong eaddr,
                                                        int is_code,
                                                        int match_epn)
344
{
J
j_mayer 已提交
345
#if !defined(FLUSH_ALL_TLBS)
346
    ppc6xx_tlb_t *tlb;
347 348 349 350 351
    int way, nr;

    /* Invalidate ITLB + DTLB, all ways */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
352
        tlb = &env->tlb[nr].tlb6;
353
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
354
            LOG_SWTLB("TLB invalidate %d/%d " ADDRX "\n",
355 356 357 358 359 360 361 362 363 364 365
                        nr, env->nb_tlb, eaddr);
            pte_invalidate(&tlb->pte0);
            tlb_flush_page(env, tlb->EPN);
        }
    }
#else
    /* XXX: PowerPC specification say this is valid as well */
    ppc6xx_tlb_invalidate_all(env);
#endif
}

J
j_mayer 已提交
366 367 368
static always_inline void ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      int is_code)
369 370 371 372 373 374 375
{
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
}

void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
                       target_ulong pte0, target_ulong pte1)
{
376
    ppc6xx_tlb_t *tlb;
377 378 379
    int nr;

    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
380
    tlb = &env->tlb[nr].tlb6;
381
    LOG_SWTLB("Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX
382
                " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1);
383 384 385 386 387 388 389 390 391
    /* Invalidate any pending reference in Qemu for this virtual address */
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
    tlb->pte0 = pte0;
    tlb->pte1 = pte1;
    tlb->EPN = EPN;
    /* Store last way for LRU mechanism */
    env->last_way = way;
}

J
j_mayer 已提交
392 393 394
static always_inline int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx,
                                           target_ulong eaddr, int rw,
                                           int access_type)
395
{
396
    ppc6xx_tlb_t *tlb;
397 398
    int nr, best, way;
    int ret;
399

400 401 402 403 404
    best = -1;
    ret = -1; /* No TLB found */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
                               access_type == ACCESS_CODE ? 1 : 0);
405
        tlb = &env->tlb[nr].tlb6;
406 407
        /* This test "emulates" the PTE index match for hardware TLBs */
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
408
            LOG_SWTLB("TLB %d/%d %s [" ADDRX " " ADDRX
409
                        "] <> " ADDRX "\n",
410 411 412 413 414
                        nr, env->nb_tlb,
                        pte_is_valid(tlb->pte0) ? "valid" : "inval",
                        tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
            continue;
        }
415
        LOG_SWTLB("TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX
416
                    " %c %c\n",
417 418 419 420
                    nr, env->nb_tlb,
                    pte_is_valid(tlb->pte0) ? "valid" : "inval",
                    tlb->EPN, eaddr, tlb->pte1,
                    rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
421
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw, access_type)) {
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
        case -3:
            /* TLB inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            best = nr;
            break;
        case -1:
        default:
            /* No match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all TLBs consistency
             *      but we can speed-up the whole thing as the
             *      result would be undefined if TLBs are not consistent.
             */
            ret = 0;
            best = nr;
            goto done;
        }
    }
    if (best != -1) {
    done:
447
        LOG_SWTLB("found TLB at addr " PADDRX " prot=%01x ret=%d\n",
448 449
                    ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
        /* Update page flags */
450
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
451 452 453 454 455
    }

    return ret;
}

456
/* Perform BAT hit & translation */
J
j_mayer 已提交
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
static always_inline void bat_size_prot (CPUState *env, target_ulong *blp,
                                         int *validp, int *protp,
                                         target_ulong *BATu, target_ulong *BATl)
{
    target_ulong bl;
    int pp, valid, prot;

    bl = (*BATu & 0x00001FFC) << 15;
    valid = 0;
    prot = 0;
    if (((msr_pr == 0) && (*BATu & 0x00000002)) ||
        ((msr_pr != 0) && (*BATu & 0x00000001))) {
        valid = 1;
        pp = *BATl & 0x00000003;
        if (pp != 0) {
            prot = PAGE_READ | PAGE_EXEC;
            if (pp == 0x2)
                prot |= PAGE_WRITE;
        }
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

static always_inline void bat_601_size_prot (CPUState *env,target_ulong *blp,
                                             int *validp, int *protp,
                                             target_ulong *BATu,
                                             target_ulong *BATl)
{
    target_ulong bl;
    int key, pp, valid, prot;

    bl = (*BATl & 0x0000003F) << 17;
491
    LOG_BATS("b %02x ==> bl " ADDRX " msk " ADDRX "\n",
492
                (uint8_t)(*BATl & 0x0000003F), bl, ~bl);
J
j_mayer 已提交
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
    prot = 0;
    valid = (*BATl >> 6) & 1;
    if (valid) {
        pp = *BATu & 0x00000003;
        if (msr_pr == 0)
            key = (*BATu >> 3) & 1;
        else
            key = (*BATu >> 2) & 1;
        prot = pp_check(key, pp, 0);
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

J
j_mayer 已提交
508 509
static always_inline int get_bat (CPUState *env, mmu_ctx_t *ctx,
                                  target_ulong virtual, int rw, int type)
510
{
511 512
    target_ulong *BATlt, *BATut, *BATu, *BATl;
    target_ulong base, BEPIl, BEPIu, bl;
J
j_mayer 已提交
513
    int i, valid, prot;
514 515
    int ret = -1;

516
    LOG_BATS("%s: %cBAT v " ADDRX "\n", __func__,
517
                type == ACCESS_CODE ? 'I' : 'D', virtual);
518 519 520 521 522 523 524 525 526 527 528
    switch (type) {
    case ACCESS_CODE:
        BATlt = env->IBAT[1];
        BATut = env->IBAT[0];
        break;
    default:
        BATlt = env->DBAT[1];
        BATut = env->DBAT[0];
        break;
    }
    base = virtual & 0xFFFC0000;
J
j_mayer 已提交
529
    for (i = 0; i < env->nb_BATs; i++) {
530 531 532 533
        BATu = &BATut[i];
        BATl = &BATlt[i];
        BEPIu = *BATu & 0xF0000000;
        BEPIl = *BATu & 0x0FFE0000;
J
j_mayer 已提交
534 535 536 537 538
        if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
            bat_601_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        } else {
            bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        }
539
        LOG_BATS("%s: %cBAT%d v " ADDRX " BATu " ADDRX
540 541
                    " BATl " ADDRX "\n", __func__,
                    type == ACCESS_CODE ? 'I' : 'D', i, virtual, *BATu, *BATl);
542 543 544
        if ((virtual & 0xF0000000) == BEPIu &&
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
            /* BAT matches */
J
j_mayer 已提交
545
            if (valid != 0) {
546
                /* Get physical address */
547
                ctx->raddr = (*BATl & 0xF0000000) |
548
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
549
                    (virtual & 0x0001F000);
550
                /* Compute access rights */
J
j_mayer 已提交
551
                ctx->prot = prot;
552
                ret = check_prot(ctx->prot, rw, type);
553 554 555 556
                if (ret == 0)
                    LOG_BATS("BAT %d match: r " PADDRX " prot=%c%c\n",
                             i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
                             ctx->prot & PAGE_WRITE ? 'W' : '-');
557 558 559 560 561
                break;
            }
        }
    }
    if (ret < 0) {
562 563 564
#if defined(DEBUG_BATS)
        if (IS_LOGGING) {
            QEMU_LOG0("no BAT match for " ADDRX ":\n", virtual);
J
j_mayer 已提交
565 566 567 568 569 570
            for (i = 0; i < 4; i++) {
                BATu = &BATut[i];
                BATl = &BATlt[i];
                BEPIu = *BATu & 0xF0000000;
                BEPIl = *BATu & 0x0FFE0000;
                bl = (*BATu & 0x00001FFC) << 15;
571
                QEMU_LOG0("%s: %cBAT%d v " ADDRX " BATu " ADDRX
572
                        " BATl " ADDRX " \n\t" ADDRX " " ADDRX " " ADDRX "\n",
J
j_mayer 已提交
573 574 575
                        __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
                        *BATu, *BATl, BEPIu, BEPIl, bl);
            }
576 577 578 579 580 581 582 583
        }
#endif
    }
    /* No hit */
    return ret;
}

/* PTE table lookup */
584
static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h,
B
blueswir1 已提交
585 586
                                    int rw, int type,
                                    int target_page_bits)
587
{
588 589
    target_ulong base, pte0, pte1;
    int i, good = -1;
590
    int ret, r;
591

592 593
    ret = -1; /* No entry found */
    base = ctx->pg_addr[h];
594
    for (i = 0; i < 8; i++) {
595 596 597
#if defined(TARGET_PPC64)
        if (is_64b) {
            pte0 = ldq_phys(base + (i * 16));
B
blueswir1 已提交
598 599 600 601 602 603 604 605
            pte1 = ldq_phys(base + (i * 16) + 8);

            /* We have a TLB that saves 4K pages, so let's
             * split a huge page to 4k chunks */
            if (target_page_bits != TARGET_PAGE_BITS)
                pte1 |= (ctx->eaddr & (( 1 << target_page_bits ) - 1))
                        & TARGET_PAGE_MASK;

606
            r = pte64_check(ctx, pte0, pte1, h, rw, type);
607
            LOG_MMU("Load pte from " ADDRX " => " ADDRX " " ADDRX
608
                        " %d %d %d " ADDRX "\n",
609 610 611
                        base + (i * 16), pte0, pte1,
                        (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1),
                        ctx->ptem);
612 613 614 615 616
        } else
#endif
        {
            pte0 = ldl_phys(base + (i * 8));
            pte1 =  ldl_phys(base + (i * 8) + 4);
617
            r = pte32_check(ctx, pte0, pte1, h, rw, type);
618
            LOG_MMU("Load pte from " ADDRX " => " ADDRX " " ADDRX
619
                        " %d %d %d " ADDRX "\n",
620 621 622 623
                        base + (i * 8), pte0, pte1,
                        (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1),
                        ctx->ptem);
        }
624
        switch (r) {
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
        case -3:
            /* PTE inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            good = i;
            break;
        case -1:
        default:
            /* No PTE match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all PTEs consistency
             *      but if we can speed-up the whole thing as the
             *      result would be undefined if PTEs are not consistent.
             */
            ret = 0;
            good = i;
            goto done;
646 647 648
        }
    }
    if (good != -1) {
649
    done:
650
        LOG_MMU("found PTE at addr " PADDRX " prot=%01x ret=%d\n",
651
                    ctx->raddr, ctx->prot, ret);
652
        /* Update page flags */
653
        pte1 = ctx->raddr;
654 655 656 657 658 659 660 661 662 663
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
#if defined(TARGET_PPC64)
            if (is_64b) {
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
            } else
#endif
            {
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
            }
        }
664 665 666
    }

    return ret;
B
bellard 已提交
667 668
}

B
blueswir1 已提交
669 670
static always_inline int find_pte32 (mmu_ctx_t *ctx, int h, int rw,
                                     int type, int target_page_bits)
671
{
B
blueswir1 已提交
672
    return _find_pte(ctx, 0, h, rw, type, target_page_bits);
673 674 675
}

#if defined(TARGET_PPC64)
B
blueswir1 已提交
676 677
static always_inline int find_pte64 (mmu_ctx_t *ctx, int h, int rw,
                                     int type, int target_page_bits)
678
{
B
blueswir1 已提交
679
    return _find_pte(ctx, 1, h, rw, type, target_page_bits);
680 681 682
}
#endif

683
static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx,
B
blueswir1 已提交
684 685
                                   int h, int rw, int type,
                                   int target_page_bits)
686 687
{
#if defined(TARGET_PPC64)
688
    if (env->mmu_model & POWERPC_MMU_64)
B
blueswir1 已提交
689
        return find_pte64(ctx, h, rw, type, target_page_bits);
690 691
#endif

B
blueswir1 已提交
692
    return find_pte32(ctx, h, rw, type, target_page_bits);
693 694 695
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
696
static always_inline int slb_is_valid (uint64_t slb64)
697 698 699 700
{
    return slb64 & 0x0000000008000000ULL ? 1 : 0;
}

J
j_mayer 已提交
701
static always_inline void slb_invalidate (uint64_t *slb64)
702 703 704 705
{
    *slb64 &= ~0x0000000008000000ULL;
}

J
j_mayer 已提交
706 707
static always_inline int slb_lookup (CPUPPCState *env, target_ulong eaddr,
                                     target_ulong *vsid,
B
blueswir1 已提交
708 709
                                     target_ulong *page_mask, int *attr,
                                     int *target_page_bits)
710 711 712 713 714 715 716 717 718
{
    target_phys_addr_t sr_base;
    target_ulong mask;
    uint64_t tmp64;
    uint32_t tmp;
    int n, ret;

    ret = -5;
    sr_base = env->spr[SPR_ASR];
719
    LOG_SLB("%s: eaddr " ADDRX " base " PADDRX "\n",
720
                __func__, eaddr, sr_base);
721
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
722
    for (n = 0; n < env->slb_nr; n++) {
723
        tmp64 = ldq_phys(sr_base);
724
        tmp = ldl_phys(sr_base + 8);
725
        LOG_SLB("%s: seg %d " PADDRX " %016" PRIx64 " %08"
J
j_mayer 已提交
726
                    PRIx32 "\n", __func__, n, sr_base, tmp64, tmp);
727
        if (slb_is_valid(tmp64)) {
728
            /* SLB entry is valid */
B
blueswir1 已提交
729 730
            if (tmp & 0x8) {
                /* 1 TB Segment */
731
                mask = 0xFFFF000000000000ULL;
B
blueswir1 已提交
732 733 734 735 736 737 738
                if (target_page_bits)
                    *target_page_bits = 24; // XXX 16M pages?
            } else {
                /* 256MB Segment */
                mask = 0xFFFFFFFFF0000000ULL;
                if (target_page_bits)
                    *target_page_bits = TARGET_PAGE_BITS;
739 740 741 742 743 744
            }
            if ((eaddr & mask) == (tmp64 & mask)) {
                /* SLB match */
                *vsid = ((tmp64 << 24) | (tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
                *page_mask = ~mask;
                *attr = tmp & 0xFF;
745
                ret = n;
746 747 748 749 750 751 752
                break;
            }
        }
        sr_base += 12;
    }

    return ret;
B
bellard 已提交
753
}
754

755 756 757 758 759 760 761 762
void ppc_slb_invalidate_all (CPUPPCState *env)
{
    target_phys_addr_t sr_base;
    uint64_t tmp64;
    int n, do_invalidate;

    do_invalidate = 0;
    sr_base = env->spr[SPR_ASR];
763 764
    /* XXX: Warning: slbia never invalidates the first segment */
    for (n = 1; n < env->slb_nr; n++) {
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
        tmp64 = ldq_phys(sr_base);
        if (slb_is_valid(tmp64)) {
            slb_invalidate(&tmp64);
            stq_phys(sr_base, tmp64);
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            do_invalidate = 1;
        }
        sr_base += 12;
    }
    if (do_invalidate)
        tlb_flush(env, 1);
}

void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
{
    target_phys_addr_t sr_base;
    target_ulong vsid, page_mask;
    uint64_t tmp64;
    int attr;
    int n;

B
blueswir1 已提交
789
    n = slb_lookup(env, T0, &vsid, &page_mask, &attr, NULL);
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
    if (n >= 0) {
        sr_base = env->spr[SPR_ASR];
        sr_base += 12 * n;
        tmp64 = ldq_phys(sr_base);
        if (slb_is_valid(tmp64)) {
            slb_invalidate(&tmp64);
            stq_phys(sr_base, tmp64);
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            tlb_flush(env, 1);
        }
    }
}

806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
{
    target_phys_addr_t sr_base;
    target_ulong rt;
    uint64_t tmp64;
    uint32_t tmp;

    sr_base = env->spr[SPR_ASR];
    sr_base += 12 * slb_nr;
    tmp64 = ldq_phys(sr_base);
    tmp = ldl_phys(sr_base + 8);
    if (tmp64 & 0x0000000008000000ULL) {
        /* SLB entry is valid */
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
        rt = tmp >> 8;             /* 65:88 => 40:63 */
        rt |= (tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
        rt |= ((tmp >> 4) & 0xF) << 27;
    } else {
        rt = 0;
    }
827
    LOG_SLB("%s: " PADDRX " %016" PRIx64 " %08" PRIx32 " => %d "
828 829 830 831 832
                ADDRX "\n", __func__, sr_base, tmp64, tmp, slb_nr, rt);

    return rt;
}

B
blueswir1 已提交
833
void ppc_store_slb (CPUPPCState *env, target_ulong rb, target_ulong rs)
834 835 836 837 838
{
    target_phys_addr_t sr_base;
    uint64_t tmp64;
    uint32_t tmp;

B
blueswir1 已提交
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
    uint64_t vsid;
    uint64_t esid;
    int flags, valid, slb_nr;

    vsid = rs >> 12;
    flags = ((rs >> 8) & 0xf);

    esid = rb >> 28;
    valid = (rb & (1 << 27));
    slb_nr = rb & 0xfff;

    tmp64 = (esid << 28) | valid | (vsid >> 24);
    tmp = (vsid << 8) | (flags << 3);

    /* Write SLB entry to memory */
854 855
    sr_base = env->spr[SPR_ASR];
    sr_base += 12 * slb_nr;
B
blueswir1 已提交
856 857

    LOG_SLB("%s: %d " ADDRX " - " ADDRX " => " PADDRX " %016" PRIx64
858
                " %08" PRIx32 "\n", __func__,
B
blueswir1 已提交
859 860
                slb_nr, rb, rs, sr_base, tmp64, tmp);

861 862 863
    stq_phys(sr_base, tmp64);
    stl_phys(sr_base + 8, tmp);
}
864
#endif /* defined(TARGET_PPC64) */
B
bellard 已提交
865

866
/* Perform segment based translation */
867 868 869 870
static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1,
                                                    int sdr_sh,
                                                    target_phys_addr_t hash,
                                                    target_phys_addr_t mask)
871
{
872
    return (sdr1 & ((target_phys_addr_t)(-1ULL) << sdr_sh)) | (hash & mask);
873 874
}

J
j_mayer 已提交
875 876
static always_inline int get_segment (CPUState *env, mmu_ctx_t *ctx,
                                      target_ulong eaddr, int rw, int type)
B
bellard 已提交
877
{
878
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
879 880 881
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
#if defined(TARGET_PPC64)
    int attr;
882
#endif
B
blueswir1 已提交
883
    int ds, vsid_sh, sdr_sh, pr, target_page_bits;
884 885
    int ret, ret2;

886
    pr = msr_pr;
887
#if defined(TARGET_PPC64)
888
    if (env->mmu_model & POWERPC_MMU_64) {
889
        LOG_MMU("Check SLBs\n");
B
blueswir1 已提交
890 891
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr,
                         &target_page_bits);
892 893
        if (ret < 0)
            return ret;
894 895
        ctx->key = ((attr & 0x40) && (pr != 0)) ||
            ((attr & 0x80) && (pr == 0)) ? 1 : 0;
896
        ds = 0;
B
blueswir1 已提交
897 898
        ctx->nx = attr & 0x10 ? 1 : 0;
        ctx->eaddr = eaddr;
899 900 901 902 903 904 905 906 907
        vsid_mask = 0x00003FFFFFFFFF80ULL;
        vsid_sh = 7;
        sdr_sh = 18;
        sdr_mask = 0x3FF80;
    } else
#endif /* defined(TARGET_PPC64) */
    {
        sr = env->sr[eaddr >> 28];
        page_mask = 0x0FFFFFFF;
908 909
        ctx->key = (((sr & 0x20000000) && (pr != 0)) ||
                    ((sr & 0x40000000) && (pr == 0))) ? 1 : 0;
910
        ds = sr & 0x80000000 ? 1 : 0;
911
        ctx->nx = sr & 0x10000000 ? 1 : 0;
912 913 914 915 916
        vsid = sr & 0x00FFFFFF;
        vsid_mask = 0x01FFFFC0;
        vsid_sh = 6;
        sdr_sh = 16;
        sdr_mask = 0xFFC0;
B
blueswir1 已提交
917
        target_page_bits = TARGET_PAGE_BITS;
918
        LOG_MMU("Check segment v=" ADDRX " %d " ADDRX
919
                    " nip=" ADDRX " lr=" ADDRX " ir=%d dr=%d pr=%d %d t=%d\n",
920
                    eaddr, (int)(eaddr >> 28), sr, env->nip,
921 922
                    env->lr, (int)msr_ir, (int)msr_dr, pr != 0 ? 1 : 0,
                    rw, type);
923
    }
924
    LOG_MMU("pte segment: key=%d ds %d nx %d vsid " ADDRX "\n",
925
                ctx->key, ds, ctx->nx, vsid);
926 927
    ret = -1;
    if (!ds) {
928
        /* Check if instruction fetch is allowed, if needed */
929
        if (type != ACCESS_CODE || ctx->nx == 0) {
930
            /* Page address translation */
931 932
            /* Primary table address */
            sdr = env->sdr1;
B
blueswir1 已提交
933
            pgidx = (eaddr & page_mask) >> target_page_bits;
934
#if defined(TARGET_PPC64)
935
            if (env->mmu_model & POWERPC_MMU_64) {
936 937 938 939 940 941 942 943 944 945
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
                /* XXX: this is false for 1 TB segments */
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            } else
#endif
            {
                htab_mask = sdr & 0x000001FF;
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            }
            mask = (htab_mask << sdr_sh) | sdr_mask;
946
            LOG_MMU("sdr " PADDRX " sh %d hash " PADDRX
947 948
                        " mask " PADDRX " " ADDRX "\n",
                        sdr, sdr_sh, hash, mask, page_mask);
949
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
950
            /* Secondary table address */
951
            hash = (~hash) & vsid_mask;
952
            LOG_MMU("sdr " PADDRX " sh %d hash " PADDRX
953 954
                        " mask " PADDRX "\n",
                        sdr, sdr_sh, hash, mask);
955 956
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
#if defined(TARGET_PPC64)
957
            if (env->mmu_model & POWERPC_MMU_64) {
958
                /* Only 5 bits of the page index are used in the AVPN */
B
blueswir1 已提交
959 960 961 962 963 964
                if (target_page_bits > 23) {
                    ctx->ptem = (vsid << 12) |
                                ((pgidx << (target_page_bits - 16)) & 0xF80);
                } else {
                    ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
                }
965 966 967 968 969
            } else
#endif
            {
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
            }
970
            /* Initialize real address with an invalid value */
971
            ctx->raddr = (target_phys_addr_t)-1ULL;
972 973
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
974 975 976
                /* Software TLB search */
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
            } else {
977
                LOG_MMU("0 sdr1=" PADDRX " vsid=" ADDRX " "
978 979 980
                            "api=" ADDRX " hash=" PADDRX
                            " pg_addr=" PADDRX "\n",
                            sdr, vsid, pgidx, hash, ctx->pg_addr[0]);
981
                /* Primary table lookup */
B
blueswir1 已提交
982
                ret = find_pte(env, ctx, 0, rw, type, target_page_bits);
983 984
                if (ret < 0) {
                    /* Secondary table lookup */
985 986
                    if (eaddr != 0xEFFFFFFF)
                        LOG_MMU("1 sdr1=" PADDRX " vsid=" ADDRX " "
987 988 989
                                "api=" ADDRX " hash=" PADDRX
                                " pg_addr=" PADDRX "\n",
                                sdr, vsid, pgidx, hash, ctx->pg_addr[1]);
B
blueswir1 已提交
990 991
                    ret2 = find_pte(env, ctx, 1, rw, type,
                                    target_page_bits);
992 993 994
                    if (ret2 != -1)
                        ret = ret2;
                }
995
            }
996
#if defined (DUMP_PAGE_TABLES)
997
            if (qemu_log_enabled()) {
J
j_mayer 已提交
998 999
                target_phys_addr_t curaddr;
                uint32_t a0, a1, a2, a3;
1000 1001
                qemu_log("Page table: " PADDRX " len " PADDRX "\n",
                          sdr, mask + 0x80);
J
j_mayer 已提交
1002 1003 1004 1005 1006 1007 1008
                for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
                     curaddr += 16) {
                    a0 = ldl_phys(curaddr);
                    a1 = ldl_phys(curaddr + 4);
                    a2 = ldl_phys(curaddr + 8);
                    a3 = ldl_phys(curaddr + 12);
                    if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
1009 1010
                        qemu_log(PADDRX ": %08x %08x %08x %08x\n",
                                  curaddr, a0, a1, a2, a3);
1011
                    }
J
j_mayer 已提交
1012 1013
                }
            }
1014
#endif
1015
        } else {
1016
            LOG_MMU("No access allowed\n");
1017
            ret = -3;
1018 1019
        }
    } else {
1020
        LOG_MMU("direct store...\n");
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
        /* Direct-store segment : absolutely *BUGGY* for now */
        switch (type) {
        case ACCESS_INT:
            /* Integer load/store : only access allowed */
            break;
        case ACCESS_CODE:
            /* No code fetch is allowed in direct-store areas */
            return -4;
        case ACCESS_FLOAT:
            /* Floating point load/store */
            return -4;
        case ACCESS_RES:
            /* lwarx, ldarx or srwcx. */
            return -4;
        case ACCESS_CACHE:
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
            /* Should make the instruction do no-op.
             * As it already do no-op, it's quite easy :-)
             */
1040
            ctx->raddr = eaddr;
1041 1042 1043 1044 1045
            return 0;
        case ACCESS_EXT:
            /* eciwx or ecowx */
            return -4;
        default:
1046
            qemu_log("ERROR: instruction should not need "
1047 1048 1049
                        "address translation\n");
            return -4;
        }
1050 1051
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
            ctx->raddr = eaddr;
1052 1053 1054 1055
            ret = 2;
        } else {
            ret = -2;
        }
B
bellard 已提交
1056
    }
1057 1058

    return ret;
B
bellard 已提交
1059 1060
}

1061
/* Generic TLB check function for embedded PowerPC implementations */
J
j_mayer 已提交
1062 1063 1064 1065
static always_inline int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb,
                                           target_phys_addr_t *raddrp,
                                           target_ulong address,
                                           uint32_t pid, int ext, int i)
1066 1067 1068 1069 1070
{
    target_ulong mask;

    /* Check valid flag */
    if (!(tlb->prot & PAGE_VALID)) {
1071
        qemu_log("%s: TLB %d not valid\n", __func__, i);
1072 1073 1074
        return -1;
    }
    mask = ~(tlb->size - 1);
1075
    LOG_SWTLB("%s: TLB %d address " ADDRX " PID %u <=> " ADDRX
1076 1077
                " " ADDRX " %u\n",
                __func__, i, address, pid, tlb->EPN, mask, (uint32_t)tlb->PID);
1078
    /* Check PID */
1079
    if (tlb->PID != 0 && tlb->PID != pid)
1080 1081 1082 1083 1084
        return -1;
    /* Check effective address */
    if ((address & mask) != tlb->EPN)
        return -1;
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
1085
#if (TARGET_PHYS_ADDR_BITS >= 36)
1086 1087 1088 1089
    if (ext) {
        /* Extend the physical address to 36 bits */
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
    }
1090
#endif
1091 1092 1093 1094 1095

    return 0;
}

/* Generic TLB search function for PowerPC embedded implementations */
1096
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
1097 1098 1099 1100 1101 1102 1103
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, ret;

    /* Default return value is no match */
    ret = -1;
1104
    for (i = 0; i < env->nb_tlb; i++) {
1105
        tlb = &env->tlb[i].tlbe;
1106
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
1107 1108 1109 1110 1111 1112 1113 1114
            ret = i;
            break;
        }
    }

    return ret;
}

1115
/* Helpers specific to PowerPC 40x implementations */
J
j_mayer 已提交
1116
static always_inline void ppc4xx_tlb_invalidate_all (CPUState *env)
1117 1118 1119 1120 1121 1122
{
    ppcemb_tlb_t *tlb;
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1123
        tlb->prot &= ~PAGE_VALID;
1124
    }
1125
    tlb_flush(env, 1);
1126 1127
}

J
j_mayer 已提交
1128 1129 1130
static always_inline void ppc4xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      uint32_t pid)
J
j_mayer 已提交
1131
{
1132
#if !defined(FLUSH_ALL_TLBS)
J
j_mayer 已提交
1133
    ppcemb_tlb_t *tlb;
1134 1135
    target_phys_addr_t raddr;
    target_ulong page, end;
J
j_mayer 已提交
1136 1137 1138 1139
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1140
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
J
j_mayer 已提交
1141 1142 1143 1144
            end = tlb->EPN + tlb->size;
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
            tlb->prot &= ~PAGE_VALID;
1145
            break;
J
j_mayer 已提交
1146 1147
        }
    }
1148 1149 1150
#else
    ppc4xx_tlb_invalidate_all(env);
#endif
J
j_mayer 已提交
1151 1152
}

A
aurel32 已提交
1153
static int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1154
                                 target_ulong address, int rw, int access_type)
J
j_mayer 已提交
1155 1156 1157
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
1158
    int i, ret, zsel, zpr, pr;
1159

1160
    ret = -1;
1161
    raddr = (target_phys_addr_t)-1ULL;
1162
    pr = msr_pr;
J
j_mayer 已提交
1163 1164
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1165 1166
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_40x_PID], 0, i) < 0)
J
j_mayer 已提交
1167 1168 1169
            continue;
        zsel = (tlb->attr >> 4) & 0xF;
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1170
        LOG_SWTLB("%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
J
j_mayer 已提交
1171
                    __func__, i, zsel, zpr, rw, tlb->attr);
1172 1173 1174
        /* Check execute enable bit */
        switch (zpr) {
        case 0x2:
1175
            if (pr != 0)
1176 1177 1178 1179 1180 1181 1182 1183
                goto check_perms;
            /* No break here */
        case 0x3:
            /* All accesses granted */
            ctx->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
            ret = 0;
            break;
        case 0x0:
1184
            if (pr != 0) {
1185 1186
                ctx->prot = 0;
                ret = -2;
J
j_mayer 已提交
1187 1188
                break;
            }
1189 1190 1191 1192 1193 1194 1195 1196 1197
            /* No break here */
        case 0x1:
        check_perms:
            /* Check from TLB entry */
            /* XXX: there is a problem here or in the TLB fill code... */
            ctx->prot = tlb->prot;
            ctx->prot |= PAGE_EXEC;
            ret = check_prot(ctx->prot, rw, access_type);
            break;
J
j_mayer 已提交
1198 1199 1200
        }
        if (ret >= 0) {
            ctx->raddr = raddr;
1201
            LOG_SWTLB("%s: access granted " ADDRX " => " PADDRX
1202 1203 1204
                        " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
                        ret);
            return 0;
J
j_mayer 已提交
1205 1206
        }
    }
1207
    LOG_SWTLB("%s: access refused " ADDRX " => " PADDRX
1208 1209
                " %d %d\n", __func__, address, raddr, ctx->prot,
                ret);
1210

J
j_mayer 已提交
1211 1212 1213
    return ret;
}

1214 1215 1216 1217 1218 1219 1220 1221 1222
void store_40x_sler (CPUPPCState *env, uint32_t val)
{
    /* XXX: TO BE FIXED */
    if (val != 0x00000000) {
        cpu_abort(env, "Little-endian regions are not supported by now\n");
    }
    env->spr[SPR_405_SLER] = val;
}

A
aurel32 已提交
1223 1224 1225
static int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
                                          target_ulong address, int rw,
                                          int access_type)
1226 1227 1228 1229 1230 1231
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, prot, ret;

    ret = -1;
1232
    raddr = (target_phys_addr_t)-1ULL;
1233 1234 1235 1236 1237
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
            continue;
1238
        if (msr_pr != 0)
1239 1240 1241 1242 1243
            prot = tlb->prot & 0xF;
        else
            prot = (tlb->prot >> 4) & 0xF;
        /* Check the address space */
        if (access_type == ACCESS_CODE) {
1244
            if (msr_ir != (tlb->attr & 1))
1245 1246 1247 1248 1249 1250 1251 1252
                continue;
            ctx->prot = prot;
            if (prot & PAGE_EXEC) {
                ret = 0;
                break;
            }
            ret = -3;
        } else {
1253
            if (msr_dr != (tlb->attr & 1))
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
                continue;
            ctx->prot = prot;
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
                ret = 0;
                break;
            }
            ret = -2;
        }
    }
    if (ret >= 0)
        ctx->raddr = raddr;

    return ret;
}

J
j_mayer 已提交
1269 1270
static always_inline int check_physical (CPUState *env, mmu_ctx_t *ctx,
                                         target_ulong eaddr, int rw)
1271 1272
{
    int in_plb, ret;
1273

1274
    ctx->raddr = eaddr;
1275
    ctx->prot = PAGE_READ | PAGE_EXEC;
1276
    ret = 0;
1277 1278
    switch (env->mmu_model) {
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1279
    case POWERPC_MMU_601:
1280
    case POWERPC_MMU_SOFT_6xx:
1281
    case POWERPC_MMU_SOFT_74xx:
1282
    case POWERPC_MMU_SOFT_4xx:
1283
    case POWERPC_MMU_REAL:
1284
    case POWERPC_MMU_BOOKE:
1285 1286 1287
        ctx->prot |= PAGE_WRITE;
        break;
#if defined(TARGET_PPC64)
1288
    case POWERPC_MMU_620:
1289
    case POWERPC_MMU_64B:
1290
        /* Real address are 60 bits long */
1291
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1292 1293
        ctx->prot |= PAGE_WRITE;
        break;
1294
#endif
1295
    case POWERPC_MMU_SOFT_4xx_Z:
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
        if (unlikely(msr_pe != 0)) {
            /* 403 family add some particular protections,
             * using PBL/PBU registers for accesses with no translation.
             */
            in_plb =
                /* Check PLB validity */
                (env->pb[0] < env->pb[1] &&
                 /* and address in plb area */
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
                (env->pb[2] < env->pb[3] &&
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
            if (in_plb ^ msr_px) {
                /* Access in protected area */
                if (rw == 1) {
                    /* Access is not allowed */
                    ret = -2;
                }
            } else {
                /* Read-write access is allowed */
                ctx->prot |= PAGE_WRITE;
1316 1317
            }
        }
1318
        break;
1319 1320 1321 1322
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1323
    case POWERPC_MMU_BOOKE_FSL:
1324 1325 1326 1327 1328 1329
        /* XXX: TODO */
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
        break;
    default:
        cpu_abort(env, "Unknown or invalid MMU model\n");
        return -1;
1330 1331 1332 1333 1334 1335
    }

    return ret;
}

int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
J
j_mayer 已提交
1336
                          int rw, int access_type)
1337 1338
{
    int ret;
1339

B
bellard 已提交
1340
#if 0
1341
    qemu_log("%s\n", __func__);
1342
#endif
B
bellard 已提交
1343 1344
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1345
        /* No address translation */
1346
        ret = check_physical(env, ctx, eaddr, rw);
1347
    } else {
1348
        ret = -1;
1349 1350
        switch (env->mmu_model) {
        case POWERPC_MMU_32B:
J
j_mayer 已提交
1351
        case POWERPC_MMU_601:
1352
        case POWERPC_MMU_SOFT_6xx:
1353
        case POWERPC_MMU_SOFT_74xx:
1354
#if defined(TARGET_PPC64)
1355
        case POWERPC_MMU_620:
1356
        case POWERPC_MMU_64B:
1357
#endif
J
j_mayer 已提交
1358 1359 1360
            /* Try to find a BAT */
            if (env->nb_BATs != 0)
                ret = get_bat(env, ctx, eaddr, rw, access_type);
J
j_mayer 已提交
1361
            if (ret < 0) {
1362
                /* We didn't match any BAT entry or don't have BATs */
J
j_mayer 已提交
1363 1364 1365
                ret = get_segment(env, ctx, eaddr, rw, access_type);
            }
            break;
1366 1367
        case POWERPC_MMU_SOFT_4xx:
        case POWERPC_MMU_SOFT_4xx_Z:
1368
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
J
j_mayer 已提交
1369 1370
                                              rw, access_type);
            break;
1371
        case POWERPC_MMU_BOOKE:
1372 1373 1374
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
                                                rw, access_type);
            break;
1375 1376 1377 1378
        case POWERPC_MMU_MPC8xx:
            /* XXX: TODO */
            cpu_abort(env, "MPC8xx MMU model is not implemented\n");
            break;
1379
        case POWERPC_MMU_BOOKE_FSL:
1380 1381 1382
            /* XXX: TODO */
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
            return -1;
1383 1384
        case POWERPC_MMU_REAL:
            cpu_abort(env, "PowerPC in real mode do not do any translation\n");
1385
            return -1;
1386 1387
        default:
            cpu_abort(env, "Unknown or invalid MMU model\n");
J
j_mayer 已提交
1388
            return -1;
1389 1390
        }
    }
B
bellard 已提交
1391
#if 0
1392
    qemu_log("%s address " ADDRX " => %d " PADDRX "\n",
1393
                __func__, eaddr, ret, ctx->raddr);
1394
#endif
1395

1396 1397 1398
    return ret;
}

1399
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
B
bellard 已提交
1400
{
1401
    mmu_ctx_t ctx;
B
bellard 已提交
1402

J
j_mayer 已提交
1403
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT) != 0))
B
bellard 已提交
1404
        return -1;
1405 1406

    return ctx.raddr & TARGET_PAGE_MASK;
B
bellard 已提交
1407
}
1408 1409

/* Perform address translation */
1410
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1411
                              int mmu_idx, int is_softmmu)
1412
{
1413
    mmu_ctx_t ctx;
1414
    int access_type;
1415
    int ret = 0;
1416

B
bellard 已提交
1417 1418 1419 1420 1421 1422
    if (rw == 2) {
        /* code access */
        rw = 0;
        access_type = ACCESS_CODE;
    } else {
        /* data access */
A
aurel32 已提交
1423
        access_type = env->access_type;
B
bellard 已提交
1424
    }
J
j_mayer 已提交
1425
    ret = get_physical_address(env, &ctx, address, rw, access_type);
1426
    if (ret == 0) {
1427 1428 1429
        ret = tlb_set_page_exec(env, address & TARGET_PAGE_MASK,
                                ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
                                mmu_idx, is_softmmu);
1430
    } else if (ret < 0) {
1431
        LOG_MMU_STATE(env);
1432 1433 1434
        if (access_type == ACCESS_CODE) {
            switch (ret) {
            case -1:
1435
                /* No matches in page tables or TLB */
1436 1437
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1438 1439
                    env->exception_index = POWERPC_EXCP_IFTLB;
                    env->error_code = 1 << 18;
1440 1441 1442
                    env->spr[SPR_IMISS] = address;
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
                    goto tlb_miss;
1443
                case POWERPC_MMU_SOFT_74xx:
1444
                    env->exception_index = POWERPC_EXCP_IFTLB;
1445
                    goto tlb_miss_74xx;
1446 1447
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1448 1449
                    env->exception_index = POWERPC_EXCP_ITLB;
                    env->error_code = 0;
J
j_mayer 已提交
1450 1451
                    env->spr[SPR_40x_DEAR] = address;
                    env->spr[SPR_40x_ESR] = 0x00000000;
1452
                    break;
1453
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1454
                case POWERPC_MMU_601:
1455
#if defined(TARGET_PPC64)
1456
                case POWERPC_MMU_620:
1457
                case POWERPC_MMU_64B:
1458
#endif
1459 1460 1461
                    env->exception_index = POWERPC_EXCP_ISI;
                    env->error_code = 0x40000000;
                    break;
1462
                case POWERPC_MMU_BOOKE:
1463
                    /* XXX: TODO */
1464
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1465
                    return -1;
1466
                case POWERPC_MMU_BOOKE_FSL:
1467
                    /* XXX: TODO */
1468
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1469
                    return -1;
1470 1471 1472 1473 1474 1475 1476
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1477
                    return -1;
1478 1479 1480
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1481
                }
1482 1483 1484
                break;
            case -2:
                /* Access rights violation */
1485 1486
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x08000000;
1487 1488
                break;
            case -3:
1489
                /* No execute protection violation */
1490 1491
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1492 1493 1494 1495
                break;
            case -4:
                /* Direct store exception */
                /* No code fetch is allowed in direct-store areas */
1496 1497
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1498
                break;
1499
#if defined(TARGET_PPC64)
1500 1501
            case -5:
                /* No match in segment table */
1502 1503 1504 1505 1506 1507 1508 1509
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_ISI;
                    /* XXX: this might be incorrect */
                    env->error_code = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_ISEG;
                    env->error_code = 0;
                }
1510
                break;
1511
#endif
1512 1513 1514 1515
            }
        } else {
            switch (ret) {
            case -1:
1516
                /* No matches in page tables or TLB */
1517 1518
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1519
                    if (rw == 1) {
1520 1521
                        env->exception_index = POWERPC_EXCP_DSTLB;
                        env->error_code = 1 << 16;
1522
                    } else {
1523 1524
                        env->exception_index = POWERPC_EXCP_DLTLB;
                        env->error_code = 0;
1525 1526 1527 1528
                    }
                    env->spr[SPR_DMISS] = address;
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
                tlb_miss:
1529
                    env->error_code |= ctx.key << 19;
1530 1531
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1532
                    break;
1533 1534
                case POWERPC_MMU_SOFT_74xx:
                    if (rw == 1) {
1535
                        env->exception_index = POWERPC_EXCP_DSTLB;
1536
                    } else {
1537
                        env->exception_index = POWERPC_EXCP_DLTLB;
1538 1539 1540
                    }
                tlb_miss_74xx:
                    /* Implement LRU algorithm */
1541
                    env->error_code = ctx.key << 19;
1542 1543 1544 1545
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
                        ((env->last_way + 1) & (env->nb_ways - 1));
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
                    break;
1546 1547
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1548 1549
                    env->exception_index = POWERPC_EXCP_DTLB;
                    env->error_code = 0;
J
j_mayer 已提交
1550 1551 1552 1553 1554
                    env->spr[SPR_40x_DEAR] = address;
                    if (rw)
                        env->spr[SPR_40x_ESR] = 0x00800000;
                    else
                        env->spr[SPR_40x_ESR] = 0x00000000;
1555
                    break;
1556
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1557
                case POWERPC_MMU_601:
1558
#if defined(TARGET_PPC64)
1559
                case POWERPC_MMU_620:
1560
                case POWERPC_MMU_64B:
1561
#endif
1562 1563 1564 1565 1566 1567 1568 1569
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                    break;
1570 1571 1572 1573
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
1574
                case POWERPC_MMU_BOOKE:
1575
                    /* XXX: TODO */
1576
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1577
                    return -1;
1578
                case POWERPC_MMU_BOOKE_FSL:
1579
                    /* XXX: TODO */
1580
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1581
                    return -1;
1582 1583 1584
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1585
                    return -1;
1586 1587 1588
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1589
                }
1590 1591 1592
                break;
            case -2:
                /* Access rights violation */
1593 1594 1595 1596 1597 1598 1599
                env->exception_index = POWERPC_EXCP_DSI;
                env->error_code = 0;
                env->spr[SPR_DAR] = address;
                if (rw == 1)
                    env->spr[SPR_DSISR] = 0x0A000000;
                else
                    env->spr[SPR_DSISR] = 0x08000000;
1600 1601 1602 1603 1604 1605
                break;
            case -4:
                /* Direct store exception */
                switch (access_type) {
                case ACCESS_FLOAT:
                    /* Floating point load/store */
1606 1607 1608
                    env->exception_index = POWERPC_EXCP_ALIGN;
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
                    env->spr[SPR_DAR] = address;
1609 1610
                    break;
                case ACCESS_RES:
1611 1612 1613 1614 1615 1616 1617 1618
                    /* lwarx, ldarx or stwcx. */
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06000000;
                    else
                        env->spr[SPR_DSISR] = 0x04000000;
1619 1620 1621
                    break;
                case ACCESS_EXT:
                    /* eciwx or ecowx */
1622 1623 1624 1625 1626 1627 1628
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06100000;
                    else
                        env->spr[SPR_DSISR] = 0x04100000;
1629 1630
                    break;
                default:
1631
                    printf("DSI: invalid exception (%d)\n", ret);
1632 1633 1634 1635
                    env->exception_index = POWERPC_EXCP_PROGRAM;
                    env->error_code =
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
                    env->spr[SPR_DAR] = address;
1636 1637
                    break;
                }
1638
                break;
1639
#if defined(TARGET_PPC64)
1640 1641
            case -5:
                /* No match in segment table */
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    /* XXX: this might be incorrect */
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_DSEG;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                }
1656
                break;
1657
#endif
1658 1659 1660
            }
        }
#if 0
1661 1662
        printf("%s: set exception to %d %02x\n", __func__,
               env->exception, env->error_code);
1663 1664 1665
#endif
        ret = 1;
    }
1666

1667 1668 1669
    return ret;
}

1670 1671 1672
/*****************************************************************************/
/* BATs management */
#if !defined(FLUSH_ALL_TLBS)
1673 1674 1675
static always_inline void do_invalidate_BAT (CPUPPCState *env,
                                             target_ulong BATu,
                                             target_ulong mask)
1676 1677
{
    target_ulong base, end, page;
1678

1679 1680
    base = BATu & ~0x0001FFFF;
    end = base + mask + 0x00020000;
1681
    LOG_BATS("Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n",
1682
                base, end, mask);
1683 1684
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
        tlb_flush_page(env, page);
1685
    LOG_BATS("Flush done\n");
1686 1687 1688
}
#endif

1689 1690
static always_inline void dump_store_bat (CPUPPCState *env, char ID,
                                          int ul, int nr, target_ulong value)
1691
{
1692
    LOG_BATS("Set %cBAT%d%c to " ADDRX " (" ADDRX ")\n",
1693
                ID, nr, ul == 0 ? 'u' : 'l', value, env->nip);
1694 1695
}

A
aurel32 已提交
1696
void ppc_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
{
    target_ulong mask;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#endif
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1716
#else
1717 1718 1719 1720 1721
        tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1722
void ppc_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
1723 1724 1725 1726 1727
{
    dump_store_bat(env, 'I', 1, nr, value);
    env->IBAT[1][nr] = value;
}

A
aurel32 已提交
1728
void ppc_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
{
    target_ulong mask;

    dump_store_bat(env, 'D', 0, nr, value);
    if (env->DBAT[0][nr] != value) {
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#endif
        mask = (value << 15) & 0x0FFE0000UL;
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#else
        tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1754
void ppc_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
1755 1756 1757 1758 1759
{
    dump_store_bat(env, 'D', 1, nr, value);
    env->DBAT[1][nr] = value;
}

A
aurel32 已提交
1760
void ppc_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value)
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        do_inval = 0;
        mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
        if (env->IBAT[1][nr] & 0x40) {
            /* Invalidate BAT only if it is valid */
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[0][nr] = env->IBAT[0][nr];
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1797
void ppc_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value)
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 1, nr, value);
    if (env->IBAT[1][nr] != value) {
        do_inval = 0;
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        if (value & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (value << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        env->IBAT[1][nr] = value;
        env->DBAT[1][nr] = value;
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

J
j_mayer 已提交
1830 1831 1832 1833
/*****************************************************************************/
/* TLB management */
void ppc_tlb_invalidate_all (CPUPPCState *env)
{
1834 1835
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1836
    case POWERPC_MMU_SOFT_74xx:
J
j_mayer 已提交
1837
        ppc6xx_tlb_invalidate_all(env);
1838 1839 1840
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
J
j_mayer 已提交
1841
        ppc4xx_tlb_invalidate_all(env);
1842
        break;
1843
    case POWERPC_MMU_REAL:
1844 1845
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1846 1847 1848 1849
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1850 1851
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
1852
        cpu_abort(env, "BookE MMU model is not implemented\n");
1853 1854 1855
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
1856 1857
        if (!kvm_enabled())
            cpu_abort(env, "BookE MMU model is not implemented\n");
1858 1859
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1860
    case POWERPC_MMU_601:
J
j_mayer 已提交
1861
#if defined(TARGET_PPC64)
1862
    case POWERPC_MMU_620:
1863
    case POWERPC_MMU_64B:
J
j_mayer 已提交
1864
#endif /* defined(TARGET_PPC64) */
J
j_mayer 已提交
1865
        tlb_flush(env, 1);
1866
        break;
J
j_mayer 已提交
1867 1868
    default:
        /* XXX: TODO */
1869
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
1870
        break;
J
j_mayer 已提交
1871 1872 1873
    }
}

1874 1875 1876 1877 1878 1879
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
{
#if !defined(FLUSH_ALL_TLBS)
    addr &= TARGET_PAGE_MASK;
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1880
    case POWERPC_MMU_SOFT_74xx:
1881 1882 1883 1884 1885 1886 1887 1888
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
        if (env->id_tlbs == 1)
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
        break;
1889
    case POWERPC_MMU_REAL:
1890 1891
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1892 1893 1894 1895
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1896 1897
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
1898
        cpu_abort(env, "BookE MMU model is not implemented\n");
1899 1900 1901
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
1902
        cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1903 1904
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1905
    case POWERPC_MMU_601:
1906
        /* tlbie invalidate TLBs for all segments */
1907
        addr &= ~((target_ulong)-1ULL << 28);
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
        /* XXX: this case should be optimized,
         * giving a mask to tlb_flush_page
         */
        tlb_flush_page(env, addr | (0x0 << 28));
        tlb_flush_page(env, addr | (0x1 << 28));
        tlb_flush_page(env, addr | (0x2 << 28));
        tlb_flush_page(env, addr | (0x3 << 28));
        tlb_flush_page(env, addr | (0x4 << 28));
        tlb_flush_page(env, addr | (0x5 << 28));
        tlb_flush_page(env, addr | (0x6 << 28));
        tlb_flush_page(env, addr | (0x7 << 28));
        tlb_flush_page(env, addr | (0x8 << 28));
        tlb_flush_page(env, addr | (0x9 << 28));
        tlb_flush_page(env, addr | (0xA << 28));
        tlb_flush_page(env, addr | (0xB << 28));
        tlb_flush_page(env, addr | (0xC << 28));
        tlb_flush_page(env, addr | (0xD << 28));
        tlb_flush_page(env, addr | (0xE << 28));
        tlb_flush_page(env, addr | (0xF << 28));
1927
        break;
J
j_mayer 已提交
1928
#if defined(TARGET_PPC64)
1929
    case POWERPC_MMU_620:
1930 1931 1932
    case POWERPC_MMU_64B:
        /* tlbie invalidate TLBs for all segments */
        /* XXX: given the fact that there are too many segments to invalidate,
J
j_mayer 已提交
1933
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
1934 1935 1936 1937
         *      we just invalidate all TLBs
         */
        tlb_flush(env, 1);
        break;
J
j_mayer 已提交
1938 1939 1940
#endif /* defined(TARGET_PPC64) */
    default:
        /* XXX: TODO */
1941
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
1942
        break;
1943 1944 1945 1946 1947 1948
    }
#else
    ppc_tlb_invalidate_all(env);
#endif
}

1949 1950
/*****************************************************************************/
/* Special registers manipulation */
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
#if defined(TARGET_PPC64)
void ppc_store_asr (CPUPPCState *env, target_ulong value)
{
    if (env->asr != value) {
        env->asr = value;
        tlb_flush(env, 1);
    }
}
#endif

A
aurel32 已提交
1961
void ppc_store_sdr1 (CPUPPCState *env, target_ulong value)
1962
{
1963
    LOG_MMU("%s: " ADDRX "\n", __func__, value);
1964
    if (env->sdr1 != value) {
1965 1966 1967
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
         *      is <= 28
         */
1968
        env->sdr1 = value;
1969
        tlb_flush(env, 1);
1970 1971 1972
    }
}

B
blueswir1 已提交
1973 1974 1975 1976 1977 1978 1979 1980
#if defined(TARGET_PPC64)
target_ulong ppc_load_sr (CPUPPCState *env, int slb_nr)
{
    // XXX
    return 0;
}
#endif

A
aurel32 已提交
1981
void ppc_store_sr (CPUPPCState *env, int srnum, target_ulong value)
1982
{
1983
    LOG_MMU("%s: reg=%d " ADDRX " " ADDRX "\n",
1984
                __func__, srnum, value, env->sr[srnum]);
B
blueswir1 已提交
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
#if defined(TARGET_PPC64)
    if (env->mmu_model & POWERPC_MMU_64) {
        uint64_t rb = 0, rs = 0;

        /* ESID = srnum */
        rb |= ((uint32_t)srnum & 0xf) << 28;
        /* Set the valid bit */
        rb |= 1 << 27;
        /* Index = ESID */
        rb |= (uint32_t)srnum;

        /* VSID = VSID */
        rs |= (value & 0xfffffff) << 12;
        /* flags = flags */
        rs |= ((value >> 27) & 0xf) << 9;

        ppc_store_slb(env, rb, rs);
    } else
#endif
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
    if (env->sr[srnum] != value) {
        env->sr[srnum] = value;
#if !defined(FLUSH_ALL_TLBS) && 0
        {
            target_ulong page, end;
            /* Invalidate 256 MB of virtual memory */
            page = (16 << 20) * srnum;
            end = page + (16 << 20);
            for (; page != end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
        }
#else
2016
        tlb_flush(env, 1);
2017 2018 2019
#endif
    }
}
2020
#endif /* !defined (CONFIG_USER_ONLY) */
2021

2022
/* GDBstub can read and write MSR... */
2023
void ppc_store_msr (CPUPPCState *env, target_ulong value)
2024
{
2025
    hreg_store_msr(env, value, 0);
2026 2027 2028 2029
}

/*****************************************************************************/
/* Exception processing */
2030
#if defined (CONFIG_USER_ONLY)
2031
void do_interrupt (CPUState *env)
B
bellard 已提交
2032
{
2033 2034
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2035
}
2036

2037
void ppc_hw_interrupt (CPUState *env)
2038
{
2039 2040
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2041
}
2042
#else /* defined (CONFIG_USER_ONLY) */
J
j_mayer 已提交
2043
static always_inline void dump_syscall (CPUState *env)
2044
{
2045
    qemu_log_mask(CPU_LOG_INT, "syscall r0=" REGX " r3=" REGX " r4=" REGX
2046 2047 2048
            " r5=" REGX " r6=" REGX " nip=" ADDRX "\n",
            ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
            ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), env->nip);
2049 2050
}

2051 2052 2053 2054 2055
/* Note that this function should be greatly optimized
 * when called with a constant excp, from ppc_hw_interrupt
 */
static always_inline void powerpc_excp (CPUState *env,
                                        int excp_model, int excp)
2056
{
2057
    target_ulong msr, new_msr, vector;
2058
    int srr0, srr1, asrr0, asrr1;
2059
    int lpes0, lpes1, lev;
B
bellard 已提交
2060

2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        lpes0 = (env->spr[SPR_LPCR] >> 1) & 1;
        lpes1 = (env->spr[SPR_LPCR] >> 2) & 1;
    } else {
        /* Those values ensure we won't enter the hypervisor mode */
        lpes0 = 0;
        lpes1 = 1;
    }

2071 2072
    qemu_log_mask(CPU_LOG_INT, "Raise exception at " ADDRX " => %08x (%02x)\n",
                 env->nip, excp, env->error_code);
2073 2074
    msr = env->msr;
    new_msr = msr;
2075 2076 2077 2078 2079
    srr0 = SPR_SRR0;
    srr1 = SPR_SRR1;
    asrr0 = -1;
    asrr1 = -1;
    msr &= ~((target_ulong)0x783F0000);
2080
    switch (excp) {
2081 2082 2083 2084
    case POWERPC_EXCP_NONE:
        /* Should never happen */
        return;
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2085
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2086
        switch (excp_model) {
2087
        case POWERPC_EXCP_40x:
2088 2089
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2090
            break;
2091
        case POWERPC_EXCP_BOOKE:
2092 2093
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2094
            break;
2095
        case POWERPC_EXCP_G2:
2096
            break;
2097 2098
        default:
            goto excp_invalid;
2099
        }
2100
        goto store_next;
2101 2102
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
        if (msr_me == 0) {
2103 2104 2105
            /* Machine check exception is not enabled.
             * Enter checkstop state.
             */
2106 2107
            if (qemu_log_enabled()) {
                qemu_log("Machine check while not allowed. "
2108 2109 2110 2111 2112 2113 2114
                        "Entering checkstop state\n");
            } else {
                fprintf(stderr, "Machine check while not allowed. "
                        "Entering checkstop state\n");
            }
            env->halted = 1;
            env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2115
        }
2116 2117
        new_msr &= ~((target_ulong)1 << MSR_RI);
        new_msr &= ~((target_ulong)1 << MSR_ME);
2118 2119
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
2120
            new_msr |= (target_ulong)MSR_HVB;
2121
        }
2122 2123
        /* XXX: should also have something loaded in DAR / DSISR */
        switch (excp_model) {
2124
        case POWERPC_EXCP_40x:
2125 2126
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2127
            break;
2128
        case POWERPC_EXCP_BOOKE:
2129 2130 2131 2132
            srr0 = SPR_BOOKE_MCSRR0;
            srr1 = SPR_BOOKE_MCSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
2133 2134 2135
            break;
        default:
            break;
2136
        }
2137 2138
        goto store_next;
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2139
        LOG_EXCP("DSI exception: DSISR=" ADDRX" DAR=" ADDRX "\n",
2140
                    env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2141
        new_msr &= ~((target_ulong)1 << MSR_RI);
2142
        if (lpes1 == 0)
2143
            new_msr |= (target_ulong)MSR_HVB;
2144
        goto store_next;
2145
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2146
        LOG_EXCP("ISI exception: msr=" ADDRX ", nip=" ADDRX "\n",
2147
                    msr, env->nip);
2148
        new_msr &= ~((target_ulong)1 << MSR_RI);
2149
        if (lpes1 == 0)
2150
            new_msr |= (target_ulong)MSR_HVB;
2151
        msr |= env->error_code;
2152
        goto store_next;
2153
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2154
        new_msr &= ~((target_ulong)1 << MSR_RI);
2155
        if (lpes0 == 1)
2156
            new_msr |= (target_ulong)MSR_HVB;
2157
        goto store_next;
2158
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2159
        new_msr &= ~((target_ulong)1 << MSR_RI);
2160
        if (lpes1 == 0)
2161
            new_msr |= (target_ulong)MSR_HVB;
2162 2163 2164
        /* XXX: this is false */
        /* Get rS/rD and rA from faulting opcode */
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2165
        goto store_current;
2166
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2167
        switch (env->error_code & ~0xF) {
2168 2169
        case POWERPC_EXCP_FP:
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2170
                LOG_EXCP("Ignore floating point exception\n");
2171 2172
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2173
                return;
2174
            }
2175
            new_msr &= ~((target_ulong)1 << MSR_RI);
2176
            if (lpes1 == 0)
2177
                new_msr |= (target_ulong)MSR_HVB;
2178
            msr |= 0x00100000;
2179 2180 2181
            if (msr_fe0 == msr_fe1)
                goto store_next;
            msr |= 0x00010000;
2182
            break;
2183
        case POWERPC_EXCP_INVAL:
2184
            LOG_EXCP("Invalid instruction at " ADDRX "\n",
2185
                        env->nip);
2186
            new_msr &= ~((target_ulong)1 << MSR_RI);
2187
            if (lpes1 == 0)
2188
                new_msr |= (target_ulong)MSR_HVB;
2189
            msr |= 0x00080000;
2190
            break;
2191
        case POWERPC_EXCP_PRIV:
2192
            new_msr &= ~((target_ulong)1 << MSR_RI);
2193
            if (lpes1 == 0)
2194
                new_msr |= (target_ulong)MSR_HVB;
2195
            msr |= 0x00040000;
2196
            break;
2197
        case POWERPC_EXCP_TRAP:
2198
            new_msr &= ~((target_ulong)1 << MSR_RI);
2199
            if (lpes1 == 0)
2200
                new_msr |= (target_ulong)MSR_HVB;
2201 2202 2203 2204
            msr |= 0x00020000;
            break;
        default:
            /* Should never occur */
2205 2206
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
                      env->error_code);
2207 2208
            break;
        }
2209
        goto store_current;
2210
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2211
        new_msr &= ~((target_ulong)1 << MSR_RI);
2212
        if (lpes1 == 0)
2213
            new_msr |= (target_ulong)MSR_HVB;
2214 2215
        goto store_current;
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2216 2217
        /* NOTE: this is a temporary hack to support graphics OSI
           calls from the MOL driver */
2218
        /* XXX: To be removed */
2219 2220
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
            env->osi_call) {
2221 2222 2223
            if (env->osi_call(env) != 0) {
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2224
                return;
2225
            }
2226
        }
2227
        dump_syscall(env);
2228
        new_msr &= ~((target_ulong)1 << MSR_RI);
2229
        lev = env->error_code;
2230
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2231
            new_msr |= (target_ulong)MSR_HVB;
2232 2233
        goto store_next;
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2234
        new_msr &= ~((target_ulong)1 << MSR_RI);
2235 2236
        goto store_current;
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2237
        new_msr &= ~((target_ulong)1 << MSR_RI);
2238
        if (lpes1 == 0)
2239
            new_msr |= (target_ulong)MSR_HVB;
2240 2241 2242
        goto store_next;
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
        /* FIT on 4xx */
2243
        LOG_EXCP("FIT exception\n");
2244
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2245
        goto store_next;
2246
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
2247
        LOG_EXCP("WDT exception\n");
2248 2249 2250 2251 2252 2253 2254 2255
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2256
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2257
        goto store_next;
2258
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2259
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2260 2261
        goto store_next;
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2262
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
        goto store_next;
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_DSRR0;
            srr1 = SPR_BOOKE_DSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2275
        /* XXX: TODO */
2276
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2277
        goto store_next;
2278
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2279
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2280 2281
        goto store_current;
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2282
        /* XXX: TODO */
2283
        cpu_abort(env, "Embedded floating point data exception "
2284 2285
                  "is not implemented yet !\n");
        goto store_next;
2286
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2287
        /* XXX: TODO */
2288 2289
        cpu_abort(env, "Embedded floating point round exception "
                  "is not implemented yet !\n");
2290
        goto store_next;
2291
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2292
        new_msr &= ~((target_ulong)1 << MSR_RI);
2293 2294
        /* XXX: TODO */
        cpu_abort(env,
2295
                  "Performance counter exception is not implemented yet !\n");
2296
        goto store_next;
2297
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2298
        /* XXX: TODO */
2299 2300
        cpu_abort(env,
                  "Embedded doorbell interrupt is not implemented yet !\n");
2301
        goto store_next;
2302 2303 2304 2305 2306
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2307
            break;
2308 2309 2310
        default:
            break;
        }
2311 2312 2313 2314 2315
        /* XXX: TODO */
        cpu_abort(env, "Embedded doorbell critical interrupt "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2316
        new_msr &= ~((target_ulong)1 << MSR_RI);
2317 2318 2319 2320
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
            new_msr |= (target_ulong)MSR_HVB;
        }
2321 2322
        goto store_next;
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2323
        new_msr &= ~((target_ulong)1 << MSR_RI);
2324
        if (lpes1 == 0)
2325
            new_msr |= (target_ulong)MSR_HVB;
2326 2327
        goto store_next;
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2328
        new_msr &= ~((target_ulong)1 << MSR_RI);
2329
        if (lpes1 == 0)
2330
            new_msr |= (target_ulong)MSR_HVB;
2331 2332 2333
        goto store_next;
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
        srr0 = SPR_HSRR0;
2334
        srr1 = SPR_HSRR1;
2335
        new_msr |= (target_ulong)MSR_HVB;
2336
        goto store_next;
2337
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2338
        new_msr &= ~((target_ulong)1 << MSR_RI);
2339
        if (lpes1 == 0)
2340
            new_msr |= (target_ulong)MSR_HVB;
2341 2342 2343
        goto store_next;
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
        srr0 = SPR_HSRR0;
2344
        srr1 = SPR_HSRR1;
2345
        new_msr |= (target_ulong)MSR_HVB;
2346 2347 2348
        goto store_next;
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
        srr0 = SPR_HSRR0;
2349
        srr1 = SPR_HSRR1;
2350
        new_msr |= (target_ulong)MSR_HVB;
2351 2352 2353
        goto store_next;
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
        srr0 = SPR_HSRR0;
2354
        srr1 = SPR_HSRR1;
2355
        new_msr |= (target_ulong)MSR_HVB;
2356 2357 2358
        goto store_next;
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
        srr0 = SPR_HSRR0;
2359
        srr1 = SPR_HSRR1;
2360
        new_msr |= (target_ulong)MSR_HVB;
2361 2362
        goto store_next;
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2363
        new_msr &= ~((target_ulong)1 << MSR_RI);
2364
        if (lpes1 == 0)
2365
            new_msr |= (target_ulong)MSR_HVB;
2366 2367
        goto store_current;
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2368
        LOG_EXCP("PIT exception\n");
2369
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
        goto store_next;
    case POWERPC_EXCP_IO:        /* IO error exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
        /* XXX: TODO */
        cpu_abort(env, "602 emulation trap exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2385
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2386 2387
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2388
        switch (excp_model) {
2389 2390 2391 2392
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2393
            goto tlb_miss_tgpr;
2394
        case POWERPC_EXCP_7x5:
2395
            goto tlb_miss;
2396 2397
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2398
        default:
2399
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2400 2401
            break;
        }
2402 2403
        break;
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2404
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2405 2406
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2407
        switch (excp_model) {
2408 2409 2410 2411
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2412
            goto tlb_miss_tgpr;
2413
        case POWERPC_EXCP_7x5:
2414
            goto tlb_miss;
2415 2416
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2417
        default:
2418
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2419 2420
            break;
        }
2421 2422
        break;
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2423
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2424 2425
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2426
        switch (excp_model) {
2427 2428 2429 2430
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2431
        tlb_miss_tgpr:
2432
            /* Swap temporary saved registers with GPRs */
2433 2434 2435 2436
            if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
                new_msr |= (target_ulong)1 << MSR_TGPR;
                hreg_swap_gpr_tgpr(env);
            }
2437 2438 2439
            goto tlb_miss;
        case POWERPC_EXCP_7x5:
        tlb_miss:
2440
#if defined (DEBUG_SOFTWARE_TLB)
2441
            if (qemu_log_enabled()) {
2442 2443 2444
                const unsigned char *es;
                target_ulong *miss, *cmp;
                int en;
J
j_mayer 已提交
2445
                if (excp == POWERPC_EXCP_IFTLB) {
2446 2447 2448 2449 2450
                    es = "I";
                    en = 'I';
                    miss = &env->spr[SPR_IMISS];
                    cmp = &env->spr[SPR_ICMP];
                } else {
J
j_mayer 已提交
2451
                    if (excp == POWERPC_EXCP_DLTLB)
2452 2453 2454 2455 2456 2457 2458
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_DMISS];
                    cmp = &env->spr[SPR_DCMP];
                }
2459
                qemu_log("6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
J
j_mayer 已提交
2460
                        " H1 " ADDRX " H2 " ADDRX " %08x\n",
2461
                        es, en, *miss, en, *cmp,
2462
                        env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2463 2464
                        env->error_code);
            }
2465
#endif
2466 2467 2468
            msr |= env->crf[0] << 28;
            msr |= env->error_code; /* key, D/I, S/L bits */
            /* Set way using a LRU mechanism */
2469
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2470
            break;
2471 2472 2473
        case POWERPC_EXCP_74xx:
        tlb_miss_74xx:
#if defined (DEBUG_SOFTWARE_TLB)
2474
            if (qemu_log_enabled()) {
2475 2476 2477 2478 2479 2480
                const unsigned char *es;
                target_ulong *miss, *cmp;
                int en;
                if (excp == POWERPC_EXCP_IFTLB) {
                    es = "I";
                    en = 'I';
2481 2482
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
2483 2484 2485 2486 2487 2488 2489 2490 2491
                } else {
                    if (excp == POWERPC_EXCP_DLTLB)
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
                }
2492
                qemu_log("74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
2493 2494 2495 2496 2497 2498
                        " %08x\n",
                        es, en, *miss, en, *cmp, env->error_code);
            }
#endif
            msr |= env->error_code; /* key bit */
            break;
2499
        default:
2500
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2501 2502
            break;
        }
2503 2504 2505 2506 2507 2508
        goto store_next;
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
        /* XXX: TODO */
        cpu_abort(env, "Floating point assist exception "
                  "is not implemented yet !\n");
        goto store_next;
2509 2510 2511 2512
    case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
        /* XXX: TODO */
        cpu_abort(env, "DABR exception is not implemented yet !\n");
        goto store_next;
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
        /* XXX: TODO */
        cpu_abort(env, "IABR exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
        /* XXX: TODO */
        cpu_abort(env, "SMI exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
        /* XXX: TODO */
        cpu_abort(env, "Thermal management exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2527
        new_msr &= ~((target_ulong)1 << MSR_RI);
2528
        if (lpes1 == 0)
2529
            new_msr |= (target_ulong)MSR_HVB;
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
        /* XXX: TODO */
        cpu_abort(env,
                  "Performance counter exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
        /* XXX: TODO */
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 soft-patch exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 maintenance exception is not implemented yet !\n");
        goto store_next;
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
    case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
        /* XXX: TODO */
        cpu_abort(env, "Maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
        /* XXX: TODO */
        cpu_abort(env, "Non maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
2558
    default:
2559 2560 2561
    excp_invalid:
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
        break;
2562
    store_current:
2563
        /* save current instruction location */
2564
        env->spr[srr0] = env->nip - 4;
2565 2566
        break;
    store_next:
2567
        /* save next instruction location */
2568
        env->spr[srr0] = env->nip;
2569 2570
        break;
    }
2571 2572 2573 2574 2575 2576 2577
    /* Save MSR */
    env->spr[srr1] = msr;
    /* If any alternate SRR register are defined, duplicate saved values */
    if (asrr0 != -1)
        env->spr[asrr0] = env->spr[srr0];
    if (asrr1 != -1)
        env->spr[asrr1] = env->spr[srr1];
2578
    /* If we disactivated any translation, flush TLBs */
2579
    if (new_msr & ((1 << MSR_IR) | (1 << MSR_DR)))
2580
        tlb_flush(env, 1);
2581
    /* reload MSR with correct bits */
2582 2583 2584 2585 2586 2587 2588 2589 2590
    new_msr &= ~((target_ulong)1 << MSR_EE);
    new_msr &= ~((target_ulong)1 << MSR_PR);
    new_msr &= ~((target_ulong)1 << MSR_FP);
    new_msr &= ~((target_ulong)1 << MSR_FE0);
    new_msr &= ~((target_ulong)1 << MSR_SE);
    new_msr &= ~((target_ulong)1 << MSR_BE);
    new_msr &= ~((target_ulong)1 << MSR_FE1);
    new_msr &= ~((target_ulong)1 << MSR_IR);
    new_msr &= ~((target_ulong)1 << MSR_DR);
2591
#if 0 /* Fix this: not on all targets */
2592
    new_msr &= ~((target_ulong)1 << MSR_PMM);
2593
#endif
2594 2595 2596 2597 2598
    new_msr &= ~((target_ulong)1 << MSR_LE);
    if (msr_ile)
        new_msr |= (target_ulong)1 << MSR_LE;
    else
        new_msr &= ~((target_ulong)1 << MSR_LE);
2599 2600
    /* Jump to handler */
    vector = env->excp_vectors[excp];
2601
    if (vector == (target_ulong)-1ULL) {
2602 2603 2604 2605
        cpu_abort(env, "Raised an exception without defined vector %d\n",
                  excp);
    }
    vector |= env->excp_prefix;
2606
#if defined(TARGET_PPC64)
2607
    if (excp_model == POWERPC_EXCP_BOOKE) {
2608 2609
        if (!msr_icm) {
            new_msr &= ~((target_ulong)1 << MSR_CM);
2610
            vector = (uint32_t)vector;
2611 2612 2613
        } else {
            new_msr |= (target_ulong)1 << MSR_CM;
        }
2614
    } else {
B
blueswir1 已提交
2615
        if (!msr_isf && !(env->mmu_model & POWERPC_MMU_64)) {
2616
            new_msr &= ~((target_ulong)1 << MSR_SF);
2617
            vector = (uint32_t)vector;
2618 2619 2620
        } else {
            new_msr |= (target_ulong)1 << MSR_SF;
        }
2621
    }
2622
#endif
2623 2624 2625
    /* XXX: we don't use hreg_store_msr here as already have treated
     *      any special case that could occur. Just store MSR and update hflags
     */
2626
    env->msr = new_msr & env->msr_mask;
2627
    hreg_compute_hflags(env);
2628 2629 2630 2631
    env->nip = vector;
    /* Reset exception state */
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
B
bellard 已提交
2632
}
2633

2634
void do_interrupt (CPUState *env)
2635
{
2636 2637
    powerpc_excp(env, env->excp_model, env->exception_index);
}
2638

2639 2640
void ppc_hw_interrupt (CPUPPCState *env)
{
2641 2642
    int hdice;

2643
#if 0
2644
    qemu_log_mask(CPU_LOG_INT, "%s: %p pending %08x req %08x me %d ee %d\n",
2645
                __func__, env, env->pending_interrupts,
2646
                env->interrupt_request, (int)msr_me, (int)msr_ee);
2647
#endif
2648
    /* External reset */
2649 2650
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2651 2652 2653 2654 2655 2656 2657 2658
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
        return;
    }
    /* Machine check exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
        return;
2659
    }
2660 2661 2662 2663 2664 2665 2666 2667
#if 0 /* TODO */
    /* External debug exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
        return;
    }
#endif
2668 2669 2670 2671 2672 2673
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        hdice = env->spr[SPR_LPCR] & 1;
    } else {
        hdice = 0;
    }
2674
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr != 0) && hdice != 0) {
2675 2676 2677
        /* Hypervisor decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
            return;
        }
    }
    if (msr_ce != 0) {
        /* External critical interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
            /* Taking a critical external interrupt does not clear the external
             * critical interrupt status
             */
#if 0
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2690
#endif
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
            return;
        }
    }
    if (msr_ee != 0) {
        /* Watchdog timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
            return;
        }
        /* Fixed interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
            return;
        }
        /* Programmable interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
            return;
        }
2719 2720 2721
        /* Decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2722 2723 2724
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
            return;
        }
2725
        /* External interrupt */
2726
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2727 2728 2729 2730
            /* Taking an external interrupt does not clear the external
             * interrupt status
             */
#if 0
2731
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2732
#endif
2733 2734 2735 2736 2737 2738 2739
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
            return;
2740
        }
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
            return;
        }
        /* Thermal interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
            return;
        }
2752 2753
    }
}
2754
#endif /* !CONFIG_USER_ONLY */
2755

J
j_mayer 已提交
2756 2757
void cpu_dump_rfi (target_ulong RA, target_ulong msr)
{
2758 2759
    qemu_log("Return from exception at " ADDRX " with flags " ADDRX "\n",
             RA, msr);
2760 2761
}

J
j_mayer 已提交
2762 2763
void cpu_ppc_reset (void *opaque)
{
A
aliguori 已提交
2764
    CPUPPCState *env = opaque;
2765
    target_ulong msr;
J
j_mayer 已提交
2766

A
aliguori 已提交
2767 2768 2769 2770 2771
    if (qemu_loglevel_mask(CPU_LOG_RESET)) {
        qemu_log("CPU Reset (CPU %d)\n", env->cpu_index);
        log_cpu_state(env, 0);
    }

2772
    msr = (target_ulong)0;
2773 2774 2775 2776
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        msr |= (target_ulong)MSR_HVB;
    }
2777 2778 2779
    msr |= (target_ulong)0 << MSR_AP; /* TO BE CHECKED */
    msr |= (target_ulong)0 << MSR_SA; /* TO BE CHECKED */
    msr |= (target_ulong)1 << MSR_EP;
J
j_mayer 已提交
2780 2781
#if defined (DO_SINGLE_STEP) && 0
    /* Single step trace mode */
2782 2783
    msr |= (target_ulong)1 << MSR_SE;
    msr |= (target_ulong)1 << MSR_BE;
J
j_mayer 已提交
2784 2785
#endif
#if defined(CONFIG_USER_ONLY)
2786
    msr |= (target_ulong)1 << MSR_FP; /* Allow floating point usage */
2787 2788
    msr |= (target_ulong)1 << MSR_VR; /* Allow altivec usage */
    msr |= (target_ulong)1 << MSR_SPE; /* Allow SPE usage */
2789
    msr |= (target_ulong)1 << MSR_PR;
2790
#else
2791
    env->nip = env->hreset_vector | env->excp_prefix;
2792
    if (env->mmu_model != POWERPC_MMU_REAL)
2793
        ppc_tlb_invalidate_all(env);
J
j_mayer 已提交
2794
#endif
B
blueswir1 已提交
2795
    env->msr = msr & env->msr_mask;
B
blueswir1 已提交
2796 2797 2798 2799
#if defined(TARGET_PPC64)
    if (env->mmu_model & POWERPC_MMU_64)
        env->msr |= (1ULL << MSR_SF);
#endif
2800
    hreg_compute_hflags(env);
2801
    env->reserve = (target_ulong)-1ULL;
2802 2803
    /* Be sure no exception or interrupt is pending */
    env->pending_interrupts = 0;
2804 2805
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2806 2807
    /* Flush all TLBs */
    tlb_flush(env, 1);
J
j_mayer 已提交
2808 2809
}

B
bellard 已提交
2810
CPUPPCState *cpu_ppc_init (const char *cpu_model)
J
j_mayer 已提交
2811 2812
{
    CPUPPCState *env;
B
bellard 已提交
2813 2814 2815 2816 2817
    const ppc_def_t *def;

    def = cpu_ppc_find_by_name(cpu_model);
    if (!def)
        return NULL;
J
j_mayer 已提交
2818 2819 2820

    env = qemu_mallocz(sizeof(CPUPPCState));
    cpu_exec_init(env);
P
pbrook 已提交
2821
    ppc_translate_init();
2822
    env->cpu_model_str = cpu_model;
B
bellard 已提交
2823 2824
    cpu_ppc_register_internal(env, def);
    cpu_ppc_reset(env);
A
aurel32 已提交
2825 2826 2827 2828

    if (kvm_enabled())
        kvm_init_vcpu(env);

J
j_mayer 已提交
2829 2830 2831 2832 2833 2834
    return env;
}

void cpu_ppc_close (CPUPPCState *env)
{
    /* Should also remove all opcode tables... */
B
bellard 已提交
2835
    qemu_free(env);
J
j_mayer 已提交
2836
}