helper.c 95.8 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation helpers for qemu.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
20 21 22 23 24 25 26 27 28 29
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>
#include <assert.h>

#include "cpu.h"
#include "exec-all.h"
30
#include "helper_regs.h"
31
#include "qemu-common.h"
P
pbrook 已提交
32
#include "helper.h"
33 34 35

//#define DEBUG_MMU
//#define DEBUG_BATS
36
//#define DEBUG_SLB
37
//#define DEBUG_SOFTWARE_TLB
38
//#define DUMP_PAGE_TABLES
39
//#define DEBUG_EXCEPTIONS
40
//#define FLUSH_ALL_TLBS
41 42

/*****************************************************************************/
43
/* PowerPC MMU emulation */
44

45
#if defined(CONFIG_USER_ONLY)
46
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
47
                              int mmu_idx, int is_softmmu)
48 49
{
    int exception, error_code;
50

51
    if (rw == 2) {
52
        exception = POWERPC_EXCP_ISI;
53
        error_code = 0x40000000;
54
    } else {
55
        exception = POWERPC_EXCP_DSI;
56
        error_code = 0x40000000;
57 58 59 60 61 62 63
        if (rw)
            error_code |= 0x02000000;
        env->spr[SPR_DAR] = address;
        env->spr[SPR_DSISR] = error_code;
    }
    env->exception_index = exception;
    env->error_code = error_code;
64

65 66
    return 1;
}
67

68
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
69 70 71
{
    return addr;
}
72

73
#else
74
/* Common routines used by software and hardware TLBs emulation */
75
static always_inline int pte_is_valid (target_ulong pte0)
76 77 78 79
{
    return pte0 & 0x80000000 ? 1 : 0;
}

80
static always_inline void pte_invalidate (target_ulong *pte0)
81 82 83 84
{
    *pte0 &= ~0x80000000;
}

85
#if defined(TARGET_PPC64)
86
static always_inline int pte64_is_valid (target_ulong pte0)
87 88 89 90
{
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
}

91
static always_inline void pte64_invalidate (target_ulong *pte0)
92 93 94 95 96
{
    *pte0 &= ~0x0000000000000001ULL;
}
#endif

97 98
#define PTE_PTEM_MASK 0x7FFFFFBF
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
99 100 101 102
#if defined(TARGET_PPC64)
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
#endif
103

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
static always_inline int pp_check (int key, int pp, int nx)
{
    int access;

    /* Compute access rights */
    /* When pp is 3/7, the result is undefined. Set it to noaccess */
    access = 0;
    if (key == 0) {
        switch (pp) {
        case 0x0:
        case 0x1:
        case 0x2:
            access |= PAGE_WRITE;
            /* No break here */
        case 0x3:
        case 0x6:
            access |= PAGE_READ;
            break;
        }
    } else {
        switch (pp) {
        case 0x0:
        case 0x6:
            access = 0;
            break;
        case 0x1:
        case 0x3:
            access = PAGE_READ;
            break;
        case 0x2:
            access = PAGE_READ | PAGE_WRITE;
            break;
        }
    }
    if (nx == 0)
        access |= PAGE_EXEC;

    return access;
}

static always_inline int check_prot (int prot, int rw, int access_type)
{
    int ret;

    if (access_type == ACCESS_CODE) {
        if (prot & PAGE_EXEC)
            ret = 0;
        else
            ret = -2;
    } else if (rw) {
        if (prot & PAGE_WRITE)
            ret = 0;
        else
            ret = -2;
    } else {
        if (prot & PAGE_READ)
            ret = 0;
        else
            ret = -2;
    }

    return ret;
}

168 169
static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b,
                                     target_ulong pte0, target_ulong pte1,
170
                                     int h, int rw, int type)
171
{
172
    target_ulong ptem, mmask;
173
    int access, ret, pteh, ptev, pp;
174 175 176 177

    access = 0;
    ret = -1;
    /* Check validity and table match */
178 179 180 181 182 183 184 185 186 187 188
#if defined(TARGET_PPC64)
    if (is_64b) {
        ptev = pte64_is_valid(pte0);
        pteh = (pte0 >> 1) & 1;
    } else
#endif
    {
        ptev = pte_is_valid(pte0);
        pteh = (pte0 >> 6) & 1;
    }
    if (ptev && h == pteh) {
189
        /* Check vsid & api */
190 191 192 193
#if defined(TARGET_PPC64)
        if (is_64b) {
            ptem = pte0 & PTE64_PTEM_MASK;
            mmask = PTE64_CHECK_MASK;
194 195 196
            pp = (pte1 & 0x00000003) | ((pte1 >> 61) & 0x00000004);
            ctx->nx |= (pte1 >> 2) & 1; /* No execute bit */
            ctx->nx |= (pte1 >> 3) & 1; /* Guarded bit    */
197 198 199 200 201
        } else
#endif
        {
            ptem = pte0 & PTE_PTEM_MASK;
            mmask = PTE_CHECK_MASK;
202
            pp = pte1 & 0x00000003;
203 204
        }
        if (ptem == ctx->ptem) {
205
            if (ctx->raddr != (target_phys_addr_t)-1ULL) {
206
                /* all matches should have equal RPN, WIMG & PP */
207 208
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
                    if (loglevel != 0)
209 210 211 212 213
                        fprintf(logfile, "Bad RPN/WIMG/PP\n");
                    return -3;
                }
            }
            /* Compute access rights */
214
            access = pp_check(ctx->key, pp, ctx->nx);
215 216 217
            /* Keep the matching PTE informations */
            ctx->raddr = pte1;
            ctx->prot = access;
218 219
            ret = check_prot(ctx->prot, rw, type);
            if (ret == 0) {
220 221
                /* Access granted */
#if defined (DEBUG_MMU)
J
j_mayer 已提交
222
                if (loglevel != 0)
223 224 225 226 227
                    fprintf(logfile, "PTE access granted !\n");
#endif
            } else {
                /* Access right violation */
#if defined (DEBUG_MMU)
J
j_mayer 已提交
228
                if (loglevel != 0)
229 230 231 232 233 234 235 236 237
                    fprintf(logfile, "PTE access rejected\n");
#endif
            }
        }
    }

    return ret;
}

J
j_mayer 已提交
238 239 240
static always_inline int pte32_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
241
{
242
    return _pte_check(ctx, 0, pte0, pte1, h, rw, type);
243 244 245
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
246 247 248
static always_inline int pte64_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
249
{
250
    return _pte_check(ctx, 1, pte0, pte1, h, rw, type);
251 252 253
}
#endif

J
j_mayer 已提交
254 255
static always_inline int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p,
                                           int ret, int rw)
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
{
    int store = 0;

    /* Update page flags */
    if (!(*pte1p & 0x00000100)) {
        /* Update accessed flag */
        *pte1p |= 0x00000100;
        store = 1;
    }
    if (!(*pte1p & 0x00000080)) {
        if (rw == 1 && ret == 0) {
            /* Update changed flag */
            *pte1p |= 0x00000080;
            store = 1;
        } else {
            /* Force page fault for first write access */
            ctx->prot &= ~PAGE_WRITE;
        }
    }

    return store;
}

/* Software driven TLB helpers */
J
j_mayer 已提交
280 281
static always_inline int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr,
                                            int way, int is_code)
282 283 284 285 286 287 288 289 290 291 292 293 294 295
{
    int nr;

    /* Select TLB num in a way from address */
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
    /* Select TLB way */
    nr += env->tlb_per_way * way;
    /* 6xx have separate TLBs for instructions and data */
    if (is_code && env->id_tlbs == 1)
        nr += env->nb_tlb;

    return nr;
}

J
j_mayer 已提交
296
static always_inline void ppc6xx_tlb_invalidate_all (CPUState *env)
297
{
298
    ppc6xx_tlb_t *tlb;
299 300 301 302 303 304 305 306 307 308 309 310
    int nr, max;

#if defined (DEBUG_SOFTWARE_TLB) && 0
    if (loglevel != 0) {
        fprintf(logfile, "Invalidate all TLBs\n");
    }
#endif
    /* Invalidate all defined software TLB */
    max = env->nb_tlb;
    if (env->id_tlbs == 1)
        max *= 2;
    for (nr = 0; nr < max; nr++) {
311
        tlb = &env->tlb[nr].tlb6;
312 313 314 315 316
        pte_invalidate(&tlb->pte0);
    }
    tlb_flush(env, 1);
}

317 318 319 320
static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                        target_ulong eaddr,
                                                        int is_code,
                                                        int match_epn)
321
{
J
j_mayer 已提交
322
#if !defined(FLUSH_ALL_TLBS)
323
    ppc6xx_tlb_t *tlb;
324 325 326 327 328
    int way, nr;

    /* Invalidate ITLB + DTLB, all ways */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
329
        tlb = &env->tlb[nr].tlb6;
330 331 332
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
333
                fprintf(logfile, "TLB invalidate %d/%d " ADDRX "\n",
334 335 336 337 338 339 340 341 342 343 344 345 346
                        nr, env->nb_tlb, eaddr);
            }
#endif
            pte_invalidate(&tlb->pte0);
            tlb_flush_page(env, tlb->EPN);
        }
    }
#else
    /* XXX: PowerPC specification say this is valid as well */
    ppc6xx_tlb_invalidate_all(env);
#endif
}

J
j_mayer 已提交
347 348 349
static always_inline void ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      int is_code)
350 351 352 353 354 355 356
{
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
}

void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
                       target_ulong pte0, target_ulong pte1)
{
357
    ppc6xx_tlb_t *tlb;
358 359 360
    int nr;

    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
361
    tlb = &env->tlb[nr].tlb6;
362 363
#if defined (DEBUG_SOFTWARE_TLB)
    if (loglevel != 0) {
364
        fprintf(logfile, "Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX
365
                " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1);
366 367 368 369 370 371 372 373 374 375 376
    }
#endif
    /* Invalidate any pending reference in Qemu for this virtual address */
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
    tlb->pte0 = pte0;
    tlb->pte1 = pte1;
    tlb->EPN = EPN;
    /* Store last way for LRU mechanism */
    env->last_way = way;
}

J
j_mayer 已提交
377 378 379
static always_inline int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx,
                                           target_ulong eaddr, int rw,
                                           int access_type)
380
{
381
    ppc6xx_tlb_t *tlb;
382 383
    int nr, best, way;
    int ret;
384

385 386 387 388 389
    best = -1;
    ret = -1; /* No TLB found */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
                               access_type == ACCESS_CODE ? 1 : 0);
390
        tlb = &env->tlb[nr].tlb6;
391 392 393 394
        /* This test "emulates" the PTE index match for hardware TLBs */
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
395 396
                fprintf(logfile, "TLB %d/%d %s [" ADDRX " " ADDRX
                        "] <> " ADDRX "\n",
397 398 399 400 401 402 403 404 405
                        nr, env->nb_tlb,
                        pte_is_valid(tlb->pte0) ? "valid" : "inval",
                        tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
            }
#endif
            continue;
        }
#if defined (DEBUG_SOFTWARE_TLB)
        if (loglevel != 0) {
406 407
            fprintf(logfile, "TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX
                    " %c %c\n",
408 409 410 411 412 413
                    nr, env->nb_tlb,
                    pte_is_valid(tlb->pte0) ? "valid" : "inval",
                    tlb->EPN, eaddr, tlb->pte1,
                    rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
        }
#endif
414
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw, access_type)) {
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
        case -3:
            /* TLB inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            best = nr;
            break;
        case -1:
        default:
            /* No match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all TLBs consistency
             *      but we can speed-up the whole thing as the
             *      result would be undefined if TLBs are not consistent.
             */
            ret = 0;
            best = nr;
            goto done;
        }
    }
    if (best != -1) {
    done:
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
441
        if (loglevel != 0) {
442
            fprintf(logfile, "found TLB at addr " PADDRX " prot=%01x ret=%d\n",
443 444 445 446
                    ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
        }
#endif
        /* Update page flags */
447
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
448 449 450 451 452
    }

    return ret;
}

453
/* Perform BAT hit & translation */
J
j_mayer 已提交
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
static always_inline void bat_size_prot (CPUState *env, target_ulong *blp,
                                         int *validp, int *protp,
                                         target_ulong *BATu, target_ulong *BATl)
{
    target_ulong bl;
    int pp, valid, prot;

    bl = (*BATu & 0x00001FFC) << 15;
    valid = 0;
    prot = 0;
    if (((msr_pr == 0) && (*BATu & 0x00000002)) ||
        ((msr_pr != 0) && (*BATu & 0x00000001))) {
        valid = 1;
        pp = *BATl & 0x00000003;
        if (pp != 0) {
            prot = PAGE_READ | PAGE_EXEC;
            if (pp == 0x2)
                prot |= PAGE_WRITE;
        }
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

static always_inline void bat_601_size_prot (CPUState *env,target_ulong *blp,
                                             int *validp, int *protp,
                                             target_ulong *BATu,
                                             target_ulong *BATl)
{
    target_ulong bl;
    int key, pp, valid, prot;

    bl = (*BATl & 0x0000003F) << 17;
488
#if defined (DEBUG_BATS)
J
j_mayer 已提交
489
    if (loglevel != 0) {
490 491
        fprintf(logfile, "b %02x ==> bl " ADDRX " msk " ADDRX "\n",
                (uint8_t)(*BATl & 0x0000003F), bl, ~bl);
J
j_mayer 已提交
492
    }
493
#endif
J
j_mayer 已提交
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
    prot = 0;
    valid = (*BATl >> 6) & 1;
    if (valid) {
        pp = *BATu & 0x00000003;
        if (msr_pr == 0)
            key = (*BATu >> 3) & 1;
        else
            key = (*BATu >> 2) & 1;
        prot = pp_check(key, pp, 0);
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

J
j_mayer 已提交
509 510
static always_inline int get_bat (CPUState *env, mmu_ctx_t *ctx,
                                  target_ulong virtual, int rw, int type)
511
{
512 513
    target_ulong *BATlt, *BATut, *BATu, *BATl;
    target_ulong base, BEPIl, BEPIu, bl;
J
j_mayer 已提交
514
    int i, valid, prot;
515 516 517
    int ret = -1;

#if defined (DEBUG_BATS)
J
j_mayer 已提交
518
    if (loglevel != 0) {
519
        fprintf(logfile, "%s: %cBAT v " ADDRX "\n", __func__,
520
                type == ACCESS_CODE ? 'I' : 'D', virtual);
521 522 523 524 525 526 527 528 529 530 531 532 533
    }
#endif
    switch (type) {
    case ACCESS_CODE:
        BATlt = env->IBAT[1];
        BATut = env->IBAT[0];
        break;
    default:
        BATlt = env->DBAT[1];
        BATut = env->DBAT[0];
        break;
    }
    base = virtual & 0xFFFC0000;
J
j_mayer 已提交
534
    for (i = 0; i < env->nb_BATs; i++) {
535 536 537 538
        BATu = &BATut[i];
        BATl = &BATlt[i];
        BEPIu = *BATu & 0xF0000000;
        BEPIl = *BATu & 0x0FFE0000;
J
j_mayer 已提交
539 540 541 542 543
        if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
            bat_601_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        } else {
            bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        }
544
#if defined (DEBUG_BATS)
J
j_mayer 已提交
545
        if (loglevel != 0) {
546 547 548
            fprintf(logfile, "%s: %cBAT%d v " ADDRX " BATu " ADDRX
                    " BATl " ADDRX "\n", __func__,
                    type == ACCESS_CODE ? 'I' : 'D', i, virtual, *BATu, *BATl);
549 550 551 552 553
        }
#endif
        if ((virtual & 0xF0000000) == BEPIu &&
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
            /* BAT matches */
J
j_mayer 已提交
554
            if (valid != 0) {
555
                /* Get physical address */
556
                ctx->raddr = (*BATl & 0xF0000000) |
557
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
558
                    (virtual & 0x0001F000);
559
                /* Compute access rights */
J
j_mayer 已提交
560
                ctx->prot = prot;
561
                ret = check_prot(ctx->prot, rw, type);
562
#if defined (DEBUG_BATS)
563
                if (ret == 0 && loglevel != 0) {
564
                    fprintf(logfile, "BAT %d match: r " PADDRX " prot=%c%c\n",
565 566
                            i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
                            ctx->prot & PAGE_WRITE ? 'W' : '-');
567 568 569 570 571 572 573 574
                }
#endif
                break;
            }
        }
    }
    if (ret < 0) {
#if defined (DEBUG_BATS)
J
j_mayer 已提交
575
        if (loglevel != 0) {
576
            fprintf(logfile, "no BAT match for " ADDRX ":\n", virtual);
J
j_mayer 已提交
577 578 579 580 581 582
            for (i = 0; i < 4; i++) {
                BATu = &BATut[i];
                BATl = &BATlt[i];
                BEPIu = *BATu & 0xF0000000;
                BEPIl = *BATu & 0x0FFE0000;
                bl = (*BATu & 0x00001FFC) << 15;
583 584
                fprintf(logfile, "%s: %cBAT%d v " ADDRX " BATu " ADDRX
                        " BATl " ADDRX " \n\t" ADDRX " " ADDRX " " ADDRX "\n",
J
j_mayer 已提交
585 586 587
                        __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
                        *BATu, *BATl, BEPIu, BEPIl, bl);
            }
588 589 590
        }
#endif
    }
591

592 593 594 595 596
    /* No hit */
    return ret;
}

/* PTE table lookup */
597 598
static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h,
                                    int rw, int type)
599
{
600 601
    target_ulong base, pte0, pte1;
    int i, good = -1;
602
    int ret, r;
603

604 605
    ret = -1; /* No entry found */
    base = ctx->pg_addr[h];
606
    for (i = 0; i < 8; i++) {
607 608 609 610
#if defined(TARGET_PPC64)
        if (is_64b) {
            pte0 = ldq_phys(base + (i * 16));
            pte1 =  ldq_phys(base + (i * 16) + 8);
611
            r = pte64_check(ctx, pte0, pte1, h, rw, type);
612 613
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
614 615
                fprintf(logfile, "Load pte from " ADDRX " => " ADDRX " " ADDRX
                        " %d %d %d " ADDRX "\n",
616 617 618 619 620
                        base + (i * 16), pte0, pte1,
                        (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1),
                        ctx->ptem);
            }
#endif
621 622 623 624 625
        } else
#endif
        {
            pte0 = ldl_phys(base + (i * 8));
            pte1 =  ldl_phys(base + (i * 8) + 4);
626
            r = pte32_check(ctx, pte0, pte1, h, rw, type);
627
#if defined (DEBUG_MMU)
628
            if (loglevel != 0) {
629 630
                fprintf(logfile, "Load pte from " ADDRX " => " ADDRX " " ADDRX
                        " %d %d %d " ADDRX "\n",
631 632 633 634
                        base + (i * 8), pte0, pte1,
                        (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1),
                        ctx->ptem);
            }
635
#endif
636
        }
637
        switch (r) {
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
        case -3:
            /* PTE inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            good = i;
            break;
        case -1:
        default:
            /* No PTE match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all PTEs consistency
             *      but if we can speed-up the whole thing as the
             *      result would be undefined if PTEs are not consistent.
             */
            ret = 0;
            good = i;
            goto done;
659 660 661
        }
    }
    if (good != -1) {
662
    done:
663
#if defined (DEBUG_MMU)
J
j_mayer 已提交
664
        if (loglevel != 0) {
665
            fprintf(logfile, "found PTE at addr " PADDRX " prot=%01x ret=%d\n",
666 667
                    ctx->raddr, ctx->prot, ret);
        }
668 669
#endif
        /* Update page flags */
670
        pte1 = ctx->raddr;
671 672 673 674 675 676 677 678 679 680
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
#if defined(TARGET_PPC64)
            if (is_64b) {
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
            } else
#endif
            {
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
            }
        }
681 682 683
    }

    return ret;
B
bellard 已提交
684 685
}

J
j_mayer 已提交
686
static always_inline int find_pte32 (mmu_ctx_t *ctx, int h, int rw, int type)
687
{
688
    return _find_pte(ctx, 0, h, rw, type);
689 690 691
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
692
static always_inline int find_pte64 (mmu_ctx_t *ctx, int h, int rw, int type)
693
{
694
    return _find_pte(ctx, 1, h, rw, type);
695 696 697
}
#endif

698
static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx,
699
                                   int h, int rw, int type)
700 701
{
#if defined(TARGET_PPC64)
702
    if (env->mmu_model & POWERPC_MMU_64)
703
        return find_pte64(ctx, h, rw, type);
704 705
#endif

706
    return find_pte32(ctx, h, rw, type);
707 708 709
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
710
static always_inline int slb_is_valid (uint64_t slb64)
711 712 713 714
{
    return slb64 & 0x0000000008000000ULL ? 1 : 0;
}

J
j_mayer 已提交
715
static always_inline void slb_invalidate (uint64_t *slb64)
716 717 718 719
{
    *slb64 &= ~0x0000000008000000ULL;
}

J
j_mayer 已提交
720 721 722
static always_inline int slb_lookup (CPUPPCState *env, target_ulong eaddr,
                                     target_ulong *vsid,
                                     target_ulong *page_mask, int *attr)
723 724 725 726 727 728 729 730 731
{
    target_phys_addr_t sr_base;
    target_ulong mask;
    uint64_t tmp64;
    uint32_t tmp;
    int n, ret;

    ret = -5;
    sr_base = env->spr[SPR_ASR];
732 733 734 735 736 737
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: eaddr " ADDRX " base " PADDRX "\n",
                __func__, eaddr, sr_base);
    }
#endif
738
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
739
    for (n = 0; n < env->slb_nr; n++) {
740
        tmp64 = ldq_phys(sr_base);
741 742 743
        tmp = ldl_phys(sr_base + 8);
#if defined(DEBUG_SLB)
        if (loglevel != 0) {
J
j_mayer 已提交
744 745
            fprintf(logfile, "%s: seg %d " PADDRX " %016" PRIx64 " %08"
                    PRIx32 "\n", __func__, n, sr_base, tmp64, tmp);
746 747
        }
#endif
748
        if (slb_is_valid(tmp64)) {
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
            /* SLB entry is valid */
            switch (tmp64 & 0x0000000006000000ULL) {
            case 0x0000000000000000ULL:
                /* 256 MB segment */
                mask = 0xFFFFFFFFF0000000ULL;
                break;
            case 0x0000000002000000ULL:
                /* 1 TB segment */
                mask = 0xFFFF000000000000ULL;
                break;
            case 0x0000000004000000ULL:
            case 0x0000000006000000ULL:
                /* Reserved => segment is invalid */
                continue;
            }
            if ((eaddr & mask) == (tmp64 & mask)) {
                /* SLB match */
                *vsid = ((tmp64 << 24) | (tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
                *page_mask = ~mask;
                *attr = tmp & 0xFF;
769
                ret = n;
770 771 772 773 774 775 776
                break;
            }
        }
        sr_base += 12;
    }

    return ret;
B
bellard 已提交
777
}
778

779 780 781 782 783 784 785 786
void ppc_slb_invalidate_all (CPUPPCState *env)
{
    target_phys_addr_t sr_base;
    uint64_t tmp64;
    int n, do_invalidate;

    do_invalidate = 0;
    sr_base = env->spr[SPR_ASR];
787 788
    /* XXX: Warning: slbia never invalidates the first segment */
    for (n = 1; n < env->slb_nr; n++) {
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
        tmp64 = ldq_phys(sr_base);
        if (slb_is_valid(tmp64)) {
            slb_invalidate(&tmp64);
            stq_phys(sr_base, tmp64);
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            do_invalidate = 1;
        }
        sr_base += 12;
    }
    if (do_invalidate)
        tlb_flush(env, 1);
}

void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
{
    target_phys_addr_t sr_base;
    target_ulong vsid, page_mask;
    uint64_t tmp64;
    int attr;
    int n;

    n = slb_lookup(env, T0, &vsid, &page_mask, &attr);
    if (n >= 0) {
        sr_base = env->spr[SPR_ASR];
        sr_base += 12 * n;
        tmp64 = ldq_phys(sr_base);
        if (slb_is_valid(tmp64)) {
            slb_invalidate(&tmp64);
            stq_phys(sr_base, tmp64);
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            tlb_flush(env, 1);
        }
    }
}

830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
{
    target_phys_addr_t sr_base;
    target_ulong rt;
    uint64_t tmp64;
    uint32_t tmp;

    sr_base = env->spr[SPR_ASR];
    sr_base += 12 * slb_nr;
    tmp64 = ldq_phys(sr_base);
    tmp = ldl_phys(sr_base + 8);
    if (tmp64 & 0x0000000008000000ULL) {
        /* SLB entry is valid */
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
        rt = tmp >> 8;             /* 65:88 => 40:63 */
        rt |= (tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
        rt |= ((tmp >> 4) & 0xF) << 27;
    } else {
        rt = 0;
    }
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: " PADDRX " %016" PRIx64 " %08" PRIx32 " => %d "
                ADDRX "\n", __func__, sr_base, tmp64, tmp, slb_nr, rt);
    }
#endif

    return rt;
}

void ppc_store_slb (CPUPPCState *env, int slb_nr, target_ulong rs)
{
    target_phys_addr_t sr_base;
    uint64_t tmp64;
    uint32_t tmp;

    sr_base = env->spr[SPR_ASR];
    sr_base += 12 * slb_nr;
    /* Copy Rs bits 37:63 to SLB 62:88 */
    tmp = rs << 8;
    tmp64 = (rs >> 24) & 0x7;
    /* Copy Rs bits 33:36 to SLB 89:92 */
    tmp |= ((rs >> 27) & 0xF) << 4;
    /* Set the valid bit */
    tmp64 |= 1 << 27;
    /* Set ESID */
    tmp64 |= (uint32_t)slb_nr << 28;
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
880 881 882
        fprintf(logfile, "%s: %d " ADDRX " => " PADDRX " %016" PRIx64
                " %08" PRIx32 "\n", __func__,
                slb_nr, rs, sr_base, tmp64, tmp);
883 884 885 886 887 888
    }
#endif
    /* Write SLB entry to memory */
    stq_phys(sr_base, tmp64);
    stl_phys(sr_base + 8, tmp);
}
889
#endif /* defined(TARGET_PPC64) */
B
bellard 已提交
890

891
/* Perform segment based translation */
892 893 894 895
static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1,
                                                    int sdr_sh,
                                                    target_phys_addr_t hash,
                                                    target_phys_addr_t mask)
896
{
897
    return (sdr1 & ((target_phys_addr_t)(-1ULL) << sdr_sh)) | (hash & mask);
898 899
}

J
j_mayer 已提交
900 901
static always_inline int get_segment (CPUState *env, mmu_ctx_t *ctx,
                                      target_ulong eaddr, int rw, int type)
B
bellard 已提交
902
{
903
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
904 905 906
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
#if defined(TARGET_PPC64)
    int attr;
907
#endif
908
    int ds, vsid_sh, sdr_sh, pr;
909 910
    int ret, ret2;

911
    pr = msr_pr;
912
#if defined(TARGET_PPC64)
913
    if (env->mmu_model & POWERPC_MMU_64) {
914 915 916 917 918
#if defined (DEBUG_MMU)
        if (loglevel != 0) {
            fprintf(logfile, "Check SLBs\n");
        }
#endif
919 920 921
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr);
        if (ret < 0)
            return ret;
922 923
        ctx->key = ((attr & 0x40) && (pr != 0)) ||
            ((attr & 0x80) && (pr == 0)) ? 1 : 0;
924
        ds = 0;
925
        ctx->nx = attr & 0x20 ? 1 : 0;
926 927 928 929 930 931 932 933 934
        vsid_mask = 0x00003FFFFFFFFF80ULL;
        vsid_sh = 7;
        sdr_sh = 18;
        sdr_mask = 0x3FF80;
    } else
#endif /* defined(TARGET_PPC64) */
    {
        sr = env->sr[eaddr >> 28];
        page_mask = 0x0FFFFFFF;
935 936
        ctx->key = (((sr & 0x20000000) && (pr != 0)) ||
                    ((sr & 0x40000000) && (pr == 0))) ? 1 : 0;
937
        ds = sr & 0x80000000 ? 1 : 0;
938
        ctx->nx = sr & 0x10000000 ? 1 : 0;
939 940 941 942 943
        vsid = sr & 0x00FFFFFF;
        vsid_mask = 0x01FFFFC0;
        vsid_sh = 6;
        sdr_sh = 16;
        sdr_mask = 0xFFC0;
944
#if defined (DEBUG_MMU)
945
        if (loglevel != 0) {
946 947
            fprintf(logfile, "Check segment v=" ADDRX " %d " ADDRX
                    " nip=" ADDRX " lr=" ADDRX " ir=%d dr=%d pr=%d %d t=%d\n",
948
                    eaddr, (int)(eaddr >> 28), sr, env->nip,
949 950
                    env->lr, (int)msr_ir, (int)msr_dr, pr != 0 ? 1 : 0,
                    rw, type);
951
        }
952
#endif
953
    }
954 955 956
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
        fprintf(logfile, "pte segment: key=%d ds %d nx %d vsid " ADDRX "\n",
957
                ctx->key, ds, ctx->nx, vsid);
958 959
    }
#endif
960 961
    ret = -1;
    if (!ds) {
962
        /* Check if instruction fetch is allowed, if needed */
963
        if (type != ACCESS_CODE || ctx->nx == 0) {
964
            /* Page address translation */
965 966
            /* Primary table address */
            sdr = env->sdr1;
967 968
            pgidx = (eaddr & page_mask) >> TARGET_PAGE_BITS;
#if defined(TARGET_PPC64)
969
            if (env->mmu_model & POWERPC_MMU_64) {
970 971 972 973 974 975 976 977 978 979 980 981
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
                /* XXX: this is false for 1 TB segments */
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            } else
#endif
            {
                htab_mask = sdr & 0x000001FF;
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            }
            mask = (htab_mask << sdr_sh) | sdr_mask;
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
982 983 984
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX
                        " mask " PADDRX " " ADDRX "\n",
                        sdr, sdr_sh, hash, mask, page_mask);
985 986
            }
#endif
987
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
988
            /* Secondary table address */
989
            hash = (~hash) & vsid_mask;
990 991
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
992 993 994
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX
                        " mask " PADDRX "\n",
                        sdr, sdr_sh, hash, mask);
995 996
            }
#endif
997 998
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
#if defined(TARGET_PPC64)
999
            if (env->mmu_model & POWERPC_MMU_64) {
1000 1001 1002 1003 1004 1005 1006
                /* Only 5 bits of the page index are used in the AVPN */
                ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
            } else
#endif
            {
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
            }
1007
            /* Initialize real address with an invalid value */
1008
            ctx->raddr = (target_phys_addr_t)-1ULL;
1009 1010
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
1011 1012 1013
                /* Software TLB search */
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
            } else {
1014
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1015
                if (loglevel != 0) {
1016 1017 1018 1019
                    fprintf(logfile, "0 sdr1=" PADDRX " vsid=" ADDRX " "
                            "api=" ADDRX " hash=" PADDRX
                            " pg_addr=" PADDRX "\n",
                            sdr, vsid, pgidx, hash, ctx->pg_addr[0]);
1020
                }
1021
#endif
1022
                /* Primary table lookup */
1023
                ret = find_pte(env, ctx, 0, rw, type);
1024 1025
                if (ret < 0) {
                    /* Secondary table lookup */
1026
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1027
                    if (eaddr != 0xEFFFFFFF && loglevel != 0) {
1028 1029 1030 1031
                        fprintf(logfile, "1 sdr1=" PADDRX " vsid=" ADDRX " "
                                "api=" ADDRX " hash=" PADDRX
                                " pg_addr=" PADDRX "\n",
                                sdr, vsid, pgidx, hash, ctx->pg_addr[1]);
1032
                    }
1033
#endif
1034
                    ret2 = find_pte(env, ctx, 1, rw, type);
1035 1036 1037
                    if (ret2 != -1)
                        ret = ret2;
                }
1038
            }
1039
#if defined (DUMP_PAGE_TABLES)
J
j_mayer 已提交
1040 1041 1042
            if (loglevel != 0) {
                target_phys_addr_t curaddr;
                uint32_t a0, a1, a2, a3;
1043
                fprintf(logfile, "Page table: " PADDRX " len " PADDRX "\n",
J
j_mayer 已提交
1044 1045 1046 1047 1048 1049 1050 1051
                        sdr, mask + 0x80);
                for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
                     curaddr += 16) {
                    a0 = ldl_phys(curaddr);
                    a1 = ldl_phys(curaddr + 4);
                    a2 = ldl_phys(curaddr + 8);
                    a3 = ldl_phys(curaddr + 12);
                    if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
1052
                        fprintf(logfile, PADDRX ": %08x %08x %08x %08x\n",
J
j_mayer 已提交
1053
                                curaddr, a0, a1, a2, a3);
1054
                    }
J
j_mayer 已提交
1055 1056
                }
            }
1057
#endif
1058 1059
        } else {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1060
            if (loglevel != 0)
1061
                fprintf(logfile, "No access allowed\n");
1062
#endif
1063
            ret = -3;
1064 1065 1066
        }
    } else {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1067
        if (loglevel != 0)
1068
            fprintf(logfile, "direct store...\n");
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
#endif
        /* Direct-store segment : absolutely *BUGGY* for now */
        switch (type) {
        case ACCESS_INT:
            /* Integer load/store : only access allowed */
            break;
        case ACCESS_CODE:
            /* No code fetch is allowed in direct-store areas */
            return -4;
        case ACCESS_FLOAT:
            /* Floating point load/store */
            return -4;
        case ACCESS_RES:
            /* lwarx, ldarx or srwcx. */
            return -4;
        case ACCESS_CACHE:
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
            /* Should make the instruction do no-op.
             * As it already do no-op, it's quite easy :-)
             */
1089
            ctx->raddr = eaddr;
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
            return 0;
        case ACCESS_EXT:
            /* eciwx or ecowx */
            return -4;
        default:
            if (logfile) {
                fprintf(logfile, "ERROR: instruction should not need "
                        "address translation\n");
            }
            return -4;
        }
1101 1102
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
            ctx->raddr = eaddr;
1103 1104 1105 1106
            ret = 2;
        } else {
            ret = -2;
        }
B
bellard 已提交
1107
    }
1108 1109

    return ret;
B
bellard 已提交
1110 1111
}

1112
/* Generic TLB check function for embedded PowerPC implementations */
J
j_mayer 已提交
1113 1114 1115 1116
static always_inline int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb,
                                           target_phys_addr_t *raddrp,
                                           target_ulong address,
                                           uint32_t pid, int ext, int i)
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
{
    target_ulong mask;

    /* Check valid flag */
    if (!(tlb->prot & PAGE_VALID)) {
        if (loglevel != 0)
            fprintf(logfile, "%s: TLB %d not valid\n", __func__, i);
        return -1;
    }
    mask = ~(tlb->size - 1);
1127
#if defined (DEBUG_SOFTWARE_TLB)
1128
    if (loglevel != 0) {
1129 1130 1131
        fprintf(logfile, "%s: TLB %d address " ADDRX " PID %u <=> " ADDRX
                " " ADDRX " %u\n",
                __func__, i, address, pid, tlb->EPN, mask, (uint32_t)tlb->PID);
1132
    }
1133
#endif
1134
    /* Check PID */
1135
    if (tlb->PID != 0 && tlb->PID != pid)
1136 1137 1138 1139 1140
        return -1;
    /* Check effective address */
    if ((address & mask) != tlb->EPN)
        return -1;
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
1141
#if (TARGET_PHYS_ADDR_BITS >= 36)
1142 1143 1144 1145
    if (ext) {
        /* Extend the physical address to 36 bits */
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
    }
1146
#endif
1147 1148 1149 1150 1151

    return 0;
}

/* Generic TLB search function for PowerPC embedded implementations */
1152
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
1153 1154 1155 1156 1157 1158 1159
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, ret;

    /* Default return value is no match */
    ret = -1;
1160
    for (i = 0; i < env->nb_tlb; i++) {
1161
        tlb = &env->tlb[i].tlbe;
1162
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
1163 1164 1165 1166 1167 1168 1169 1170
            ret = i;
            break;
        }
    }

    return ret;
}

1171
/* Helpers specific to PowerPC 40x implementations */
J
j_mayer 已提交
1172
static always_inline void ppc4xx_tlb_invalidate_all (CPUState *env)
1173 1174 1175 1176 1177 1178
{
    ppcemb_tlb_t *tlb;
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1179
        tlb->prot &= ~PAGE_VALID;
1180
    }
1181
    tlb_flush(env, 1);
1182 1183
}

J
j_mayer 已提交
1184 1185 1186
static always_inline void ppc4xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      uint32_t pid)
J
j_mayer 已提交
1187
{
1188
#if !defined(FLUSH_ALL_TLBS)
J
j_mayer 已提交
1189
    ppcemb_tlb_t *tlb;
1190 1191
    target_phys_addr_t raddr;
    target_ulong page, end;
J
j_mayer 已提交
1192 1193 1194 1195
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1196
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
J
j_mayer 已提交
1197 1198 1199 1200
            end = tlb->EPN + tlb->size;
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
            tlb->prot &= ~PAGE_VALID;
1201
            break;
J
j_mayer 已提交
1202 1203
        }
    }
1204 1205 1206
#else
    ppc4xx_tlb_invalidate_all(env);
#endif
J
j_mayer 已提交
1207 1208
}

1209
int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1210
                                 target_ulong address, int rw, int access_type)
J
j_mayer 已提交
1211 1212 1213
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
1214
    int i, ret, zsel, zpr, pr;
1215

1216
    ret = -1;
1217
    raddr = (target_phys_addr_t)-1ULL;
1218
    pr = msr_pr;
J
j_mayer 已提交
1219 1220
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1221 1222
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_40x_PID], 0, i) < 0)
J
j_mayer 已提交
1223 1224 1225
            continue;
        zsel = (tlb->attr >> 4) & 0xF;
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1226
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1227
        if (loglevel != 0) {
J
j_mayer 已提交
1228 1229 1230
            fprintf(logfile, "%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
                    __func__, i, zsel, zpr, rw, tlb->attr);
        }
1231
#endif
1232 1233 1234
        /* Check execute enable bit */
        switch (zpr) {
        case 0x2:
1235
            if (pr != 0)
1236 1237 1238 1239 1240 1241 1242 1243
                goto check_perms;
            /* No break here */
        case 0x3:
            /* All accesses granted */
            ctx->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
            ret = 0;
            break;
        case 0x0:
1244
            if (pr != 0) {
1245 1246
                ctx->prot = 0;
                ret = -2;
J
j_mayer 已提交
1247 1248
                break;
            }
1249 1250 1251 1252 1253 1254 1255 1256 1257
            /* No break here */
        case 0x1:
        check_perms:
            /* Check from TLB entry */
            /* XXX: there is a problem here or in the TLB fill code... */
            ctx->prot = tlb->prot;
            ctx->prot |= PAGE_EXEC;
            ret = check_prot(ctx->prot, rw, access_type);
            break;
J
j_mayer 已提交
1258 1259 1260
        }
        if (ret >= 0) {
            ctx->raddr = raddr;
1261
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1262
            if (loglevel != 0) {
1263
                fprintf(logfile, "%s: access granted " ADDRX " => " PADDRX
1264 1265
                        " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
                        ret);
J
j_mayer 已提交
1266
            }
1267
#endif
1268
            return 0;
J
j_mayer 已提交
1269 1270
        }
    }
1271
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1272
    if (loglevel != 0) {
1273
        fprintf(logfile, "%s: access refused " ADDRX " => " PADDRX
1274 1275 1276
                " %d %d\n", __func__, address, raddr, ctx->prot,
                ret);
    }
1277
#endif
1278

J
j_mayer 已提交
1279 1280 1281
    return ret;
}

1282 1283 1284 1285 1286 1287 1288 1289 1290
void store_40x_sler (CPUPPCState *env, uint32_t val)
{
    /* XXX: TO BE FIXED */
    if (val != 0x00000000) {
        cpu_abort(env, "Little-endian regions are not supported by now\n");
    }
    env->spr[SPR_405_SLER] = val;
}

1291 1292 1293 1294 1295 1296 1297 1298 1299
int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
                                   target_ulong address, int rw,
                                   int access_type)
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, prot, ret;

    ret = -1;
1300
    raddr = (target_phys_addr_t)-1ULL;
1301 1302 1303 1304 1305
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
            continue;
1306
        if (msr_pr != 0)
1307 1308 1309 1310 1311
            prot = tlb->prot & 0xF;
        else
            prot = (tlb->prot >> 4) & 0xF;
        /* Check the address space */
        if (access_type == ACCESS_CODE) {
1312
            if (msr_ir != (tlb->attr & 1))
1313 1314 1315 1316 1317 1318 1319 1320
                continue;
            ctx->prot = prot;
            if (prot & PAGE_EXEC) {
                ret = 0;
                break;
            }
            ret = -3;
        } else {
1321
            if (msr_dr != (tlb->attr & 1))
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
                continue;
            ctx->prot = prot;
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
                ret = 0;
                break;
            }
            ret = -2;
        }
    }
    if (ret >= 0)
        ctx->raddr = raddr;

    return ret;
}

J
j_mayer 已提交
1337 1338
static always_inline int check_physical (CPUState *env, mmu_ctx_t *ctx,
                                         target_ulong eaddr, int rw)
1339 1340
{
    int in_plb, ret;
1341

1342
    ctx->raddr = eaddr;
1343
    ctx->prot = PAGE_READ | PAGE_EXEC;
1344
    ret = 0;
1345 1346
    switch (env->mmu_model) {
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1347
    case POWERPC_MMU_601:
1348
    case POWERPC_MMU_SOFT_6xx:
1349
    case POWERPC_MMU_SOFT_74xx:
1350
    case POWERPC_MMU_SOFT_4xx:
1351
    case POWERPC_MMU_REAL:
1352
    case POWERPC_MMU_BOOKE:
1353 1354 1355
        ctx->prot |= PAGE_WRITE;
        break;
#if defined(TARGET_PPC64)
1356
    case POWERPC_MMU_620:
1357
    case POWERPC_MMU_64B:
1358
        /* Real address are 60 bits long */
1359
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1360 1361
        ctx->prot |= PAGE_WRITE;
        break;
1362
#endif
1363
    case POWERPC_MMU_SOFT_4xx_Z:
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
        if (unlikely(msr_pe != 0)) {
            /* 403 family add some particular protections,
             * using PBL/PBU registers for accesses with no translation.
             */
            in_plb =
                /* Check PLB validity */
                (env->pb[0] < env->pb[1] &&
                 /* and address in plb area */
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
                (env->pb[2] < env->pb[3] &&
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
            if (in_plb ^ msr_px) {
                /* Access in protected area */
                if (rw == 1) {
                    /* Access is not allowed */
                    ret = -2;
                }
            } else {
                /* Read-write access is allowed */
                ctx->prot |= PAGE_WRITE;
1384 1385
            }
        }
1386
        break;
1387 1388 1389 1390
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1391
    case POWERPC_MMU_BOOKE_FSL:
1392 1393 1394 1395 1396 1397
        /* XXX: TODO */
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
        break;
    default:
        cpu_abort(env, "Unknown or invalid MMU model\n");
        return -1;
1398 1399 1400 1401 1402 1403
    }

    return ret;
}

int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
J
j_mayer 已提交
1404
                          int rw, int access_type)
1405 1406
{
    int ret;
1407

B
bellard 已提交
1408
#if 0
J
j_mayer 已提交
1409
    if (loglevel != 0) {
1410 1411
        fprintf(logfile, "%s\n", __func__);
    }
1412
#endif
B
bellard 已提交
1413 1414
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1415
        /* No address translation */
1416
        ret = check_physical(env, ctx, eaddr, rw);
1417
    } else {
1418
        ret = -1;
1419 1420
        switch (env->mmu_model) {
        case POWERPC_MMU_32B:
J
j_mayer 已提交
1421
        case POWERPC_MMU_601:
1422
        case POWERPC_MMU_SOFT_6xx:
1423
        case POWERPC_MMU_SOFT_74xx:
1424
#if defined(TARGET_PPC64)
1425
        case POWERPC_MMU_620:
1426
        case POWERPC_MMU_64B:
1427
#endif
J
j_mayer 已提交
1428 1429 1430
            /* Try to find a BAT */
            if (env->nb_BATs != 0)
                ret = get_bat(env, ctx, eaddr, rw, access_type);
J
j_mayer 已提交
1431
            if (ret < 0) {
1432
                /* We didn't match any BAT entry or don't have BATs */
J
j_mayer 已提交
1433 1434 1435
                ret = get_segment(env, ctx, eaddr, rw, access_type);
            }
            break;
1436 1437
        case POWERPC_MMU_SOFT_4xx:
        case POWERPC_MMU_SOFT_4xx_Z:
1438
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
J
j_mayer 已提交
1439 1440
                                              rw, access_type);
            break;
1441
        case POWERPC_MMU_BOOKE:
1442 1443 1444
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
                                                rw, access_type);
            break;
1445 1446 1447 1448
        case POWERPC_MMU_MPC8xx:
            /* XXX: TODO */
            cpu_abort(env, "MPC8xx MMU model is not implemented\n");
            break;
1449
        case POWERPC_MMU_BOOKE_FSL:
1450 1451 1452
            /* XXX: TODO */
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
            return -1;
1453 1454
        case POWERPC_MMU_REAL:
            cpu_abort(env, "PowerPC in real mode do not do any translation\n");
1455
            return -1;
1456 1457
        default:
            cpu_abort(env, "Unknown or invalid MMU model\n");
J
j_mayer 已提交
1458
            return -1;
1459 1460
        }
    }
B
bellard 已提交
1461
#if 0
J
j_mayer 已提交
1462 1463
    if (loglevel != 0) {
        fprintf(logfile, "%s address " ADDRX " => %d " PADDRX "\n",
1464
                __func__, eaddr, ret, ctx->raddr);
1465
    }
1466
#endif
1467

1468 1469 1470
    return ret;
}

1471
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
B
bellard 已提交
1472
{
1473
    mmu_ctx_t ctx;
B
bellard 已提交
1474

J
j_mayer 已提交
1475
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT) != 0))
B
bellard 已提交
1476
        return -1;
1477 1478

    return ctx.raddr & TARGET_PAGE_MASK;
B
bellard 已提交
1479
}
1480 1481

/* Perform address translation */
1482
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1483
                              int mmu_idx, int is_softmmu)
1484
{
1485
    mmu_ctx_t ctx;
1486
    int access_type;
1487
    int ret = 0;
1488

B
bellard 已提交
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
    if (rw == 2) {
        /* code access */
        rw = 0;
        access_type = ACCESS_CODE;
    } else {
        /* data access */
        /* XXX: put correct access by using cpu_restore_state()
           correctly */
        access_type = ACCESS_INT;
        //        access_type = env->access_type;
    }
J
j_mayer 已提交
1500
    ret = get_physical_address(env, &ctx, address, rw, access_type);
1501
    if (ret == 0) {
1502 1503 1504
        ret = tlb_set_page_exec(env, address & TARGET_PAGE_MASK,
                                ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
                                mmu_idx, is_softmmu);
1505 1506
    } else if (ret < 0) {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1507
        if (loglevel != 0)
1508
            cpu_dump_state(env, logfile, fprintf, 0);
1509 1510 1511 1512
#endif
        if (access_type == ACCESS_CODE) {
            switch (ret) {
            case -1:
1513
                /* No matches in page tables or TLB */
1514 1515
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1516 1517
                    env->exception_index = POWERPC_EXCP_IFTLB;
                    env->error_code = 1 << 18;
1518 1519 1520
                    env->spr[SPR_IMISS] = address;
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
                    goto tlb_miss;
1521
                case POWERPC_MMU_SOFT_74xx:
1522
                    env->exception_index = POWERPC_EXCP_IFTLB;
1523
                    goto tlb_miss_74xx;
1524 1525
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1526 1527
                    env->exception_index = POWERPC_EXCP_ITLB;
                    env->error_code = 0;
J
j_mayer 已提交
1528 1529
                    env->spr[SPR_40x_DEAR] = address;
                    env->spr[SPR_40x_ESR] = 0x00000000;
1530
                    break;
1531
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1532
                case POWERPC_MMU_601:
1533
#if defined(TARGET_PPC64)
1534
                case POWERPC_MMU_620:
1535
                case POWERPC_MMU_64B:
1536
#endif
1537 1538 1539
                    env->exception_index = POWERPC_EXCP_ISI;
                    env->error_code = 0x40000000;
                    break;
1540
                case POWERPC_MMU_BOOKE:
1541
                    /* XXX: TODO */
1542
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1543
                    return -1;
1544
                case POWERPC_MMU_BOOKE_FSL:
1545
                    /* XXX: TODO */
1546
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1547
                    return -1;
1548 1549 1550 1551 1552 1553 1554
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1555
                    return -1;
1556 1557 1558
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1559
                }
1560 1561 1562
                break;
            case -2:
                /* Access rights violation */
1563 1564
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x08000000;
1565 1566
                break;
            case -3:
1567
                /* No execute protection violation */
1568 1569
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1570 1571 1572 1573
                break;
            case -4:
                /* Direct store exception */
                /* No code fetch is allowed in direct-store areas */
1574 1575
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1576
                break;
1577
#if defined(TARGET_PPC64)
1578 1579
            case -5:
                /* No match in segment table */
1580 1581 1582 1583 1584 1585 1586 1587
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_ISI;
                    /* XXX: this might be incorrect */
                    env->error_code = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_ISEG;
                    env->error_code = 0;
                }
1588
                break;
1589
#endif
1590 1591 1592 1593
            }
        } else {
            switch (ret) {
            case -1:
1594
                /* No matches in page tables or TLB */
1595 1596
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1597
                    if (rw == 1) {
1598 1599
                        env->exception_index = POWERPC_EXCP_DSTLB;
                        env->error_code = 1 << 16;
1600
                    } else {
1601 1602
                        env->exception_index = POWERPC_EXCP_DLTLB;
                        env->error_code = 0;
1603 1604 1605 1606
                    }
                    env->spr[SPR_DMISS] = address;
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
                tlb_miss:
1607
                    env->error_code |= ctx.key << 19;
1608 1609
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1610
                    break;
1611 1612
                case POWERPC_MMU_SOFT_74xx:
                    if (rw == 1) {
1613
                        env->exception_index = POWERPC_EXCP_DSTLB;
1614
                    } else {
1615
                        env->exception_index = POWERPC_EXCP_DLTLB;
1616 1617 1618
                    }
                tlb_miss_74xx:
                    /* Implement LRU algorithm */
1619
                    env->error_code = ctx.key << 19;
1620 1621 1622 1623
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
                        ((env->last_way + 1) & (env->nb_ways - 1));
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
                    break;
1624 1625
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1626 1627
                    env->exception_index = POWERPC_EXCP_DTLB;
                    env->error_code = 0;
J
j_mayer 已提交
1628 1629 1630 1631 1632
                    env->spr[SPR_40x_DEAR] = address;
                    if (rw)
                        env->spr[SPR_40x_ESR] = 0x00800000;
                    else
                        env->spr[SPR_40x_ESR] = 0x00000000;
1633
                    break;
1634
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1635
                case POWERPC_MMU_601:
1636
#if defined(TARGET_PPC64)
1637
                case POWERPC_MMU_620:
1638
                case POWERPC_MMU_64B:
1639
#endif
1640 1641 1642 1643 1644 1645 1646 1647
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                    break;
1648 1649 1650 1651
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
1652
                case POWERPC_MMU_BOOKE:
1653
                    /* XXX: TODO */
1654
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1655
                    return -1;
1656
                case POWERPC_MMU_BOOKE_FSL:
1657
                    /* XXX: TODO */
1658
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1659
                    return -1;
1660 1661 1662
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1663
                    return -1;
1664 1665 1666
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1667
                }
1668 1669 1670
                break;
            case -2:
                /* Access rights violation */
1671 1672 1673 1674 1675 1676 1677
                env->exception_index = POWERPC_EXCP_DSI;
                env->error_code = 0;
                env->spr[SPR_DAR] = address;
                if (rw == 1)
                    env->spr[SPR_DSISR] = 0x0A000000;
                else
                    env->spr[SPR_DSISR] = 0x08000000;
1678 1679 1680 1681 1682 1683
                break;
            case -4:
                /* Direct store exception */
                switch (access_type) {
                case ACCESS_FLOAT:
                    /* Floating point load/store */
1684 1685 1686
                    env->exception_index = POWERPC_EXCP_ALIGN;
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
                    env->spr[SPR_DAR] = address;
1687 1688
                    break;
                case ACCESS_RES:
1689 1690 1691 1692 1693 1694 1695 1696
                    /* lwarx, ldarx or stwcx. */
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06000000;
                    else
                        env->spr[SPR_DSISR] = 0x04000000;
1697 1698 1699
                    break;
                case ACCESS_EXT:
                    /* eciwx or ecowx */
1700 1701 1702 1703 1704 1705 1706
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06100000;
                    else
                        env->spr[SPR_DSISR] = 0x04100000;
1707 1708
                    break;
                default:
1709
                    printf("DSI: invalid exception (%d)\n", ret);
1710 1711 1712 1713
                    env->exception_index = POWERPC_EXCP_PROGRAM;
                    env->error_code =
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
                    env->spr[SPR_DAR] = address;
1714 1715
                    break;
                }
1716
                break;
1717
#if defined(TARGET_PPC64)
1718 1719
            case -5:
                /* No match in segment table */
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    /* XXX: this might be incorrect */
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_DSEG;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                }
1734
                break;
1735
#endif
1736 1737 1738
            }
        }
#if 0
1739 1740
        printf("%s: set exception to %d %02x\n", __func__,
               env->exception, env->error_code);
1741 1742 1743
#endif
        ret = 1;
    }
1744

1745 1746 1747
    return ret;
}

1748 1749 1750
/*****************************************************************************/
/* BATs management */
#if !defined(FLUSH_ALL_TLBS)
1751 1752 1753
static always_inline void do_invalidate_BAT (CPUPPCState *env,
                                             target_ulong BATu,
                                             target_ulong mask)
1754 1755
{
    target_ulong base, end, page;
1756

1757 1758 1759
    base = BATu & ~0x0001FFFF;
    end = base + mask + 0x00020000;
#if defined (DEBUG_BATS)
1760
    if (loglevel != 0) {
1761
        fprintf(logfile, "Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n",
1762 1763
                base, end, mask);
    }
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
#endif
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
        tlb_flush_page(env, page);
#if defined (DEBUG_BATS)
    if (loglevel != 0)
        fprintf(logfile, "Flush done\n");
#endif
}
#endif

1774 1775
static always_inline void dump_store_bat (CPUPPCState *env, char ID,
                                          int ul, int nr, target_ulong value)
1776 1777 1778
{
#if defined (DEBUG_BATS)
    if (loglevel != 0) {
1779
        fprintf(logfile, "Set %cBAT%d%c to " ADDRX " (" ADDRX ")\n",
1780
                ID, nr, ul == 0 ? 'u' : 'l', value, env->nip);
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
    }
#endif
}

target_ulong do_load_ibatu (CPUPPCState *env, int nr)
{
    return env->IBAT[0][nr];
}

target_ulong do_load_ibatl (CPUPPCState *env, int nr)
{
    return env->IBAT[1][nr];
}

void do_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
{
    target_ulong mask;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#endif
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1815
#else
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
        tlb_flush(env, 1);
#endif
    }
}

void do_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
{
    dump_store_bat(env, 'I', 1, nr, value);
    env->IBAT[1][nr] = value;
}

target_ulong do_load_dbatu (CPUPPCState *env, int nr)
{
    return env->DBAT[0][nr];
}

target_ulong do_load_dbatl (CPUPPCState *env, int nr)
{
    return env->DBAT[1][nr];
}

void do_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
{
    target_ulong mask;

    dump_store_bat(env, 'D', 0, nr, value);
    if (env->DBAT[0][nr] != value) {
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#endif
        mask = (value << 15) & 0x0FFE0000UL;
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#else
        tlb_flush(env, 1);
#endif
    }
}

void do_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
{
    dump_store_bat(env, 'D', 1, nr, value);
    env->DBAT[1][nr] = value;
}

1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
void do_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value)
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        do_inval = 0;
        mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
        if (env->IBAT[1][nr] & 0x40) {
            /* Invalidate BAT only if it is valid */
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[0][nr] = env->IBAT[0][nr];
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

void do_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value)
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 1, nr, value);
    if (env->IBAT[1][nr] != value) {
        do_inval = 0;
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        if (value & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (value << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        env->IBAT[1][nr] = value;
        env->DBAT[1][nr] = value;
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

J
j_mayer 已提交
1939 1940 1941 1942
/*****************************************************************************/
/* TLB management */
void ppc_tlb_invalidate_all (CPUPPCState *env)
{
1943 1944
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1945
    case POWERPC_MMU_SOFT_74xx:
J
j_mayer 已提交
1946
        ppc6xx_tlb_invalidate_all(env);
1947 1948 1949
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
J
j_mayer 已提交
1950
        ppc4xx_tlb_invalidate_all(env);
1951
        break;
1952
    case POWERPC_MMU_REAL:
1953 1954
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1955 1956 1957 1958
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1959 1960
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
1961
        cpu_abort(env, "BookE MMU model is not implemented\n");
1962 1963 1964
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
1965
        cpu_abort(env, "BookE MMU model is not implemented\n");
1966 1967
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1968
    case POWERPC_MMU_601:
J
j_mayer 已提交
1969
#if defined(TARGET_PPC64)
1970
    case POWERPC_MMU_620:
1971
    case POWERPC_MMU_64B:
J
j_mayer 已提交
1972
#endif /* defined(TARGET_PPC64) */
J
j_mayer 已提交
1973
        tlb_flush(env, 1);
1974
        break;
J
j_mayer 已提交
1975 1976
    default:
        /* XXX: TODO */
1977
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
1978
        break;
J
j_mayer 已提交
1979 1980 1981
    }
}

1982 1983 1984 1985 1986 1987
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
{
#if !defined(FLUSH_ALL_TLBS)
    addr &= TARGET_PAGE_MASK;
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1988
    case POWERPC_MMU_SOFT_74xx:
1989 1990 1991 1992 1993 1994 1995 1996
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
        if (env->id_tlbs == 1)
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
        break;
1997
    case POWERPC_MMU_REAL:
1998 1999
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
2000 2001 2002 2003
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
2004 2005
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
2006
        cpu_abort(env, "BookE MMU model is not implemented\n");
2007 2008 2009
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
2010
        cpu_abort(env, "BookE FSL MMU model is not implemented\n");
2011 2012
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
2013
    case POWERPC_MMU_601:
2014
        /* tlbie invalidate TLBs for all segments */
2015
        addr &= ~((target_ulong)-1ULL << 28);
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
        /* XXX: this case should be optimized,
         * giving a mask to tlb_flush_page
         */
        tlb_flush_page(env, addr | (0x0 << 28));
        tlb_flush_page(env, addr | (0x1 << 28));
        tlb_flush_page(env, addr | (0x2 << 28));
        tlb_flush_page(env, addr | (0x3 << 28));
        tlb_flush_page(env, addr | (0x4 << 28));
        tlb_flush_page(env, addr | (0x5 << 28));
        tlb_flush_page(env, addr | (0x6 << 28));
        tlb_flush_page(env, addr | (0x7 << 28));
        tlb_flush_page(env, addr | (0x8 << 28));
        tlb_flush_page(env, addr | (0x9 << 28));
        tlb_flush_page(env, addr | (0xA << 28));
        tlb_flush_page(env, addr | (0xB << 28));
        tlb_flush_page(env, addr | (0xC << 28));
        tlb_flush_page(env, addr | (0xD << 28));
        tlb_flush_page(env, addr | (0xE << 28));
        tlb_flush_page(env, addr | (0xF << 28));
2035
        break;
J
j_mayer 已提交
2036
#if defined(TARGET_PPC64)
2037
    case POWERPC_MMU_620:
2038 2039 2040
    case POWERPC_MMU_64B:
        /* tlbie invalidate TLBs for all segments */
        /* XXX: given the fact that there are too many segments to invalidate,
J
j_mayer 已提交
2041
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
2042 2043 2044 2045
         *      we just invalidate all TLBs
         */
        tlb_flush(env, 1);
        break;
J
j_mayer 已提交
2046 2047 2048
#endif /* defined(TARGET_PPC64) */
    default:
        /* XXX: TODO */
2049
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
2050
        break;
2051 2052 2053 2054 2055 2056
    }
#else
    ppc_tlb_invalidate_all(env);
#endif
}

2057 2058
/*****************************************************************************/
/* Special registers manipulation */
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
#if defined(TARGET_PPC64)
target_ulong ppc_load_asr (CPUPPCState *env)
{
    return env->asr;
}

void ppc_store_asr (CPUPPCState *env, target_ulong value)
{
    if (env->asr != value) {
        env->asr = value;
        tlb_flush(env, 1);
    }
}
#endif

2074 2075 2076 2077 2078 2079 2080 2081 2082
target_ulong do_load_sdr1 (CPUPPCState *env)
{
    return env->sdr1;
}

void do_store_sdr1 (CPUPPCState *env, target_ulong value)
{
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
2083
        fprintf(logfile, "%s: " ADDRX "\n", __func__, value);
2084 2085 2086
    }
#endif
    if (env->sdr1 != value) {
2087 2088 2089
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
         *      is <= 28
         */
2090
        env->sdr1 = value;
2091
        tlb_flush(env, 1);
2092 2093 2094
    }
}

2095
#if 0 // Unused
2096 2097 2098 2099
target_ulong do_load_sr (CPUPPCState *env, int srnum)
{
    return env->sr[srnum];
}
2100
#endif
2101 2102 2103 2104 2105

void do_store_sr (CPUPPCState *env, int srnum, target_ulong value)
{
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
2106
        fprintf(logfile, "%s: reg=%d " ADDRX " " ADDRX "\n",
2107
                __func__, srnum, value, env->sr[srnum]);
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
    }
#endif
    if (env->sr[srnum] != value) {
        env->sr[srnum] = value;
#if !defined(FLUSH_ALL_TLBS) && 0
        {
            target_ulong page, end;
            /* Invalidate 256 MB of virtual memory */
            page = (16 << 20) * srnum;
            end = page + (16 << 20);
            for (; page != end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
        }
#else
2122
        tlb_flush(env, 1);
2123 2124 2125
#endif
    }
}
2126
#endif /* !defined (CONFIG_USER_ONLY) */
2127

2128
/* GDBstub can read and write MSR... */
2129
void ppc_store_msr (CPUPPCState *env, target_ulong value)
2130
{
2131
    hreg_store_msr(env, value, 0);
2132 2133 2134 2135
}

/*****************************************************************************/
/* Exception processing */
2136
#if defined (CONFIG_USER_ONLY)
2137
void do_interrupt (CPUState *env)
B
bellard 已提交
2138
{
2139 2140
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2141
}
2142

2143
void ppc_hw_interrupt (CPUState *env)
2144
{
2145 2146
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2147
}
2148
#else /* defined (CONFIG_USER_ONLY) */
J
j_mayer 已提交
2149
static always_inline void dump_syscall (CPUState *env)
2150
{
2151 2152 2153 2154
    fprintf(logfile, "syscall r0=" REGX " r3=" REGX " r4=" REGX
            " r5=" REGX " r6=" REGX " nip=" ADDRX "\n",
            ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
            ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), env->nip);
2155 2156
}

2157 2158 2159 2160 2161
/* Note that this function should be greatly optimized
 * when called with a constant excp, from ppc_hw_interrupt
 */
static always_inline void powerpc_excp (CPUState *env,
                                        int excp_model, int excp)
2162
{
2163
    target_ulong msr, new_msr, vector;
2164
    int srr0, srr1, asrr0, asrr1;
2165
    int lpes0, lpes1, lev;
B
bellard 已提交
2166

2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        lpes0 = (env->spr[SPR_LPCR] >> 1) & 1;
        lpes1 = (env->spr[SPR_LPCR] >> 2) & 1;
    } else {
        /* Those values ensure we won't enter the hypervisor mode */
        lpes0 = 0;
        lpes1 = 1;
    }

B
bellard 已提交
2177
    if (loglevel & CPU_LOG_INT) {
2178
        fprintf(logfile, "Raise exception at " ADDRX " => %08x (%02x)\n",
2179
                env->nip, excp, env->error_code);
B
bellard 已提交
2180
    }
2181 2182
    msr = env->msr;
    new_msr = msr;
2183 2184 2185 2186 2187
    srr0 = SPR_SRR0;
    srr1 = SPR_SRR1;
    asrr0 = -1;
    asrr1 = -1;
    msr &= ~((target_ulong)0x783F0000);
2188
    switch (excp) {
2189 2190 2191 2192
    case POWERPC_EXCP_NONE:
        /* Should never happen */
        return;
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2193
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2194
        switch (excp_model) {
2195
        case POWERPC_EXCP_40x:
2196 2197
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2198
            break;
2199
        case POWERPC_EXCP_BOOKE:
2200 2201
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2202
            break;
2203
        case POWERPC_EXCP_G2:
2204
            break;
2205 2206
        default:
            goto excp_invalid;
2207
        }
2208
        goto store_next;
2209 2210
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
        if (msr_me == 0) {
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
            /* Machine check exception is not enabled.
             * Enter checkstop state.
             */
            if (loglevel != 0) {
                fprintf(logfile, "Machine check while not allowed. "
                        "Entering checkstop state\n");
            } else {
                fprintf(stderr, "Machine check while not allowed. "
                        "Entering checkstop state\n");
            }
            env->halted = 1;
            env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2223
        }
2224 2225
        new_msr &= ~((target_ulong)1 << MSR_RI);
        new_msr &= ~((target_ulong)1 << MSR_ME);
2226 2227
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
2228
            new_msr |= (target_ulong)MSR_HVB;
2229
        }
2230 2231
        /* XXX: should also have something loaded in DAR / DSISR */
        switch (excp_model) {
2232
        case POWERPC_EXCP_40x:
2233 2234
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2235
            break;
2236
        case POWERPC_EXCP_BOOKE:
2237 2238 2239 2240
            srr0 = SPR_BOOKE_MCSRR0;
            srr1 = SPR_BOOKE_MCSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
2241 2242 2243
            break;
        default:
            break;
2244
        }
2245 2246
        goto store_next;
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2247
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2248
        if (loglevel != 0) {
2249 2250
            fprintf(logfile, "DSI exception: DSISR=" ADDRX" DAR=" ADDRX "\n",
                    env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2251
        }
2252
#endif
2253
        new_msr &= ~((target_ulong)1 << MSR_RI);
2254
        if (lpes1 == 0)
2255
            new_msr |= (target_ulong)MSR_HVB;
2256
        goto store_next;
2257
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2258
#if defined (DEBUG_EXCEPTIONS)
2259
        if (loglevel != 0) {
2260 2261
            fprintf(logfile, "ISI exception: msr=" ADDRX ", nip=" ADDRX "\n",
                    msr, env->nip);
2262
        }
2263
#endif
2264
        new_msr &= ~((target_ulong)1 << MSR_RI);
2265
        if (lpes1 == 0)
2266
            new_msr |= (target_ulong)MSR_HVB;
2267
        msr |= env->error_code;
2268
        goto store_next;
2269
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2270
        new_msr &= ~((target_ulong)1 << MSR_RI);
2271
        if (lpes0 == 1)
2272
            new_msr |= (target_ulong)MSR_HVB;
2273
        goto store_next;
2274
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2275
        new_msr &= ~((target_ulong)1 << MSR_RI);
2276
        if (lpes1 == 0)
2277
            new_msr |= (target_ulong)MSR_HVB;
2278 2279 2280
        /* XXX: this is false */
        /* Get rS/rD and rA from faulting opcode */
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2281
        goto store_current;
2282
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2283
        switch (env->error_code & ~0xF) {
2284 2285
        case POWERPC_EXCP_FP:
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2286
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2287
                if (loglevel != 0) {
2288 2289
                    fprintf(logfile, "Ignore floating point exception\n");
                }
2290
#endif
2291 2292
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2293
                return;
2294
            }
2295
            new_msr &= ~((target_ulong)1 << MSR_RI);
2296
            if (lpes1 == 0)
2297
                new_msr |= (target_ulong)MSR_HVB;
2298
            msr |= 0x00100000;
2299 2300 2301
            if (msr_fe0 == msr_fe1)
                goto store_next;
            msr |= 0x00010000;
2302
            break;
2303
        case POWERPC_EXCP_INVAL:
2304
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2305
            if (loglevel != 0) {
2306
                fprintf(logfile, "Invalid instruction at " ADDRX "\n",
2307 2308
                        env->nip);
            }
2309
#endif
2310
            new_msr &= ~((target_ulong)1 << MSR_RI);
2311
            if (lpes1 == 0)
2312
                new_msr |= (target_ulong)MSR_HVB;
2313
            msr |= 0x00080000;
2314
            break;
2315
        case POWERPC_EXCP_PRIV:
2316
            new_msr &= ~((target_ulong)1 << MSR_RI);
2317
            if (lpes1 == 0)
2318
                new_msr |= (target_ulong)MSR_HVB;
2319
            msr |= 0x00040000;
2320
            break;
2321
        case POWERPC_EXCP_TRAP:
2322
            new_msr &= ~((target_ulong)1 << MSR_RI);
2323
            if (lpes1 == 0)
2324
                new_msr |= (target_ulong)MSR_HVB;
2325 2326 2327 2328
            msr |= 0x00020000;
            break;
        default:
            /* Should never occur */
2329 2330
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
                      env->error_code);
2331 2332
            break;
        }
2333
        goto store_current;
2334
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2335
        new_msr &= ~((target_ulong)1 << MSR_RI);
2336
        if (lpes1 == 0)
2337
            new_msr |= (target_ulong)MSR_HVB;
2338 2339
        goto store_current;
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2340 2341
        /* NOTE: this is a temporary hack to support graphics OSI
           calls from the MOL driver */
2342
        /* XXX: To be removed */
2343 2344
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
            env->osi_call) {
2345 2346 2347
            if (env->osi_call(env) != 0) {
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2348
                return;
2349
            }
2350
        }
B
bellard 已提交
2351
        if (loglevel & CPU_LOG_INT) {
2352
            dump_syscall(env);
B
bellard 已提交
2353
        }
2354
        new_msr &= ~((target_ulong)1 << MSR_RI);
2355
        lev = env->error_code;
2356
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2357
            new_msr |= (target_ulong)MSR_HVB;
2358 2359
        goto store_next;
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2360
        new_msr &= ~((target_ulong)1 << MSR_RI);
2361 2362
        goto store_current;
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2363
        new_msr &= ~((target_ulong)1 << MSR_RI);
2364
        if (lpes1 == 0)
2365
            new_msr |= (target_ulong)MSR_HVB;
2366 2367 2368 2369 2370 2371 2372
        goto store_next;
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
        /* FIT on 4xx */
#if defined (DEBUG_EXCEPTIONS)
        if (loglevel != 0)
            fprintf(logfile, "FIT exception\n");
#endif
2373
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2374
        goto store_next;
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
#if defined (DEBUG_EXCEPTIONS)
        if (loglevel != 0)
            fprintf(logfile, "WDT exception\n");
#endif
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2388
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2389
        goto store_next;
2390
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2391
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2392 2393
        goto store_next;
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2394
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
        goto store_next;
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_DSRR0;
            srr1 = SPR_BOOKE_DSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2407
        /* XXX: TODO */
2408
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2409
        goto store_next;
2410
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2411
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2412 2413
        goto store_current;
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2414
        /* XXX: TODO */
2415
        cpu_abort(env, "Embedded floating point data exception "
2416 2417
                  "is not implemented yet !\n");
        goto store_next;
2418
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2419
        /* XXX: TODO */
2420 2421
        cpu_abort(env, "Embedded floating point round exception "
                  "is not implemented yet !\n");
2422
        goto store_next;
2423
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2424
        new_msr &= ~((target_ulong)1 << MSR_RI);
2425 2426
        /* XXX: TODO */
        cpu_abort(env,
2427
                  "Performance counter exception is not implemented yet !\n");
2428
        goto store_next;
2429
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2430
        /* XXX: TODO */
2431 2432
        cpu_abort(env,
                  "Embedded doorbell interrupt is not implemented yet !\n");
2433
        goto store_next;
2434 2435 2436 2437 2438
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2439
            break;
2440 2441 2442
        default:
            break;
        }
2443 2444 2445 2446 2447
        /* XXX: TODO */
        cpu_abort(env, "Embedded doorbell critical interrupt "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2448
        new_msr &= ~((target_ulong)1 << MSR_RI);
2449 2450 2451 2452
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
            new_msr |= (target_ulong)MSR_HVB;
        }
2453 2454
        goto store_next;
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2455
        new_msr &= ~((target_ulong)1 << MSR_RI);
2456
        if (lpes1 == 0)
2457
            new_msr |= (target_ulong)MSR_HVB;
2458 2459
        goto store_next;
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2460
        new_msr &= ~((target_ulong)1 << MSR_RI);
2461
        if (lpes1 == 0)
2462
            new_msr |= (target_ulong)MSR_HVB;
2463 2464 2465
        goto store_next;
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
        srr0 = SPR_HSRR0;
2466
        srr1 = SPR_HSRR1;
2467
        new_msr |= (target_ulong)MSR_HVB;
2468
        goto store_next;
2469
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2470
        new_msr &= ~((target_ulong)1 << MSR_RI);
2471
        if (lpes1 == 0)
2472
            new_msr |= (target_ulong)MSR_HVB;
2473 2474 2475
        goto store_next;
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
        srr0 = SPR_HSRR0;
2476
        srr1 = SPR_HSRR1;
2477
        new_msr |= (target_ulong)MSR_HVB;
2478 2479 2480
        goto store_next;
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
        srr0 = SPR_HSRR0;
2481
        srr1 = SPR_HSRR1;
2482
        new_msr |= (target_ulong)MSR_HVB;
2483 2484 2485
        goto store_next;
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
        srr0 = SPR_HSRR0;
2486
        srr1 = SPR_HSRR1;
2487
        new_msr |= (target_ulong)MSR_HVB;
2488 2489 2490
        goto store_next;
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
        srr0 = SPR_HSRR0;
2491
        srr1 = SPR_HSRR1;
2492
        new_msr |= (target_ulong)MSR_HVB;
2493 2494
        goto store_next;
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2495
        new_msr &= ~((target_ulong)1 << MSR_RI);
2496
        if (lpes1 == 0)
2497
            new_msr |= (target_ulong)MSR_HVB;
2498 2499
        goto store_current;
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2500
#if defined (DEBUG_EXCEPTIONS)
2501 2502 2503
        if (loglevel != 0)
            fprintf(logfile, "PIT exception\n");
#endif
2504
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
        goto store_next;
    case POWERPC_EXCP_IO:        /* IO error exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
        /* XXX: TODO */
        cpu_abort(env, "602 emulation trap exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2520
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2521 2522
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2523
        switch (excp_model) {
2524 2525 2526 2527
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2528
            goto tlb_miss_tgpr;
2529
        case POWERPC_EXCP_7x5:
2530
            goto tlb_miss;
2531 2532
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2533
        default:
2534
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2535 2536
            break;
        }
2537 2538
        break;
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2539
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2540 2541
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2542
        switch (excp_model) {
2543 2544 2545 2546
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2547
            goto tlb_miss_tgpr;
2548
        case POWERPC_EXCP_7x5:
2549
            goto tlb_miss;
2550 2551
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2552
        default:
2553
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2554 2555
            break;
        }
2556 2557
        break;
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2558
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2559 2560
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2561
        switch (excp_model) {
2562 2563 2564 2565
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2566
        tlb_miss_tgpr:
2567
            /* Swap temporary saved registers with GPRs */
2568 2569 2570 2571
            if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
                new_msr |= (target_ulong)1 << MSR_TGPR;
                hreg_swap_gpr_tgpr(env);
            }
2572 2573 2574
            goto tlb_miss;
        case POWERPC_EXCP_7x5:
        tlb_miss:
2575 2576
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
2577 2578 2579
                const unsigned char *es;
                target_ulong *miss, *cmp;
                int en;
J
j_mayer 已提交
2580
                if (excp == POWERPC_EXCP_IFTLB) {
2581 2582 2583 2584 2585
                    es = "I";
                    en = 'I';
                    miss = &env->spr[SPR_IMISS];
                    cmp = &env->spr[SPR_ICMP];
                } else {
J
j_mayer 已提交
2586
                    if (excp == POWERPC_EXCP_DLTLB)
2587 2588 2589 2590 2591 2592 2593
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_DMISS];
                    cmp = &env->spr[SPR_DCMP];
                }
2594
                fprintf(logfile, "6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
J
j_mayer 已提交
2595
                        " H1 " ADDRX " H2 " ADDRX " %08x\n",
2596
                        es, en, *miss, en, *cmp,
2597
                        env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2598 2599
                        env->error_code);
            }
2600
#endif
2601 2602 2603
            msr |= env->crf[0] << 28;
            msr |= env->error_code; /* key, D/I, S/L bits */
            /* Set way using a LRU mechanism */
2604
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2605
            break;
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
        case POWERPC_EXCP_74xx:
        tlb_miss_74xx:
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
                const unsigned char *es;
                target_ulong *miss, *cmp;
                int en;
                if (excp == POWERPC_EXCP_IFTLB) {
                    es = "I";
                    en = 'I';
2616 2617
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
                } else {
                    if (excp == POWERPC_EXCP_DLTLB)
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
                }
                fprintf(logfile, "74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
                        " %08x\n",
                        es, en, *miss, en, *cmp, env->error_code);
            }
#endif
            msr |= env->error_code; /* key bit */
            break;
2634
        default:
2635
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2636 2637
            break;
        }
2638 2639 2640 2641 2642 2643
        goto store_next;
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
        /* XXX: TODO */
        cpu_abort(env, "Floating point assist exception "
                  "is not implemented yet !\n");
        goto store_next;
2644 2645 2646 2647
    case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
        /* XXX: TODO */
        cpu_abort(env, "DABR exception is not implemented yet !\n");
        goto store_next;
2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
        /* XXX: TODO */
        cpu_abort(env, "IABR exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
        /* XXX: TODO */
        cpu_abort(env, "SMI exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
        /* XXX: TODO */
        cpu_abort(env, "Thermal management exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2662
        new_msr &= ~((target_ulong)1 << MSR_RI);
2663
        if (lpes1 == 0)
2664
            new_msr |= (target_ulong)MSR_HVB;
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
        /* XXX: TODO */
        cpu_abort(env,
                  "Performance counter exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
        /* XXX: TODO */
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 soft-patch exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 maintenance exception is not implemented yet !\n");
        goto store_next;
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
    case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
        /* XXX: TODO */
        cpu_abort(env, "Maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
        /* XXX: TODO */
        cpu_abort(env, "Non maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
2693
    default:
2694 2695 2696
    excp_invalid:
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
        break;
2697
    store_current:
2698
        /* save current instruction location */
2699
        env->spr[srr0] = env->nip - 4;
2700 2701
        break;
    store_next:
2702
        /* save next instruction location */
2703
        env->spr[srr0] = env->nip;
2704 2705
        break;
    }
2706 2707 2708 2709 2710 2711 2712
    /* Save MSR */
    env->spr[srr1] = msr;
    /* If any alternate SRR register are defined, duplicate saved values */
    if (asrr0 != -1)
        env->spr[asrr0] = env->spr[srr0];
    if (asrr1 != -1)
        env->spr[asrr1] = env->spr[srr1];
2713
    /* If we disactivated any translation, flush TLBs */
2714
    if (new_msr & ((1 << MSR_IR) | (1 << MSR_DR)))
2715
        tlb_flush(env, 1);
2716
    /* reload MSR with correct bits */
2717 2718 2719 2720 2721 2722 2723 2724 2725
    new_msr &= ~((target_ulong)1 << MSR_EE);
    new_msr &= ~((target_ulong)1 << MSR_PR);
    new_msr &= ~((target_ulong)1 << MSR_FP);
    new_msr &= ~((target_ulong)1 << MSR_FE0);
    new_msr &= ~((target_ulong)1 << MSR_SE);
    new_msr &= ~((target_ulong)1 << MSR_BE);
    new_msr &= ~((target_ulong)1 << MSR_FE1);
    new_msr &= ~((target_ulong)1 << MSR_IR);
    new_msr &= ~((target_ulong)1 << MSR_DR);
2726
#if 0 /* Fix this: not on all targets */
2727
    new_msr &= ~((target_ulong)1 << MSR_PMM);
2728
#endif
2729 2730 2731 2732 2733
    new_msr &= ~((target_ulong)1 << MSR_LE);
    if (msr_ile)
        new_msr |= (target_ulong)1 << MSR_LE;
    else
        new_msr &= ~((target_ulong)1 << MSR_LE);
2734 2735
    /* Jump to handler */
    vector = env->excp_vectors[excp];
2736
    if (vector == (target_ulong)-1ULL) {
2737 2738 2739 2740
        cpu_abort(env, "Raised an exception without defined vector %d\n",
                  excp);
    }
    vector |= env->excp_prefix;
2741
#if defined(TARGET_PPC64)
2742
    if (excp_model == POWERPC_EXCP_BOOKE) {
2743 2744
        if (!msr_icm) {
            new_msr &= ~((target_ulong)1 << MSR_CM);
2745
            vector = (uint32_t)vector;
2746 2747 2748
        } else {
            new_msr |= (target_ulong)1 << MSR_CM;
        }
2749
    } else {
2750 2751
        if (!msr_isf) {
            new_msr &= ~((target_ulong)1 << MSR_SF);
2752
            vector = (uint32_t)vector;
2753 2754 2755
        } else {
            new_msr |= (target_ulong)1 << MSR_SF;
        }
2756
    }
2757
#endif
2758 2759 2760
    /* XXX: we don't use hreg_store_msr here as already have treated
     *      any special case that could occur. Just store MSR and update hflags
     */
2761
    env->msr = new_msr & env->msr_mask;
2762
    hreg_compute_hflags(env);
2763 2764 2765 2766
    env->nip = vector;
    /* Reset exception state */
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
B
bellard 已提交
2767
}
2768

2769
void do_interrupt (CPUState *env)
2770
{
2771 2772
    powerpc_excp(env, env->excp_model, env->exception_index);
}
2773

2774 2775
void ppc_hw_interrupt (CPUPPCState *env)
{
2776 2777
    int hdice;

2778
#if 0
2779 2780 2781
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: %p pending %08x req %08x me %d ee %d\n",
                __func__, env, env->pending_interrupts,
2782
                env->interrupt_request, (int)msr_me, (int)msr_ee);
2783
    }
2784
#endif
2785
    /* External reset */
2786 2787
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2788 2789 2790 2791 2792 2793 2794 2795
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
        return;
    }
    /* Machine check exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
        return;
2796
    }
2797 2798 2799 2800 2801 2802 2803 2804
#if 0 /* TODO */
    /* External debug exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
        return;
    }
#endif
2805 2806 2807 2808 2809 2810
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        hdice = env->spr[SPR_LPCR] & 1;
    } else {
        hdice = 0;
    }
2811
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr != 0) && hdice != 0) {
2812 2813 2814
        /* Hypervisor decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
            return;
        }
    }
    if (msr_ce != 0) {
        /* External critical interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
            /* Taking a critical external interrupt does not clear the external
             * critical interrupt status
             */
#if 0
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2827
#endif
2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
            return;
        }
    }
    if (msr_ee != 0) {
        /* Watchdog timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
            return;
        }
        /* Fixed interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
            return;
        }
        /* Programmable interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
            return;
        }
2856 2857 2858
        /* Decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2859 2860 2861
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
            return;
        }
2862
        /* External interrupt */
2863
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2864 2865 2866 2867
            /* Taking an external interrupt does not clear the external
             * interrupt status
             */
#if 0
2868
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2869
#endif
2870 2871 2872 2873 2874 2875 2876
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
            return;
2877
        }
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
            return;
        }
        /* Thermal interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
            return;
        }
2889 2890
    }
}
2891
#endif /* !CONFIG_USER_ONLY */
2892

J
j_mayer 已提交
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
void cpu_dump_rfi (target_ulong RA, target_ulong msr)
{
    FILE *f;

    if (logfile) {
        f = logfile;
    } else {
        f = stdout;
        return;
    }
    fprintf(f, "Return from exception at " ADDRX " with flags " ADDRX "\n",
            RA, msr);
2905 2906
}

J
j_mayer 已提交
2907 2908 2909
void cpu_ppc_reset (void *opaque)
{
    CPUPPCState *env;
2910
    target_ulong msr;
J
j_mayer 已提交
2911 2912

    env = opaque;
2913
    msr = (target_ulong)0;
2914 2915 2916 2917
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        msr |= (target_ulong)MSR_HVB;
    }
2918 2919 2920
    msr |= (target_ulong)0 << MSR_AP; /* TO BE CHECKED */
    msr |= (target_ulong)0 << MSR_SA; /* TO BE CHECKED */
    msr |= (target_ulong)1 << MSR_EP;
J
j_mayer 已提交
2921 2922
#if defined (DO_SINGLE_STEP) && 0
    /* Single step trace mode */
2923 2924
    msr |= (target_ulong)1 << MSR_SE;
    msr |= (target_ulong)1 << MSR_BE;
J
j_mayer 已提交
2925 2926
#endif
#if defined(CONFIG_USER_ONLY)
2927 2928
    msr |= (target_ulong)1 << MSR_FP; /* Allow floating point usage */
    msr |= (target_ulong)1 << MSR_PR;
2929
#else
2930
    env->nip = env->hreset_vector | env->excp_prefix;
2931
    if (env->mmu_model != POWERPC_MMU_REAL)
2932
        ppc_tlb_invalidate_all(env);
J
j_mayer 已提交
2933
#endif
2934 2935
    env->msr = msr;
    hreg_compute_hflags(env);
2936
    env->reserve = (target_ulong)-1ULL;
2937 2938
    /* Be sure no exception or interrupt is pending */
    env->pending_interrupts = 0;
2939 2940
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2941 2942
    /* Flush all TLBs */
    tlb_flush(env, 1);
J
j_mayer 已提交
2943 2944
}

B
bellard 已提交
2945
CPUPPCState *cpu_ppc_init (const char *cpu_model)
J
j_mayer 已提交
2946 2947
{
    CPUPPCState *env;
B
bellard 已提交
2948 2949 2950 2951 2952
    const ppc_def_t *def;

    def = cpu_ppc_find_by_name(cpu_model);
    if (!def)
        return NULL;
J
j_mayer 已提交
2953 2954 2955 2956 2957

    env = qemu_mallocz(sizeof(CPUPPCState));
    if (!env)
        return NULL;
    cpu_exec_init(env);
P
pbrook 已提交
2958
    ppc_translate_init();
2959
    env->cpu_model_str = cpu_model;
B
bellard 已提交
2960 2961
    cpu_ppc_register_internal(env, def);
    cpu_ppc_reset(env);
J
j_mayer 已提交
2962 2963 2964 2965 2966 2967
    return env;
}

void cpu_ppc_close (CPUPPCState *env)
{
    /* Should also remove all opcode tables... */
B
bellard 已提交
2968
    qemu_free(env);
J
j_mayer 已提交
2969
}