helper.c 95.3 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation helpers for qemu.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
20 21 22 23 24 25 26 27 28 29
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>
#include <assert.h>

#include "cpu.h"
#include "exec-all.h"
30
#include "helper_regs.h"
31
#include "qemu-common.h"
32 33 34

//#define DEBUG_MMU
//#define DEBUG_BATS
35
//#define DEBUG_SLB
36
//#define DEBUG_SOFTWARE_TLB
37
//#define DUMP_PAGE_TABLES
38
//#define DEBUG_EXCEPTIONS
39
//#define FLUSH_ALL_TLBS
40

41
/*****************************************************************************/
42
/* PowerPC MMU emulation */
43

44
#if defined(CONFIG_USER_ONLY)
45
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
46
                              int mmu_idx, int is_softmmu)
47 48
{
    int exception, error_code;
49

50
    if (rw == 2) {
51
        exception = POWERPC_EXCP_ISI;
52
        error_code = 0x40000000;
53
    } else {
54
        exception = POWERPC_EXCP_DSI;
55
        error_code = 0x40000000;
56 57 58 59 60 61 62
        if (rw)
            error_code |= 0x02000000;
        env->spr[SPR_DAR] = address;
        env->spr[SPR_DSISR] = error_code;
    }
    env->exception_index = exception;
    env->error_code = error_code;
63

64 65
    return 1;
}
66

67
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
68 69 70
{
    return addr;
}
71

72
#else
73
/* Common routines used by software and hardware TLBs emulation */
74
static always_inline int pte_is_valid (target_ulong pte0)
75 76 77 78
{
    return pte0 & 0x80000000 ? 1 : 0;
}

79
static always_inline void pte_invalidate (target_ulong *pte0)
80 81 82 83
{
    *pte0 &= ~0x80000000;
}

84
#if defined(TARGET_PPC64)
85
static always_inline int pte64_is_valid (target_ulong pte0)
86 87 88 89
{
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
}

90
static always_inline void pte64_invalidate (target_ulong *pte0)
91 92 93 94 95
{
    *pte0 &= ~0x0000000000000001ULL;
}
#endif

96 97
#define PTE_PTEM_MASK 0x7FFFFFBF
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
98 99 100 101
#if defined(TARGET_PPC64)
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
#endif
102

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
static always_inline int pp_check (int key, int pp, int nx)
{
    int access;

    /* Compute access rights */
    /* When pp is 3/7, the result is undefined. Set it to noaccess */
    access = 0;
    if (key == 0) {
        switch (pp) {
        case 0x0:
        case 0x1:
        case 0x2:
            access |= PAGE_WRITE;
            /* No break here */
        case 0x3:
        case 0x6:
            access |= PAGE_READ;
            break;
        }
    } else {
        switch (pp) {
        case 0x0:
        case 0x6:
            access = 0;
            break;
        case 0x1:
        case 0x3:
            access = PAGE_READ;
            break;
        case 0x2:
            access = PAGE_READ | PAGE_WRITE;
            break;
        }
    }
    if (nx == 0)
        access |= PAGE_EXEC;

    return access;
}

static always_inline int check_prot (int prot, int rw, int access_type)
{
    int ret;

    if (access_type == ACCESS_CODE) {
        if (prot & PAGE_EXEC)
            ret = 0;
        else
            ret = -2;
    } else if (rw) {
        if (prot & PAGE_WRITE)
            ret = 0;
        else
            ret = -2;
    } else {
        if (prot & PAGE_READ)
            ret = 0;
        else
            ret = -2;
    }

    return ret;
}

167 168
static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b,
                                     target_ulong pte0, target_ulong pte1,
169
                                     int h, int rw, int type)
170
{
171
    target_ulong ptem, mmask;
172
    int access, ret, pteh, ptev, pp;
173 174 175 176

    access = 0;
    ret = -1;
    /* Check validity and table match */
177 178 179 180 181 182 183 184 185 186 187
#if defined(TARGET_PPC64)
    if (is_64b) {
        ptev = pte64_is_valid(pte0);
        pteh = (pte0 >> 1) & 1;
    } else
#endif
    {
        ptev = pte_is_valid(pte0);
        pteh = (pte0 >> 6) & 1;
    }
    if (ptev && h == pteh) {
188
        /* Check vsid & api */
189 190 191 192
#if defined(TARGET_PPC64)
        if (is_64b) {
            ptem = pte0 & PTE64_PTEM_MASK;
            mmask = PTE64_CHECK_MASK;
193 194 195
            pp = (pte1 & 0x00000003) | ((pte1 >> 61) & 0x00000004);
            ctx->nx |= (pte1 >> 2) & 1; /* No execute bit */
            ctx->nx |= (pte1 >> 3) & 1; /* Guarded bit    */
196 197 198 199 200
        } else
#endif
        {
            ptem = pte0 & PTE_PTEM_MASK;
            mmask = PTE_CHECK_MASK;
201
            pp = pte1 & 0x00000003;
202 203
        }
        if (ptem == ctx->ptem) {
204
            if (ctx->raddr != (target_phys_addr_t)-1ULL) {
205
                /* all matches should have equal RPN, WIMG & PP */
206 207
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
                    if (loglevel != 0)
208 209 210 211 212
                        fprintf(logfile, "Bad RPN/WIMG/PP\n");
                    return -3;
                }
            }
            /* Compute access rights */
213
            access = pp_check(ctx->key, pp, ctx->nx);
214 215 216
            /* Keep the matching PTE informations */
            ctx->raddr = pte1;
            ctx->prot = access;
217 218
            ret = check_prot(ctx->prot, rw, type);
            if (ret == 0) {
219 220
                /* Access granted */
#if defined (DEBUG_MMU)
J
j_mayer 已提交
221
                if (loglevel != 0)
222 223 224 225 226
                    fprintf(logfile, "PTE access granted !\n");
#endif
            } else {
                /* Access right violation */
#if defined (DEBUG_MMU)
J
j_mayer 已提交
227
                if (loglevel != 0)
228 229 230 231 232 233 234 235 236
                    fprintf(logfile, "PTE access rejected\n");
#endif
            }
        }
    }

    return ret;
}

J
j_mayer 已提交
237 238 239
static always_inline int pte32_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
240
{
241
    return _pte_check(ctx, 0, pte0, pte1, h, rw, type);
242 243 244
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
245 246 247
static always_inline int pte64_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
248
{
249
    return _pte_check(ctx, 1, pte0, pte1, h, rw, type);
250 251 252
}
#endif

J
j_mayer 已提交
253 254
static always_inline int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p,
                                           int ret, int rw)
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
{
    int store = 0;

    /* Update page flags */
    if (!(*pte1p & 0x00000100)) {
        /* Update accessed flag */
        *pte1p |= 0x00000100;
        store = 1;
    }
    if (!(*pte1p & 0x00000080)) {
        if (rw == 1 && ret == 0) {
            /* Update changed flag */
            *pte1p |= 0x00000080;
            store = 1;
        } else {
            /* Force page fault for first write access */
            ctx->prot &= ~PAGE_WRITE;
        }
    }

    return store;
}

/* Software driven TLB helpers */
J
j_mayer 已提交
279 280
static always_inline int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr,
                                            int way, int is_code)
281 282 283 284 285 286 287 288 289 290 291 292 293 294
{
    int nr;

    /* Select TLB num in a way from address */
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
    /* Select TLB way */
    nr += env->tlb_per_way * way;
    /* 6xx have separate TLBs for instructions and data */
    if (is_code && env->id_tlbs == 1)
        nr += env->nb_tlb;

    return nr;
}

J
j_mayer 已提交
295
static always_inline void ppc6xx_tlb_invalidate_all (CPUState *env)
296
{
297
    ppc6xx_tlb_t *tlb;
298 299 300 301 302 303 304 305 306 307 308 309
    int nr, max;

#if defined (DEBUG_SOFTWARE_TLB) && 0
    if (loglevel != 0) {
        fprintf(logfile, "Invalidate all TLBs\n");
    }
#endif
    /* Invalidate all defined software TLB */
    max = env->nb_tlb;
    if (env->id_tlbs == 1)
        max *= 2;
    for (nr = 0; nr < max; nr++) {
310
        tlb = &env->tlb[nr].tlb6;
311 312 313 314 315
        pte_invalidate(&tlb->pte0);
    }
    tlb_flush(env, 1);
}

316 317 318 319
static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                        target_ulong eaddr,
                                                        int is_code,
                                                        int match_epn)
320
{
J
j_mayer 已提交
321
#if !defined(FLUSH_ALL_TLBS)
322
    ppc6xx_tlb_t *tlb;
323 324 325 326 327
    int way, nr;

    /* Invalidate ITLB + DTLB, all ways */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
328
        tlb = &env->tlb[nr].tlb6;
329 330 331
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
332
                fprintf(logfile, "TLB invalidate %d/%d " ADDRX "\n",
333 334 335 336 337 338 339 340 341 342 343 344 345
                        nr, env->nb_tlb, eaddr);
            }
#endif
            pte_invalidate(&tlb->pte0);
            tlb_flush_page(env, tlb->EPN);
        }
    }
#else
    /* XXX: PowerPC specification say this is valid as well */
    ppc6xx_tlb_invalidate_all(env);
#endif
}

J
j_mayer 已提交
346 347 348
static always_inline void ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      int is_code)
349 350 351 352 353 354 355
{
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
}

void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
                       target_ulong pte0, target_ulong pte1)
{
356
    ppc6xx_tlb_t *tlb;
357 358 359
    int nr;

    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
360
    tlb = &env->tlb[nr].tlb6;
361 362
#if defined (DEBUG_SOFTWARE_TLB)
    if (loglevel != 0) {
363
        fprintf(logfile, "Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX
364
                " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1);
365 366 367 368 369 370 371 372 373 374 375
    }
#endif
    /* Invalidate any pending reference in Qemu for this virtual address */
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
    tlb->pte0 = pte0;
    tlb->pte1 = pte1;
    tlb->EPN = EPN;
    /* Store last way for LRU mechanism */
    env->last_way = way;
}

J
j_mayer 已提交
376 377 378
static always_inline int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx,
                                           target_ulong eaddr, int rw,
                                           int access_type)
379
{
380
    ppc6xx_tlb_t *tlb;
381 382
    int nr, best, way;
    int ret;
383

384 385 386 387 388
    best = -1;
    ret = -1; /* No TLB found */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
                               access_type == ACCESS_CODE ? 1 : 0);
389
        tlb = &env->tlb[nr].tlb6;
390 391 392 393
        /* This test "emulates" the PTE index match for hardware TLBs */
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
394 395
                fprintf(logfile, "TLB %d/%d %s [" ADDRX " " ADDRX
                        "] <> " ADDRX "\n",
396 397 398 399 400 401 402 403 404
                        nr, env->nb_tlb,
                        pte_is_valid(tlb->pte0) ? "valid" : "inval",
                        tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
            }
#endif
            continue;
        }
#if defined (DEBUG_SOFTWARE_TLB)
        if (loglevel != 0) {
405 406
            fprintf(logfile, "TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX
                    " %c %c\n",
407 408 409 410 411 412
                    nr, env->nb_tlb,
                    pte_is_valid(tlb->pte0) ? "valid" : "inval",
                    tlb->EPN, eaddr, tlb->pte1,
                    rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
        }
#endif
413
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw, access_type)) {
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
        case -3:
            /* TLB inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            best = nr;
            break;
        case -1:
        default:
            /* No match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all TLBs consistency
             *      but we can speed-up the whole thing as the
             *      result would be undefined if TLBs are not consistent.
             */
            ret = 0;
            best = nr;
            goto done;
        }
    }
    if (best != -1) {
    done:
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
440
        if (loglevel != 0) {
441
            fprintf(logfile, "found TLB at addr " PADDRX " prot=%01x ret=%d\n",
442 443 444 445
                    ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
        }
#endif
        /* Update page flags */
446
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
447 448 449 450 451
    }

    return ret;
}

452
/* Perform BAT hit & translation */
J
j_mayer 已提交
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
static always_inline void bat_size_prot (CPUState *env, target_ulong *blp,
                                         int *validp, int *protp,
                                         target_ulong *BATu, target_ulong *BATl)
{
    target_ulong bl;
    int pp, valid, prot;

    bl = (*BATu & 0x00001FFC) << 15;
    valid = 0;
    prot = 0;
    if (((msr_pr == 0) && (*BATu & 0x00000002)) ||
        ((msr_pr != 0) && (*BATu & 0x00000001))) {
        valid = 1;
        pp = *BATl & 0x00000003;
        if (pp != 0) {
            prot = PAGE_READ | PAGE_EXEC;
            if (pp == 0x2)
                prot |= PAGE_WRITE;
        }
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

static always_inline void bat_601_size_prot (CPUState *env,target_ulong *blp,
                                             int *validp, int *protp,
                                             target_ulong *BATu,
                                             target_ulong *BATl)
{
    target_ulong bl;
    int key, pp, valid, prot;

    bl = (*BATl & 0x0000003F) << 17;
487
#if defined (DEBUG_BATS)
J
j_mayer 已提交
488
    if (loglevel != 0) {
489 490
        fprintf(logfile, "b %02x ==> bl " ADDRX " msk " ADDRX "\n",
                (uint8_t)(*BATl & 0x0000003F), bl, ~bl);
J
j_mayer 已提交
491
    }
492
#endif
J
j_mayer 已提交
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
    prot = 0;
    valid = (*BATl >> 6) & 1;
    if (valid) {
        pp = *BATu & 0x00000003;
        if (msr_pr == 0)
            key = (*BATu >> 3) & 1;
        else
            key = (*BATu >> 2) & 1;
        prot = pp_check(key, pp, 0);
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

J
j_mayer 已提交
508 509
static always_inline int get_bat (CPUState *env, mmu_ctx_t *ctx,
                                  target_ulong virtual, int rw, int type)
510
{
511 512
    target_ulong *BATlt, *BATut, *BATu, *BATl;
    target_ulong base, BEPIl, BEPIu, bl;
J
j_mayer 已提交
513
    int i, valid, prot;
514 515 516
    int ret = -1;

#if defined (DEBUG_BATS)
J
j_mayer 已提交
517
    if (loglevel != 0) {
518
        fprintf(logfile, "%s: %cBAT v " ADDRX "\n", __func__,
519
                type == ACCESS_CODE ? 'I' : 'D', virtual);
520 521 522 523 524 525 526 527 528 529 530 531 532
    }
#endif
    switch (type) {
    case ACCESS_CODE:
        BATlt = env->IBAT[1];
        BATut = env->IBAT[0];
        break;
    default:
        BATlt = env->DBAT[1];
        BATut = env->DBAT[0];
        break;
    }
    base = virtual & 0xFFFC0000;
J
j_mayer 已提交
533
    for (i = 0; i < env->nb_BATs; i++) {
534 535 536 537
        BATu = &BATut[i];
        BATl = &BATlt[i];
        BEPIu = *BATu & 0xF0000000;
        BEPIl = *BATu & 0x0FFE0000;
J
j_mayer 已提交
538 539 540 541 542
        if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
            bat_601_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        } else {
            bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        }
543
#if defined (DEBUG_BATS)
J
j_mayer 已提交
544
        if (loglevel != 0) {
545 546 547
            fprintf(logfile, "%s: %cBAT%d v " ADDRX " BATu " ADDRX
                    " BATl " ADDRX "\n", __func__,
                    type == ACCESS_CODE ? 'I' : 'D', i, virtual, *BATu, *BATl);
548 549 550 551 552
        }
#endif
        if ((virtual & 0xF0000000) == BEPIu &&
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
            /* BAT matches */
J
j_mayer 已提交
553
            if (valid != 0) {
554
                /* Get physical address */
555
                ctx->raddr = (*BATl & 0xF0000000) |
556
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
557
                    (virtual & 0x0001F000);
558
                /* Compute access rights */
J
j_mayer 已提交
559
                ctx->prot = prot;
560
                ret = check_prot(ctx->prot, rw, type);
561
#if defined (DEBUG_BATS)
562
                if (ret == 0 && loglevel != 0) {
563
                    fprintf(logfile, "BAT %d match: r " PADDRX " prot=%c%c\n",
564 565
                            i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
                            ctx->prot & PAGE_WRITE ? 'W' : '-');
566 567 568 569 570 571 572 573
                }
#endif
                break;
            }
        }
    }
    if (ret < 0) {
#if defined (DEBUG_BATS)
J
j_mayer 已提交
574
        if (loglevel != 0) {
575
            fprintf(logfile, "no BAT match for " ADDRX ":\n", virtual);
J
j_mayer 已提交
576 577 578 579 580 581
            for (i = 0; i < 4; i++) {
                BATu = &BATut[i];
                BATl = &BATlt[i];
                BEPIu = *BATu & 0xF0000000;
                BEPIl = *BATu & 0x0FFE0000;
                bl = (*BATu & 0x00001FFC) << 15;
582 583
                fprintf(logfile, "%s: %cBAT%d v " ADDRX " BATu " ADDRX
                        " BATl " ADDRX " \n\t" ADDRX " " ADDRX " " ADDRX "\n",
J
j_mayer 已提交
584 585 586
                        __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
                        *BATu, *BATl, BEPIu, BEPIl, bl);
            }
587 588 589
        }
#endif
    }
590

591 592 593 594 595
    /* No hit */
    return ret;
}

/* PTE table lookup */
596 597
static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h,
                                    int rw, int type)
598
{
599 600
    target_ulong base, pte0, pte1;
    int i, good = -1;
601
    int ret, r;
602

603 604
    ret = -1; /* No entry found */
    base = ctx->pg_addr[h];
605
    for (i = 0; i < 8; i++) {
606 607 608 609
#if defined(TARGET_PPC64)
        if (is_64b) {
            pte0 = ldq_phys(base + (i * 16));
            pte1 =  ldq_phys(base + (i * 16) + 8);
610
            r = pte64_check(ctx, pte0, pte1, h, rw, type);
611 612
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
613 614
                fprintf(logfile, "Load pte from " ADDRX " => " ADDRX " " ADDRX
                        " %d %d %d " ADDRX "\n",
615 616 617 618 619
                        base + (i * 16), pte0, pte1,
                        (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1),
                        ctx->ptem);
            }
#endif
620 621 622 623 624
        } else
#endif
        {
            pte0 = ldl_phys(base + (i * 8));
            pte1 =  ldl_phys(base + (i * 8) + 4);
625
            r = pte32_check(ctx, pte0, pte1, h, rw, type);
626
#if defined (DEBUG_MMU)
627
            if (loglevel != 0) {
628 629
                fprintf(logfile, "Load pte from " ADDRX " => " ADDRX " " ADDRX
                        " %d %d %d " ADDRX "\n",
630 631 632 633
                        base + (i * 8), pte0, pte1,
                        (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1),
                        ctx->ptem);
            }
634
#endif
635
        }
636
        switch (r) {
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
        case -3:
            /* PTE inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            good = i;
            break;
        case -1:
        default:
            /* No PTE match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all PTEs consistency
             *      but if we can speed-up the whole thing as the
             *      result would be undefined if PTEs are not consistent.
             */
            ret = 0;
            good = i;
            goto done;
658 659 660
        }
    }
    if (good != -1) {
661
    done:
662
#if defined (DEBUG_MMU)
J
j_mayer 已提交
663
        if (loglevel != 0) {
664
            fprintf(logfile, "found PTE at addr " PADDRX " prot=%01x ret=%d\n",
665 666
                    ctx->raddr, ctx->prot, ret);
        }
667 668
#endif
        /* Update page flags */
669
        pte1 = ctx->raddr;
670 671 672 673 674 675 676 677 678 679
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
#if defined(TARGET_PPC64)
            if (is_64b) {
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
            } else
#endif
            {
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
            }
        }
680 681 682
    }

    return ret;
B
bellard 已提交
683 684
}

J
j_mayer 已提交
685
static always_inline int find_pte32 (mmu_ctx_t *ctx, int h, int rw, int type)
686
{
687
    return _find_pte(ctx, 0, h, rw, type);
688 689 690
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
691
static always_inline int find_pte64 (mmu_ctx_t *ctx, int h, int rw, int type)
692
{
693
    return _find_pte(ctx, 1, h, rw, type);
694 695 696
}
#endif

697
static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx,
698
                                   int h, int rw, int type)
699 700
{
#if defined(TARGET_PPC64)
701
    if (env->mmu_model & POWERPC_MMU_64)
702
        return find_pte64(ctx, h, rw, type);
703 704
#endif

705
    return find_pte32(ctx, h, rw, type);
706 707 708
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
709
static always_inline int slb_is_valid (uint64_t slb64)
710 711 712 713
{
    return slb64 & 0x0000000008000000ULL ? 1 : 0;
}

J
j_mayer 已提交
714
static always_inline void slb_invalidate (uint64_t *slb64)
715 716 717 718
{
    *slb64 &= ~0x0000000008000000ULL;
}

J
j_mayer 已提交
719 720 721
static always_inline int slb_lookup (CPUPPCState *env, target_ulong eaddr,
                                     target_ulong *vsid,
                                     target_ulong *page_mask, int *attr)
722 723 724 725 726 727 728 729 730
{
    target_phys_addr_t sr_base;
    target_ulong mask;
    uint64_t tmp64;
    uint32_t tmp;
    int n, ret;

    ret = -5;
    sr_base = env->spr[SPR_ASR];
731 732 733 734 735 736
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: eaddr " ADDRX " base " PADDRX "\n",
                __func__, eaddr, sr_base);
    }
#endif
737
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
738
    for (n = 0; n < env->slb_nr; n++) {
739
        tmp64 = ldq_phys(sr_base);
740 741 742
        tmp = ldl_phys(sr_base + 8);
#if defined(DEBUG_SLB)
        if (loglevel != 0) {
J
j_mayer 已提交
743 744
            fprintf(logfile, "%s: seg %d " PADDRX " %016" PRIx64 " %08"
                    PRIx32 "\n", __func__, n, sr_base, tmp64, tmp);
745 746
        }
#endif
747
        if (slb_is_valid(tmp64)) {
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
            /* SLB entry is valid */
            switch (tmp64 & 0x0000000006000000ULL) {
            case 0x0000000000000000ULL:
                /* 256 MB segment */
                mask = 0xFFFFFFFFF0000000ULL;
                break;
            case 0x0000000002000000ULL:
                /* 1 TB segment */
                mask = 0xFFFF000000000000ULL;
                break;
            case 0x0000000004000000ULL:
            case 0x0000000006000000ULL:
                /* Reserved => segment is invalid */
                continue;
            }
            if ((eaddr & mask) == (tmp64 & mask)) {
                /* SLB match */
                *vsid = ((tmp64 << 24) | (tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
                *page_mask = ~mask;
                *attr = tmp & 0xFF;
768
                ret = n;
769 770 771 772 773 774 775
                break;
            }
        }
        sr_base += 12;
    }

    return ret;
B
bellard 已提交
776
}
777

778 779 780 781 782 783 784 785
void ppc_slb_invalidate_all (CPUPPCState *env)
{
    target_phys_addr_t sr_base;
    uint64_t tmp64;
    int n, do_invalidate;

    do_invalidate = 0;
    sr_base = env->spr[SPR_ASR];
786 787
    /* XXX: Warning: slbia never invalidates the first segment */
    for (n = 1; n < env->slb_nr; n++) {
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
        tmp64 = ldq_phys(sr_base);
        if (slb_is_valid(tmp64)) {
            slb_invalidate(&tmp64);
            stq_phys(sr_base, tmp64);
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            do_invalidate = 1;
        }
        sr_base += 12;
    }
    if (do_invalidate)
        tlb_flush(env, 1);
}

void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
{
    target_phys_addr_t sr_base;
    target_ulong vsid, page_mask;
    uint64_t tmp64;
    int attr;
    int n;

    n = slb_lookup(env, T0, &vsid, &page_mask, &attr);
    if (n >= 0) {
        sr_base = env->spr[SPR_ASR];
        sr_base += 12 * n;
        tmp64 = ldq_phys(sr_base);
        if (slb_is_valid(tmp64)) {
            slb_invalidate(&tmp64);
            stq_phys(sr_base, tmp64);
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            tlb_flush(env, 1);
        }
    }
}

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
{
    target_phys_addr_t sr_base;
    target_ulong rt;
    uint64_t tmp64;
    uint32_t tmp;

    sr_base = env->spr[SPR_ASR];
    sr_base += 12 * slb_nr;
    tmp64 = ldq_phys(sr_base);
    tmp = ldl_phys(sr_base + 8);
    if (tmp64 & 0x0000000008000000ULL) {
        /* SLB entry is valid */
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
        rt = tmp >> 8;             /* 65:88 => 40:63 */
        rt |= (tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
        rt |= ((tmp >> 4) & 0xF) << 27;
    } else {
        rt = 0;
    }
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: " PADDRX " %016" PRIx64 " %08" PRIx32 " => %d "
                ADDRX "\n", __func__, sr_base, tmp64, tmp, slb_nr, rt);
    }
#endif

    return rt;
}

void ppc_store_slb (CPUPPCState *env, int slb_nr, target_ulong rs)
{
    target_phys_addr_t sr_base;
    uint64_t tmp64;
    uint32_t tmp;

    sr_base = env->spr[SPR_ASR];
    sr_base += 12 * slb_nr;
    /* Copy Rs bits 37:63 to SLB 62:88 */
    tmp = rs << 8;
    tmp64 = (rs >> 24) & 0x7;
    /* Copy Rs bits 33:36 to SLB 89:92 */
    tmp |= ((rs >> 27) & 0xF) << 4;
    /* Set the valid bit */
    tmp64 |= 1 << 27;
    /* Set ESID */
    tmp64 |= (uint32_t)slb_nr << 28;
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
879 880 881
        fprintf(logfile, "%s: %d " ADDRX " => " PADDRX " %016" PRIx64
                " %08" PRIx32 "\n", __func__,
                slb_nr, rs, sr_base, tmp64, tmp);
882 883 884 885 886 887
    }
#endif
    /* Write SLB entry to memory */
    stq_phys(sr_base, tmp64);
    stl_phys(sr_base + 8, tmp);
}
888
#endif /* defined(TARGET_PPC64) */
B
bellard 已提交
889

890
/* Perform segment based translation */
891 892 893 894
static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1,
                                                    int sdr_sh,
                                                    target_phys_addr_t hash,
                                                    target_phys_addr_t mask)
895
{
896
    return (sdr1 & ((target_phys_addr_t)(-1ULL) << sdr_sh)) | (hash & mask);
897 898
}

J
j_mayer 已提交
899 900
static always_inline int get_segment (CPUState *env, mmu_ctx_t *ctx,
                                      target_ulong eaddr, int rw, int type)
B
bellard 已提交
901
{
902
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
903 904 905
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
#if defined(TARGET_PPC64)
    int attr;
906
#endif
907
    int ds, vsid_sh, sdr_sh, pr;
908 909
    int ret, ret2;

910
    pr = msr_pr;
911
#if defined(TARGET_PPC64)
912
    if (env->mmu_model & POWERPC_MMU_64) {
913 914 915 916 917
#if defined (DEBUG_MMU)
        if (loglevel != 0) {
            fprintf(logfile, "Check SLBs\n");
        }
#endif
918 919 920
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr);
        if (ret < 0)
            return ret;
921 922
        ctx->key = ((attr & 0x40) && (pr != 0)) ||
            ((attr & 0x80) && (pr == 0)) ? 1 : 0;
923
        ds = 0;
924
        ctx->nx = attr & 0x20 ? 1 : 0;
925 926 927 928 929 930 931 932 933
        vsid_mask = 0x00003FFFFFFFFF80ULL;
        vsid_sh = 7;
        sdr_sh = 18;
        sdr_mask = 0x3FF80;
    } else
#endif /* defined(TARGET_PPC64) */
    {
        sr = env->sr[eaddr >> 28];
        page_mask = 0x0FFFFFFF;
934 935
        ctx->key = (((sr & 0x20000000) && (pr != 0)) ||
                    ((sr & 0x40000000) && (pr == 0))) ? 1 : 0;
936
        ds = sr & 0x80000000 ? 1 : 0;
937
        ctx->nx = sr & 0x10000000 ? 1 : 0;
938 939 940 941 942
        vsid = sr & 0x00FFFFFF;
        vsid_mask = 0x01FFFFC0;
        vsid_sh = 6;
        sdr_sh = 16;
        sdr_mask = 0xFFC0;
943
#if defined (DEBUG_MMU)
944
        if (loglevel != 0) {
945 946
            fprintf(logfile, "Check segment v=" ADDRX " %d " ADDRX
                    " nip=" ADDRX " lr=" ADDRX " ir=%d dr=%d pr=%d %d t=%d\n",
947
                    eaddr, (int)(eaddr >> 28), sr, env->nip,
948 949
                    env->lr, (int)msr_ir, (int)msr_dr, pr != 0 ? 1 : 0,
                    rw, type);
950
        }
951
#endif
952
    }
953 954 955
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
        fprintf(logfile, "pte segment: key=%d ds %d nx %d vsid " ADDRX "\n",
956
                ctx->key, ds, ctx->nx, vsid);
957 958
    }
#endif
959 960
    ret = -1;
    if (!ds) {
961
        /* Check if instruction fetch is allowed, if needed */
962
        if (type != ACCESS_CODE || ctx->nx == 0) {
963
            /* Page address translation */
964 965
            /* Primary table address */
            sdr = env->sdr1;
966 967
            pgidx = (eaddr & page_mask) >> TARGET_PAGE_BITS;
#if defined(TARGET_PPC64)
968
            if (env->mmu_model & POWERPC_MMU_64) {
969 970 971 972 973 974 975 976 977 978 979 980
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
                /* XXX: this is false for 1 TB segments */
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            } else
#endif
            {
                htab_mask = sdr & 0x000001FF;
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            }
            mask = (htab_mask << sdr_sh) | sdr_mask;
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
981 982 983
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX
                        " mask " PADDRX " " ADDRX "\n",
                        sdr, sdr_sh, hash, mask, page_mask);
984 985
            }
#endif
986
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
987
            /* Secondary table address */
988
            hash = (~hash) & vsid_mask;
989 990
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
991 992 993
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX
                        " mask " PADDRX "\n",
                        sdr, sdr_sh, hash, mask);
994 995
            }
#endif
996 997
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
#if defined(TARGET_PPC64)
998
            if (env->mmu_model & POWERPC_MMU_64) {
999 1000 1001 1002 1003 1004 1005
                /* Only 5 bits of the page index are used in the AVPN */
                ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
            } else
#endif
            {
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
            }
1006
            /* Initialize real address with an invalid value */
1007
            ctx->raddr = (target_phys_addr_t)-1ULL;
1008 1009
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
1010 1011 1012
                /* Software TLB search */
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
            } else {
1013
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1014
                if (loglevel != 0) {
1015 1016 1017 1018
                    fprintf(logfile, "0 sdr1=" PADDRX " vsid=" ADDRX " "
                            "api=" ADDRX " hash=" PADDRX
                            " pg_addr=" PADDRX "\n",
                            sdr, vsid, pgidx, hash, ctx->pg_addr[0]);
1019
                }
1020
#endif
1021
                /* Primary table lookup */
1022
                ret = find_pte(env, ctx, 0, rw, type);
1023 1024
                if (ret < 0) {
                    /* Secondary table lookup */
1025
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1026
                    if (eaddr != 0xEFFFFFFF && loglevel != 0) {
1027 1028 1029 1030
                        fprintf(logfile, "1 sdr1=" PADDRX " vsid=" ADDRX " "
                                "api=" ADDRX " hash=" PADDRX
                                " pg_addr=" PADDRX "\n",
                                sdr, vsid, pgidx, hash, ctx->pg_addr[1]);
1031
                    }
1032
#endif
1033
                    ret2 = find_pte(env, ctx, 1, rw, type);
1034 1035 1036
                    if (ret2 != -1)
                        ret = ret2;
                }
1037
            }
1038
#if defined (DUMP_PAGE_TABLES)
J
j_mayer 已提交
1039 1040 1041
            if (loglevel != 0) {
                target_phys_addr_t curaddr;
                uint32_t a0, a1, a2, a3;
1042
                fprintf(logfile, "Page table: " PADDRX " len " PADDRX "\n",
J
j_mayer 已提交
1043 1044 1045 1046 1047 1048 1049 1050
                        sdr, mask + 0x80);
                for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
                     curaddr += 16) {
                    a0 = ldl_phys(curaddr);
                    a1 = ldl_phys(curaddr + 4);
                    a2 = ldl_phys(curaddr + 8);
                    a3 = ldl_phys(curaddr + 12);
                    if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
1051
                        fprintf(logfile, PADDRX ": %08x %08x %08x %08x\n",
J
j_mayer 已提交
1052
                                curaddr, a0, a1, a2, a3);
1053
                    }
J
j_mayer 已提交
1054 1055
                }
            }
1056
#endif
1057 1058
        } else {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1059
            if (loglevel != 0)
1060
                fprintf(logfile, "No access allowed\n");
1061
#endif
1062
            ret = -3;
1063 1064 1065
        }
    } else {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1066
        if (loglevel != 0)
1067
            fprintf(logfile, "direct store...\n");
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
#endif
        /* Direct-store segment : absolutely *BUGGY* for now */
        switch (type) {
        case ACCESS_INT:
            /* Integer load/store : only access allowed */
            break;
        case ACCESS_CODE:
            /* No code fetch is allowed in direct-store areas */
            return -4;
        case ACCESS_FLOAT:
            /* Floating point load/store */
            return -4;
        case ACCESS_RES:
            /* lwarx, ldarx or srwcx. */
            return -4;
        case ACCESS_CACHE:
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
            /* Should make the instruction do no-op.
             * As it already do no-op, it's quite easy :-)
             */
1088
            ctx->raddr = eaddr;
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
            return 0;
        case ACCESS_EXT:
            /* eciwx or ecowx */
            return -4;
        default:
            if (logfile) {
                fprintf(logfile, "ERROR: instruction should not need "
                        "address translation\n");
            }
            return -4;
        }
1100 1101
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
            ctx->raddr = eaddr;
1102 1103 1104 1105
            ret = 2;
        } else {
            ret = -2;
        }
B
bellard 已提交
1106
    }
1107 1108

    return ret;
B
bellard 已提交
1109 1110
}

1111
/* Generic TLB check function for embedded PowerPC implementations */
J
j_mayer 已提交
1112 1113 1114 1115
static always_inline int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb,
                                           target_phys_addr_t *raddrp,
                                           target_ulong address,
                                           uint32_t pid, int ext, int i)
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
{
    target_ulong mask;

    /* Check valid flag */
    if (!(tlb->prot & PAGE_VALID)) {
        if (loglevel != 0)
            fprintf(logfile, "%s: TLB %d not valid\n", __func__, i);
        return -1;
    }
    mask = ~(tlb->size - 1);
1126
#if defined (DEBUG_SOFTWARE_TLB)
1127
    if (loglevel != 0) {
1128 1129 1130
        fprintf(logfile, "%s: TLB %d address " ADDRX " PID %u <=> " ADDRX
                " " ADDRX " %u\n",
                __func__, i, address, pid, tlb->EPN, mask, (uint32_t)tlb->PID);
1131
    }
1132
#endif
1133
    /* Check PID */
1134
    if (tlb->PID != 0 && tlb->PID != pid)
1135 1136 1137 1138 1139
        return -1;
    /* Check effective address */
    if ((address & mask) != tlb->EPN)
        return -1;
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
1140
#if (TARGET_PHYS_ADDR_BITS >= 36)
1141 1142 1143 1144
    if (ext) {
        /* Extend the physical address to 36 bits */
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
    }
1145
#endif
1146 1147 1148 1149 1150

    return 0;
}

/* Generic TLB search function for PowerPC embedded implementations */
1151
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
1152 1153 1154 1155 1156 1157 1158
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, ret;

    /* Default return value is no match */
    ret = -1;
1159
    for (i = 0; i < env->nb_tlb; i++) {
1160
        tlb = &env->tlb[i].tlbe;
1161
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
1162 1163 1164 1165 1166 1167 1168 1169
            ret = i;
            break;
        }
    }

    return ret;
}

1170
/* Helpers specific to PowerPC 40x implementations */
J
j_mayer 已提交
1171
static always_inline void ppc4xx_tlb_invalidate_all (CPUState *env)
1172 1173 1174 1175 1176 1177
{
    ppcemb_tlb_t *tlb;
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1178
        tlb->prot &= ~PAGE_VALID;
1179
    }
1180
    tlb_flush(env, 1);
1181 1182
}

J
j_mayer 已提交
1183 1184 1185
static always_inline void ppc4xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      uint32_t pid)
J
j_mayer 已提交
1186
{
1187
#if !defined(FLUSH_ALL_TLBS)
J
j_mayer 已提交
1188
    ppcemb_tlb_t *tlb;
1189 1190
    target_phys_addr_t raddr;
    target_ulong page, end;
J
j_mayer 已提交
1191 1192 1193 1194
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1195
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
J
j_mayer 已提交
1196 1197 1198 1199
            end = tlb->EPN + tlb->size;
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
            tlb->prot &= ~PAGE_VALID;
1200
            break;
J
j_mayer 已提交
1201 1202
        }
    }
1203 1204 1205
#else
    ppc4xx_tlb_invalidate_all(env);
#endif
J
j_mayer 已提交
1206 1207
}

A
aurel32 已提交
1208
static int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1209
                                 target_ulong address, int rw, int access_type)
J
j_mayer 已提交
1210 1211 1212
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
1213
    int i, ret, zsel, zpr, pr;
1214

1215
    ret = -1;
1216
    raddr = (target_phys_addr_t)-1ULL;
1217
    pr = msr_pr;
J
j_mayer 已提交
1218 1219
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1220 1221
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_40x_PID], 0, i) < 0)
J
j_mayer 已提交
1222 1223 1224
            continue;
        zsel = (tlb->attr >> 4) & 0xF;
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1225
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1226
        if (loglevel != 0) {
J
j_mayer 已提交
1227 1228 1229
            fprintf(logfile, "%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
                    __func__, i, zsel, zpr, rw, tlb->attr);
        }
1230
#endif
1231 1232 1233
        /* Check execute enable bit */
        switch (zpr) {
        case 0x2:
1234
            if (pr != 0)
1235 1236 1237 1238 1239 1240 1241 1242
                goto check_perms;
            /* No break here */
        case 0x3:
            /* All accesses granted */
            ctx->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
            ret = 0;
            break;
        case 0x0:
1243
            if (pr != 0) {
1244 1245
                ctx->prot = 0;
                ret = -2;
J
j_mayer 已提交
1246 1247
                break;
            }
1248 1249 1250 1251 1252 1253 1254 1255 1256
            /* No break here */
        case 0x1:
        check_perms:
            /* Check from TLB entry */
            /* XXX: there is a problem here or in the TLB fill code... */
            ctx->prot = tlb->prot;
            ctx->prot |= PAGE_EXEC;
            ret = check_prot(ctx->prot, rw, access_type);
            break;
J
j_mayer 已提交
1257 1258 1259
        }
        if (ret >= 0) {
            ctx->raddr = raddr;
1260
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1261
            if (loglevel != 0) {
1262
                fprintf(logfile, "%s: access granted " ADDRX " => " PADDRX
1263 1264
                        " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
                        ret);
J
j_mayer 已提交
1265
            }
1266
#endif
1267
            return 0;
J
j_mayer 已提交
1268 1269
        }
    }
1270
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1271
    if (loglevel != 0) {
1272
        fprintf(logfile, "%s: access refused " ADDRX " => " PADDRX
1273 1274 1275
                " %d %d\n", __func__, address, raddr, ctx->prot,
                ret);
    }
1276
#endif
1277

J
j_mayer 已提交
1278 1279 1280
    return ret;
}

1281 1282 1283 1284 1285 1286 1287 1288 1289
void store_40x_sler (CPUPPCState *env, uint32_t val)
{
    /* XXX: TO BE FIXED */
    if (val != 0x00000000) {
        cpu_abort(env, "Little-endian regions are not supported by now\n");
    }
    env->spr[SPR_405_SLER] = val;
}

A
aurel32 已提交
1290 1291 1292
static int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
                                          target_ulong address, int rw,
                                          int access_type)
1293 1294 1295 1296 1297 1298
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, prot, ret;

    ret = -1;
1299
    raddr = (target_phys_addr_t)-1ULL;
1300 1301 1302 1303 1304
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
            continue;
1305
        if (msr_pr != 0)
1306 1307 1308 1309 1310
            prot = tlb->prot & 0xF;
        else
            prot = (tlb->prot >> 4) & 0xF;
        /* Check the address space */
        if (access_type == ACCESS_CODE) {
1311
            if (msr_ir != (tlb->attr & 1))
1312 1313 1314 1315 1316 1317 1318 1319
                continue;
            ctx->prot = prot;
            if (prot & PAGE_EXEC) {
                ret = 0;
                break;
            }
            ret = -3;
        } else {
1320
            if (msr_dr != (tlb->attr & 1))
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
                continue;
            ctx->prot = prot;
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
                ret = 0;
                break;
            }
            ret = -2;
        }
    }
    if (ret >= 0)
        ctx->raddr = raddr;

    return ret;
}

J
j_mayer 已提交
1336 1337
static always_inline int check_physical (CPUState *env, mmu_ctx_t *ctx,
                                         target_ulong eaddr, int rw)
1338 1339
{
    int in_plb, ret;
1340

1341
    ctx->raddr = eaddr;
1342
    ctx->prot = PAGE_READ | PAGE_EXEC;
1343
    ret = 0;
1344 1345
    switch (env->mmu_model) {
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1346
    case POWERPC_MMU_601:
1347
    case POWERPC_MMU_SOFT_6xx:
1348
    case POWERPC_MMU_SOFT_74xx:
1349
    case POWERPC_MMU_SOFT_4xx:
1350
    case POWERPC_MMU_REAL:
1351
    case POWERPC_MMU_BOOKE:
1352 1353 1354
        ctx->prot |= PAGE_WRITE;
        break;
#if defined(TARGET_PPC64)
1355
    case POWERPC_MMU_620:
1356
    case POWERPC_MMU_64B:
1357
        /* Real address are 60 bits long */
1358
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1359 1360
        ctx->prot |= PAGE_WRITE;
        break;
1361
#endif
1362
    case POWERPC_MMU_SOFT_4xx_Z:
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
        if (unlikely(msr_pe != 0)) {
            /* 403 family add some particular protections,
             * using PBL/PBU registers for accesses with no translation.
             */
            in_plb =
                /* Check PLB validity */
                (env->pb[0] < env->pb[1] &&
                 /* and address in plb area */
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
                (env->pb[2] < env->pb[3] &&
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
            if (in_plb ^ msr_px) {
                /* Access in protected area */
                if (rw == 1) {
                    /* Access is not allowed */
                    ret = -2;
                }
            } else {
                /* Read-write access is allowed */
                ctx->prot |= PAGE_WRITE;
1383 1384
            }
        }
1385
        break;
1386 1387 1388 1389
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1390
    case POWERPC_MMU_BOOKE_FSL:
1391 1392 1393 1394 1395 1396
        /* XXX: TODO */
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
        break;
    default:
        cpu_abort(env, "Unknown or invalid MMU model\n");
        return -1;
1397 1398 1399 1400 1401 1402
    }

    return ret;
}

int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
J
j_mayer 已提交
1403
                          int rw, int access_type)
1404 1405
{
    int ret;
1406

B
bellard 已提交
1407
#if 0
J
j_mayer 已提交
1408
    if (loglevel != 0) {
1409 1410
        fprintf(logfile, "%s\n", __func__);
    }
1411
#endif
B
bellard 已提交
1412 1413
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1414
        /* No address translation */
1415
        ret = check_physical(env, ctx, eaddr, rw);
1416
    } else {
1417
        ret = -1;
1418 1419
        switch (env->mmu_model) {
        case POWERPC_MMU_32B:
J
j_mayer 已提交
1420
        case POWERPC_MMU_601:
1421
        case POWERPC_MMU_SOFT_6xx:
1422
        case POWERPC_MMU_SOFT_74xx:
1423
#if defined(TARGET_PPC64)
1424
        case POWERPC_MMU_620:
1425
        case POWERPC_MMU_64B:
1426
#endif
J
j_mayer 已提交
1427 1428 1429
            /* Try to find a BAT */
            if (env->nb_BATs != 0)
                ret = get_bat(env, ctx, eaddr, rw, access_type);
J
j_mayer 已提交
1430
            if (ret < 0) {
1431
                /* We didn't match any BAT entry or don't have BATs */
J
j_mayer 已提交
1432 1433 1434
                ret = get_segment(env, ctx, eaddr, rw, access_type);
            }
            break;
1435 1436
        case POWERPC_MMU_SOFT_4xx:
        case POWERPC_MMU_SOFT_4xx_Z:
1437
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
J
j_mayer 已提交
1438 1439
                                              rw, access_type);
            break;
1440
        case POWERPC_MMU_BOOKE:
1441 1442 1443
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
                                                rw, access_type);
            break;
1444 1445 1446 1447
        case POWERPC_MMU_MPC8xx:
            /* XXX: TODO */
            cpu_abort(env, "MPC8xx MMU model is not implemented\n");
            break;
1448
        case POWERPC_MMU_BOOKE_FSL:
1449 1450 1451
            /* XXX: TODO */
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
            return -1;
1452 1453
        case POWERPC_MMU_REAL:
            cpu_abort(env, "PowerPC in real mode do not do any translation\n");
1454
            return -1;
1455 1456
        default:
            cpu_abort(env, "Unknown or invalid MMU model\n");
J
j_mayer 已提交
1457
            return -1;
1458 1459
        }
    }
B
bellard 已提交
1460
#if 0
J
j_mayer 已提交
1461 1462
    if (loglevel != 0) {
        fprintf(logfile, "%s address " ADDRX " => %d " PADDRX "\n",
1463
                __func__, eaddr, ret, ctx->raddr);
1464
    }
1465
#endif
1466

1467 1468 1469
    return ret;
}

1470
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
B
bellard 已提交
1471
{
1472
    mmu_ctx_t ctx;
B
bellard 已提交
1473

J
j_mayer 已提交
1474
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT) != 0))
B
bellard 已提交
1475
        return -1;
1476 1477

    return ctx.raddr & TARGET_PAGE_MASK;
B
bellard 已提交
1478
}
1479 1480

/* Perform address translation */
1481
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1482
                              int mmu_idx, int is_softmmu)
1483
{
1484
    mmu_ctx_t ctx;
1485
    int access_type;
1486
    int ret = 0;
1487

B
bellard 已提交
1488 1489 1490 1491 1492 1493
    if (rw == 2) {
        /* code access */
        rw = 0;
        access_type = ACCESS_CODE;
    } else {
        /* data access */
A
aurel32 已提交
1494
        access_type = env->access_type;
B
bellard 已提交
1495
    }
J
j_mayer 已提交
1496
    ret = get_physical_address(env, &ctx, address, rw, access_type);
1497
    if (ret == 0) {
1498 1499 1500
        ret = tlb_set_page_exec(env, address & TARGET_PAGE_MASK,
                                ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
                                mmu_idx, is_softmmu);
1501 1502
    } else if (ret < 0) {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1503
        if (loglevel != 0)
1504
            cpu_dump_state(env, logfile, fprintf, 0);
1505 1506 1507 1508
#endif
        if (access_type == ACCESS_CODE) {
            switch (ret) {
            case -1:
1509
                /* No matches in page tables or TLB */
1510 1511
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1512 1513
                    env->exception_index = POWERPC_EXCP_IFTLB;
                    env->error_code = 1 << 18;
1514 1515 1516
                    env->spr[SPR_IMISS] = address;
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
                    goto tlb_miss;
1517
                case POWERPC_MMU_SOFT_74xx:
1518
                    env->exception_index = POWERPC_EXCP_IFTLB;
1519
                    goto tlb_miss_74xx;
1520 1521
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1522 1523
                    env->exception_index = POWERPC_EXCP_ITLB;
                    env->error_code = 0;
J
j_mayer 已提交
1524 1525
                    env->spr[SPR_40x_DEAR] = address;
                    env->spr[SPR_40x_ESR] = 0x00000000;
1526
                    break;
1527
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1528
                case POWERPC_MMU_601:
1529
#if defined(TARGET_PPC64)
1530
                case POWERPC_MMU_620:
1531
                case POWERPC_MMU_64B:
1532
#endif
1533 1534 1535
                    env->exception_index = POWERPC_EXCP_ISI;
                    env->error_code = 0x40000000;
                    break;
1536
                case POWERPC_MMU_BOOKE:
1537
                    /* XXX: TODO */
1538
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1539
                    return -1;
1540
                case POWERPC_MMU_BOOKE_FSL:
1541
                    /* XXX: TODO */
1542
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1543
                    return -1;
1544 1545 1546 1547 1548 1549 1550
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1551
                    return -1;
1552 1553 1554
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1555
                }
1556 1557 1558
                break;
            case -2:
                /* Access rights violation */
1559 1560
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x08000000;
1561 1562
                break;
            case -3:
1563
                /* No execute protection violation */
1564 1565
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1566 1567 1568 1569
                break;
            case -4:
                /* Direct store exception */
                /* No code fetch is allowed in direct-store areas */
1570 1571
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1572
                break;
1573
#if defined(TARGET_PPC64)
1574 1575
            case -5:
                /* No match in segment table */
1576 1577 1578 1579 1580 1581 1582 1583
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_ISI;
                    /* XXX: this might be incorrect */
                    env->error_code = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_ISEG;
                    env->error_code = 0;
                }
1584
                break;
1585
#endif
1586 1587 1588 1589
            }
        } else {
            switch (ret) {
            case -1:
1590
                /* No matches in page tables or TLB */
1591 1592
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1593
                    if (rw == 1) {
1594 1595
                        env->exception_index = POWERPC_EXCP_DSTLB;
                        env->error_code = 1 << 16;
1596
                    } else {
1597 1598
                        env->exception_index = POWERPC_EXCP_DLTLB;
                        env->error_code = 0;
1599 1600 1601 1602
                    }
                    env->spr[SPR_DMISS] = address;
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
                tlb_miss:
1603
                    env->error_code |= ctx.key << 19;
1604 1605
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1606
                    break;
1607 1608
                case POWERPC_MMU_SOFT_74xx:
                    if (rw == 1) {
1609
                        env->exception_index = POWERPC_EXCP_DSTLB;
1610
                    } else {
1611
                        env->exception_index = POWERPC_EXCP_DLTLB;
1612 1613 1614
                    }
                tlb_miss_74xx:
                    /* Implement LRU algorithm */
1615
                    env->error_code = ctx.key << 19;
1616 1617 1618 1619
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
                        ((env->last_way + 1) & (env->nb_ways - 1));
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
                    break;
1620 1621
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1622 1623
                    env->exception_index = POWERPC_EXCP_DTLB;
                    env->error_code = 0;
J
j_mayer 已提交
1624 1625 1626 1627 1628
                    env->spr[SPR_40x_DEAR] = address;
                    if (rw)
                        env->spr[SPR_40x_ESR] = 0x00800000;
                    else
                        env->spr[SPR_40x_ESR] = 0x00000000;
1629
                    break;
1630
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1631
                case POWERPC_MMU_601:
1632
#if defined(TARGET_PPC64)
1633
                case POWERPC_MMU_620:
1634
                case POWERPC_MMU_64B:
1635
#endif
1636 1637 1638 1639 1640 1641 1642 1643
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                    break;
1644 1645 1646 1647
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
1648
                case POWERPC_MMU_BOOKE:
1649
                    /* XXX: TODO */
1650
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1651
                    return -1;
1652
                case POWERPC_MMU_BOOKE_FSL:
1653
                    /* XXX: TODO */
1654
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1655
                    return -1;
1656 1657 1658
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1659
                    return -1;
1660 1661 1662
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1663
                }
1664 1665 1666
                break;
            case -2:
                /* Access rights violation */
1667 1668 1669 1670 1671 1672 1673
                env->exception_index = POWERPC_EXCP_DSI;
                env->error_code = 0;
                env->spr[SPR_DAR] = address;
                if (rw == 1)
                    env->spr[SPR_DSISR] = 0x0A000000;
                else
                    env->spr[SPR_DSISR] = 0x08000000;
1674 1675 1676 1677 1678 1679
                break;
            case -4:
                /* Direct store exception */
                switch (access_type) {
                case ACCESS_FLOAT:
                    /* Floating point load/store */
1680 1681 1682
                    env->exception_index = POWERPC_EXCP_ALIGN;
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
                    env->spr[SPR_DAR] = address;
1683 1684
                    break;
                case ACCESS_RES:
1685 1686 1687 1688 1689 1690 1691 1692
                    /* lwarx, ldarx or stwcx. */
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06000000;
                    else
                        env->spr[SPR_DSISR] = 0x04000000;
1693 1694 1695
                    break;
                case ACCESS_EXT:
                    /* eciwx or ecowx */
1696 1697 1698 1699 1700 1701 1702
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06100000;
                    else
                        env->spr[SPR_DSISR] = 0x04100000;
1703 1704
                    break;
                default:
1705
                    printf("DSI: invalid exception (%d)\n", ret);
1706 1707 1708 1709
                    env->exception_index = POWERPC_EXCP_PROGRAM;
                    env->error_code =
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
                    env->spr[SPR_DAR] = address;
1710 1711
                    break;
                }
1712
                break;
1713
#if defined(TARGET_PPC64)
1714 1715
            case -5:
                /* No match in segment table */
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    /* XXX: this might be incorrect */
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_DSEG;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                }
1730
                break;
1731
#endif
1732 1733 1734
            }
        }
#if 0
1735 1736
        printf("%s: set exception to %d %02x\n", __func__,
               env->exception, env->error_code);
1737 1738 1739
#endif
        ret = 1;
    }
1740

1741 1742 1743
    return ret;
}

1744 1745 1746
/*****************************************************************************/
/* BATs management */
#if !defined(FLUSH_ALL_TLBS)
1747 1748 1749
static always_inline void do_invalidate_BAT (CPUPPCState *env,
                                             target_ulong BATu,
                                             target_ulong mask)
1750 1751
{
    target_ulong base, end, page;
1752

1753 1754 1755
    base = BATu & ~0x0001FFFF;
    end = base + mask + 0x00020000;
#if defined (DEBUG_BATS)
1756
    if (loglevel != 0) {
1757
        fprintf(logfile, "Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n",
1758 1759
                base, end, mask);
    }
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
#endif
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
        tlb_flush_page(env, page);
#if defined (DEBUG_BATS)
    if (loglevel != 0)
        fprintf(logfile, "Flush done\n");
#endif
}
#endif

1770 1771
static always_inline void dump_store_bat (CPUPPCState *env, char ID,
                                          int ul, int nr, target_ulong value)
1772 1773 1774
{
#if defined (DEBUG_BATS)
    if (loglevel != 0) {
1775
        fprintf(logfile, "Set %cBAT%d%c to " ADDRX " (" ADDRX ")\n",
1776
                ID, nr, ul == 0 ? 'u' : 'l', value, env->nip);
1777 1778 1779 1780
    }
#endif
}

A
aurel32 已提交
1781
void ppc_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
{
    target_ulong mask;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#endif
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1801
#else
1802 1803 1804 1805 1806
        tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1807
void ppc_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
1808 1809 1810 1811 1812
{
    dump_store_bat(env, 'I', 1, nr, value);
    env->IBAT[1][nr] = value;
}

A
aurel32 已提交
1813
void ppc_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
{
    target_ulong mask;

    dump_store_bat(env, 'D', 0, nr, value);
    if (env->DBAT[0][nr] != value) {
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#endif
        mask = (value << 15) & 0x0FFE0000UL;
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#else
        tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1839
void ppc_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
1840 1841 1842 1843 1844
{
    dump_store_bat(env, 'D', 1, nr, value);
    env->DBAT[1][nr] = value;
}

A
aurel32 已提交
1845
void ppc_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value)
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        do_inval = 0;
        mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
        if (env->IBAT[1][nr] & 0x40) {
            /* Invalidate BAT only if it is valid */
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[0][nr] = env->IBAT[0][nr];
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1882
void ppc_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value)
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 1, nr, value);
    if (env->IBAT[1][nr] != value) {
        do_inval = 0;
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        if (value & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (value << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        env->IBAT[1][nr] = value;
        env->DBAT[1][nr] = value;
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

J
j_mayer 已提交
1915 1916 1917 1918
/*****************************************************************************/
/* TLB management */
void ppc_tlb_invalidate_all (CPUPPCState *env)
{
1919 1920
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1921
    case POWERPC_MMU_SOFT_74xx:
J
j_mayer 已提交
1922
        ppc6xx_tlb_invalidate_all(env);
1923 1924 1925
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
J
j_mayer 已提交
1926
        ppc4xx_tlb_invalidate_all(env);
1927
        break;
1928
    case POWERPC_MMU_REAL:
1929 1930
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1931 1932 1933 1934
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1935 1936
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
1937
        cpu_abort(env, "BookE MMU model is not implemented\n");
1938 1939 1940
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
1941
        cpu_abort(env, "BookE MMU model is not implemented\n");
1942 1943
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1944
    case POWERPC_MMU_601:
J
j_mayer 已提交
1945
#if defined(TARGET_PPC64)
1946
    case POWERPC_MMU_620:
1947
    case POWERPC_MMU_64B:
J
j_mayer 已提交
1948
#endif /* defined(TARGET_PPC64) */
J
j_mayer 已提交
1949
        tlb_flush(env, 1);
1950
        break;
J
j_mayer 已提交
1951 1952
    default:
        /* XXX: TODO */
1953
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
1954
        break;
J
j_mayer 已提交
1955 1956 1957
    }
}

1958 1959 1960 1961 1962 1963
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
{
#if !defined(FLUSH_ALL_TLBS)
    addr &= TARGET_PAGE_MASK;
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1964
    case POWERPC_MMU_SOFT_74xx:
1965 1966 1967 1968 1969 1970 1971 1972
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
        if (env->id_tlbs == 1)
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
        break;
1973
    case POWERPC_MMU_REAL:
1974 1975
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1976 1977 1978 1979
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1980 1981
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
1982
        cpu_abort(env, "BookE MMU model is not implemented\n");
1983 1984 1985
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
1986
        cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1987 1988
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1989
    case POWERPC_MMU_601:
1990
        /* tlbie invalidate TLBs for all segments */
1991
        addr &= ~((target_ulong)-1ULL << 28);
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
        /* XXX: this case should be optimized,
         * giving a mask to tlb_flush_page
         */
        tlb_flush_page(env, addr | (0x0 << 28));
        tlb_flush_page(env, addr | (0x1 << 28));
        tlb_flush_page(env, addr | (0x2 << 28));
        tlb_flush_page(env, addr | (0x3 << 28));
        tlb_flush_page(env, addr | (0x4 << 28));
        tlb_flush_page(env, addr | (0x5 << 28));
        tlb_flush_page(env, addr | (0x6 << 28));
        tlb_flush_page(env, addr | (0x7 << 28));
        tlb_flush_page(env, addr | (0x8 << 28));
        tlb_flush_page(env, addr | (0x9 << 28));
        tlb_flush_page(env, addr | (0xA << 28));
        tlb_flush_page(env, addr | (0xB << 28));
        tlb_flush_page(env, addr | (0xC << 28));
        tlb_flush_page(env, addr | (0xD << 28));
        tlb_flush_page(env, addr | (0xE << 28));
        tlb_flush_page(env, addr | (0xF << 28));
2011
        break;
J
j_mayer 已提交
2012
#if defined(TARGET_PPC64)
2013
    case POWERPC_MMU_620:
2014 2015 2016
    case POWERPC_MMU_64B:
        /* tlbie invalidate TLBs for all segments */
        /* XXX: given the fact that there are too many segments to invalidate,
J
j_mayer 已提交
2017
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
2018 2019 2020 2021
         *      we just invalidate all TLBs
         */
        tlb_flush(env, 1);
        break;
J
j_mayer 已提交
2022 2023 2024
#endif /* defined(TARGET_PPC64) */
    default:
        /* XXX: TODO */
2025
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
2026
        break;
2027 2028 2029 2030 2031 2032
    }
#else
    ppc_tlb_invalidate_all(env);
#endif
}

2033 2034
/*****************************************************************************/
/* Special registers manipulation */
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
#if defined(TARGET_PPC64)
void ppc_store_asr (CPUPPCState *env, target_ulong value)
{
    if (env->asr != value) {
        env->asr = value;
        tlb_flush(env, 1);
    }
}
#endif

A
aurel32 已提交
2045
void ppc_store_sdr1 (CPUPPCState *env, target_ulong value)
2046 2047 2048
{
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
2049
        fprintf(logfile, "%s: " ADDRX "\n", __func__, value);
2050 2051 2052
    }
#endif
    if (env->sdr1 != value) {
2053 2054 2055
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
         *      is <= 28
         */
2056
        env->sdr1 = value;
2057
        tlb_flush(env, 1);
2058 2059 2060
    }
}

A
aurel32 已提交
2061
void ppc_store_sr (CPUPPCState *env, int srnum, target_ulong value)
2062 2063 2064
{
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
2065
        fprintf(logfile, "%s: reg=%d " ADDRX " " ADDRX "\n",
2066
                __func__, srnum, value, env->sr[srnum]);
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
    }
#endif
    if (env->sr[srnum] != value) {
        env->sr[srnum] = value;
#if !defined(FLUSH_ALL_TLBS) && 0
        {
            target_ulong page, end;
            /* Invalidate 256 MB of virtual memory */
            page = (16 << 20) * srnum;
            end = page + (16 << 20);
            for (; page != end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
        }
#else
2081
        tlb_flush(env, 1);
2082 2083 2084
#endif
    }
}
2085
#endif /* !defined (CONFIG_USER_ONLY) */
2086

2087
/* GDBstub can read and write MSR... */
2088
void ppc_store_msr (CPUPPCState *env, target_ulong value)
2089
{
2090
    hreg_store_msr(env, value, 0);
2091 2092 2093 2094
}

/*****************************************************************************/
/* Exception processing */
2095
#if defined (CONFIG_USER_ONLY)
2096
void do_interrupt (CPUState *env)
B
bellard 已提交
2097
{
2098 2099
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2100
}
2101

2102
void ppc_hw_interrupt (CPUState *env)
2103
{
2104 2105
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2106
}
2107
#else /* defined (CONFIG_USER_ONLY) */
J
j_mayer 已提交
2108
static always_inline void dump_syscall (CPUState *env)
2109
{
2110 2111 2112 2113
    fprintf(logfile, "syscall r0=" REGX " r3=" REGX " r4=" REGX
            " r5=" REGX " r6=" REGX " nip=" ADDRX "\n",
            ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
            ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), env->nip);
2114 2115
}

2116 2117 2118 2119 2120
/* Note that this function should be greatly optimized
 * when called with a constant excp, from ppc_hw_interrupt
 */
static always_inline void powerpc_excp (CPUState *env,
                                        int excp_model, int excp)
2121
{
2122
    target_ulong msr, new_msr, vector;
2123
    int srr0, srr1, asrr0, asrr1;
2124
    int lpes0, lpes1, lev;
B
bellard 已提交
2125

2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        lpes0 = (env->spr[SPR_LPCR] >> 1) & 1;
        lpes1 = (env->spr[SPR_LPCR] >> 2) & 1;
    } else {
        /* Those values ensure we won't enter the hypervisor mode */
        lpes0 = 0;
        lpes1 = 1;
    }

B
bellard 已提交
2136
    if (loglevel & CPU_LOG_INT) {
2137
        fprintf(logfile, "Raise exception at " ADDRX " => %08x (%02x)\n",
2138
                env->nip, excp, env->error_code);
B
bellard 已提交
2139
    }
2140 2141
    msr = env->msr;
    new_msr = msr;
2142 2143 2144 2145 2146
    srr0 = SPR_SRR0;
    srr1 = SPR_SRR1;
    asrr0 = -1;
    asrr1 = -1;
    msr &= ~((target_ulong)0x783F0000);
2147
    switch (excp) {
2148 2149 2150 2151
    case POWERPC_EXCP_NONE:
        /* Should never happen */
        return;
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2152
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2153
        switch (excp_model) {
2154
        case POWERPC_EXCP_40x:
2155 2156
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2157
            break;
2158
        case POWERPC_EXCP_BOOKE:
2159 2160
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2161
            break;
2162
        case POWERPC_EXCP_G2:
2163
            break;
2164 2165
        default:
            goto excp_invalid;
2166
        }
2167
        goto store_next;
2168 2169
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
        if (msr_me == 0) {
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
            /* Machine check exception is not enabled.
             * Enter checkstop state.
             */
            if (loglevel != 0) {
                fprintf(logfile, "Machine check while not allowed. "
                        "Entering checkstop state\n");
            } else {
                fprintf(stderr, "Machine check while not allowed. "
                        "Entering checkstop state\n");
            }
            env->halted = 1;
            env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2182
        }
2183 2184
        new_msr &= ~((target_ulong)1 << MSR_RI);
        new_msr &= ~((target_ulong)1 << MSR_ME);
2185 2186
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
2187
            new_msr |= (target_ulong)MSR_HVB;
2188
        }
2189 2190
        /* XXX: should also have something loaded in DAR / DSISR */
        switch (excp_model) {
2191
        case POWERPC_EXCP_40x:
2192 2193
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2194
            break;
2195
        case POWERPC_EXCP_BOOKE:
2196 2197 2198 2199
            srr0 = SPR_BOOKE_MCSRR0;
            srr1 = SPR_BOOKE_MCSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
2200 2201 2202
            break;
        default:
            break;
2203
        }
2204 2205
        goto store_next;
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2206
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2207
        if (loglevel != 0) {
2208 2209
            fprintf(logfile, "DSI exception: DSISR=" ADDRX" DAR=" ADDRX "\n",
                    env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2210
        }
2211
#endif
2212
        new_msr &= ~((target_ulong)1 << MSR_RI);
2213
        if (lpes1 == 0)
2214
            new_msr |= (target_ulong)MSR_HVB;
2215
        goto store_next;
2216
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2217
#if defined (DEBUG_EXCEPTIONS)
2218
        if (loglevel != 0) {
2219 2220
            fprintf(logfile, "ISI exception: msr=" ADDRX ", nip=" ADDRX "\n",
                    msr, env->nip);
2221
        }
2222
#endif
2223
        new_msr &= ~((target_ulong)1 << MSR_RI);
2224
        if (lpes1 == 0)
2225
            new_msr |= (target_ulong)MSR_HVB;
2226
        msr |= env->error_code;
2227
        goto store_next;
2228
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2229
        new_msr &= ~((target_ulong)1 << MSR_RI);
2230
        if (lpes0 == 1)
2231
            new_msr |= (target_ulong)MSR_HVB;
2232
        goto store_next;
2233
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2234
        new_msr &= ~((target_ulong)1 << MSR_RI);
2235
        if (lpes1 == 0)
2236
            new_msr |= (target_ulong)MSR_HVB;
2237 2238 2239
        /* XXX: this is false */
        /* Get rS/rD and rA from faulting opcode */
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2240
        goto store_current;
2241
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2242
        switch (env->error_code & ~0xF) {
2243 2244
        case POWERPC_EXCP_FP:
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2245
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2246
                if (loglevel != 0) {
2247 2248
                    fprintf(logfile, "Ignore floating point exception\n");
                }
2249
#endif
2250 2251
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2252
                return;
2253
            }
2254
            new_msr &= ~((target_ulong)1 << MSR_RI);
2255
            if (lpes1 == 0)
2256
                new_msr |= (target_ulong)MSR_HVB;
2257
            msr |= 0x00100000;
2258 2259 2260
            if (msr_fe0 == msr_fe1)
                goto store_next;
            msr |= 0x00010000;
2261
            break;
2262
        case POWERPC_EXCP_INVAL:
2263
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2264
            if (loglevel != 0) {
2265
                fprintf(logfile, "Invalid instruction at " ADDRX "\n",
2266 2267
                        env->nip);
            }
2268
#endif
2269
            new_msr &= ~((target_ulong)1 << MSR_RI);
2270
            if (lpes1 == 0)
2271
                new_msr |= (target_ulong)MSR_HVB;
2272
            msr |= 0x00080000;
2273
            break;
2274
        case POWERPC_EXCP_PRIV:
2275
            new_msr &= ~((target_ulong)1 << MSR_RI);
2276
            if (lpes1 == 0)
2277
                new_msr |= (target_ulong)MSR_HVB;
2278
            msr |= 0x00040000;
2279
            break;
2280
        case POWERPC_EXCP_TRAP:
2281
            new_msr &= ~((target_ulong)1 << MSR_RI);
2282
            if (lpes1 == 0)
2283
                new_msr |= (target_ulong)MSR_HVB;
2284 2285 2286 2287
            msr |= 0x00020000;
            break;
        default:
            /* Should never occur */
2288 2289
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
                      env->error_code);
2290 2291
            break;
        }
2292
        goto store_current;
2293
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2294
        new_msr &= ~((target_ulong)1 << MSR_RI);
2295
        if (lpes1 == 0)
2296
            new_msr |= (target_ulong)MSR_HVB;
2297 2298
        goto store_current;
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2299 2300
        /* NOTE: this is a temporary hack to support graphics OSI
           calls from the MOL driver */
2301
        /* XXX: To be removed */
2302 2303
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
            env->osi_call) {
2304 2305 2306
            if (env->osi_call(env) != 0) {
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2307
                return;
2308
            }
2309
        }
B
bellard 已提交
2310
        if (loglevel & CPU_LOG_INT) {
2311
            dump_syscall(env);
B
bellard 已提交
2312
        }
2313
        new_msr &= ~((target_ulong)1 << MSR_RI);
2314
        lev = env->error_code;
2315
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2316
            new_msr |= (target_ulong)MSR_HVB;
2317 2318
        goto store_next;
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2319
        new_msr &= ~((target_ulong)1 << MSR_RI);
2320 2321
        goto store_current;
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2322
        new_msr &= ~((target_ulong)1 << MSR_RI);
2323
        if (lpes1 == 0)
2324
            new_msr |= (target_ulong)MSR_HVB;
2325 2326 2327 2328 2329 2330 2331
        goto store_next;
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
        /* FIT on 4xx */
#if defined (DEBUG_EXCEPTIONS)
        if (loglevel != 0)
            fprintf(logfile, "FIT exception\n");
#endif
2332
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2333
        goto store_next;
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
#if defined (DEBUG_EXCEPTIONS)
        if (loglevel != 0)
            fprintf(logfile, "WDT exception\n");
#endif
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2347
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2348
        goto store_next;
2349
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2350
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2351 2352
        goto store_next;
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2353
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
        goto store_next;
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_DSRR0;
            srr1 = SPR_BOOKE_DSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2366
        /* XXX: TODO */
2367
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2368
        goto store_next;
2369
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2370
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2371 2372
        goto store_current;
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2373
        /* XXX: TODO */
2374
        cpu_abort(env, "Embedded floating point data exception "
2375 2376
                  "is not implemented yet !\n");
        goto store_next;
2377
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2378
        /* XXX: TODO */
2379 2380
        cpu_abort(env, "Embedded floating point round exception "
                  "is not implemented yet !\n");
2381
        goto store_next;
2382
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2383
        new_msr &= ~((target_ulong)1 << MSR_RI);
2384 2385
        /* XXX: TODO */
        cpu_abort(env,
2386
                  "Performance counter exception is not implemented yet !\n");
2387
        goto store_next;
2388
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2389
        /* XXX: TODO */
2390 2391
        cpu_abort(env,
                  "Embedded doorbell interrupt is not implemented yet !\n");
2392
        goto store_next;
2393 2394 2395 2396 2397
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2398
            break;
2399 2400 2401
        default:
            break;
        }
2402 2403 2404 2405 2406
        /* XXX: TODO */
        cpu_abort(env, "Embedded doorbell critical interrupt "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2407
        new_msr &= ~((target_ulong)1 << MSR_RI);
2408 2409 2410 2411
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
            new_msr |= (target_ulong)MSR_HVB;
        }
2412 2413
        goto store_next;
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2414
        new_msr &= ~((target_ulong)1 << MSR_RI);
2415
        if (lpes1 == 0)
2416
            new_msr |= (target_ulong)MSR_HVB;
2417 2418
        goto store_next;
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2419
        new_msr &= ~((target_ulong)1 << MSR_RI);
2420
        if (lpes1 == 0)
2421
            new_msr |= (target_ulong)MSR_HVB;
2422 2423 2424
        goto store_next;
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
        srr0 = SPR_HSRR0;
2425
        srr1 = SPR_HSRR1;
2426
        new_msr |= (target_ulong)MSR_HVB;
2427
        goto store_next;
2428
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2429
        new_msr &= ~((target_ulong)1 << MSR_RI);
2430
        if (lpes1 == 0)
2431
            new_msr |= (target_ulong)MSR_HVB;
2432 2433 2434
        goto store_next;
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
        srr0 = SPR_HSRR0;
2435
        srr1 = SPR_HSRR1;
2436
        new_msr |= (target_ulong)MSR_HVB;
2437 2438 2439
        goto store_next;
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
        srr0 = SPR_HSRR0;
2440
        srr1 = SPR_HSRR1;
2441
        new_msr |= (target_ulong)MSR_HVB;
2442 2443 2444
        goto store_next;
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
        srr0 = SPR_HSRR0;
2445
        srr1 = SPR_HSRR1;
2446
        new_msr |= (target_ulong)MSR_HVB;
2447 2448 2449
        goto store_next;
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
        srr0 = SPR_HSRR0;
2450
        srr1 = SPR_HSRR1;
2451
        new_msr |= (target_ulong)MSR_HVB;
2452 2453
        goto store_next;
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2454
        new_msr &= ~((target_ulong)1 << MSR_RI);
2455
        if (lpes1 == 0)
2456
            new_msr |= (target_ulong)MSR_HVB;
2457 2458
        goto store_current;
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2459
#if defined (DEBUG_EXCEPTIONS)
2460 2461 2462
        if (loglevel != 0)
            fprintf(logfile, "PIT exception\n");
#endif
2463
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
        goto store_next;
    case POWERPC_EXCP_IO:        /* IO error exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
        /* XXX: TODO */
        cpu_abort(env, "602 emulation trap exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2479
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2480 2481
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2482
        switch (excp_model) {
2483 2484 2485 2486
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2487
            goto tlb_miss_tgpr;
2488
        case POWERPC_EXCP_7x5:
2489
            goto tlb_miss;
2490 2491
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2492
        default:
2493
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2494 2495
            break;
        }
2496 2497
        break;
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2498
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2499 2500
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2501
        switch (excp_model) {
2502 2503 2504 2505
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2506
            goto tlb_miss_tgpr;
2507
        case POWERPC_EXCP_7x5:
2508
            goto tlb_miss;
2509 2510
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2511
        default:
2512
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2513 2514
            break;
        }
2515 2516
        break;
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2517
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2518 2519
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2520
        switch (excp_model) {
2521 2522 2523 2524
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2525
        tlb_miss_tgpr:
2526
            /* Swap temporary saved registers with GPRs */
2527 2528 2529 2530
            if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
                new_msr |= (target_ulong)1 << MSR_TGPR;
                hreg_swap_gpr_tgpr(env);
            }
2531 2532 2533
            goto tlb_miss;
        case POWERPC_EXCP_7x5:
        tlb_miss:
2534 2535
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
2536 2537 2538
                const unsigned char *es;
                target_ulong *miss, *cmp;
                int en;
J
j_mayer 已提交
2539
                if (excp == POWERPC_EXCP_IFTLB) {
2540 2541 2542 2543 2544
                    es = "I";
                    en = 'I';
                    miss = &env->spr[SPR_IMISS];
                    cmp = &env->spr[SPR_ICMP];
                } else {
J
j_mayer 已提交
2545
                    if (excp == POWERPC_EXCP_DLTLB)
2546 2547 2548 2549 2550 2551 2552
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_DMISS];
                    cmp = &env->spr[SPR_DCMP];
                }
2553
                fprintf(logfile, "6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
J
j_mayer 已提交
2554
                        " H1 " ADDRX " H2 " ADDRX " %08x\n",
2555
                        es, en, *miss, en, *cmp,
2556
                        env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2557 2558
                        env->error_code);
            }
2559
#endif
2560 2561 2562
            msr |= env->crf[0] << 28;
            msr |= env->error_code; /* key, D/I, S/L bits */
            /* Set way using a LRU mechanism */
2563
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2564
            break;
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
        case POWERPC_EXCP_74xx:
        tlb_miss_74xx:
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
                const unsigned char *es;
                target_ulong *miss, *cmp;
                int en;
                if (excp == POWERPC_EXCP_IFTLB) {
                    es = "I";
                    en = 'I';
2575 2576
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
                } else {
                    if (excp == POWERPC_EXCP_DLTLB)
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
                }
                fprintf(logfile, "74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
                        " %08x\n",
                        es, en, *miss, en, *cmp, env->error_code);
            }
#endif
            msr |= env->error_code; /* key bit */
            break;
2593
        default:
2594
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2595 2596
            break;
        }
2597 2598 2599 2600 2601 2602
        goto store_next;
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
        /* XXX: TODO */
        cpu_abort(env, "Floating point assist exception "
                  "is not implemented yet !\n");
        goto store_next;
2603 2604 2605 2606
    case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
        /* XXX: TODO */
        cpu_abort(env, "DABR exception is not implemented yet !\n");
        goto store_next;
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
        /* XXX: TODO */
        cpu_abort(env, "IABR exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
        /* XXX: TODO */
        cpu_abort(env, "SMI exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
        /* XXX: TODO */
        cpu_abort(env, "Thermal management exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2621
        new_msr &= ~((target_ulong)1 << MSR_RI);
2622
        if (lpes1 == 0)
2623
            new_msr |= (target_ulong)MSR_HVB;
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
        /* XXX: TODO */
        cpu_abort(env,
                  "Performance counter exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
        /* XXX: TODO */
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 soft-patch exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 maintenance exception is not implemented yet !\n");
        goto store_next;
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
    case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
        /* XXX: TODO */
        cpu_abort(env, "Maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
        /* XXX: TODO */
        cpu_abort(env, "Non maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
2652
    default:
2653 2654 2655
    excp_invalid:
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
        break;
2656
    store_current:
2657
        /* save current instruction location */
2658
        env->spr[srr0] = env->nip - 4;
2659 2660
        break;
    store_next:
2661
        /* save next instruction location */
2662
        env->spr[srr0] = env->nip;
2663 2664
        break;
    }
2665 2666 2667 2668 2669 2670 2671
    /* Save MSR */
    env->spr[srr1] = msr;
    /* If any alternate SRR register are defined, duplicate saved values */
    if (asrr0 != -1)
        env->spr[asrr0] = env->spr[srr0];
    if (asrr1 != -1)
        env->spr[asrr1] = env->spr[srr1];
2672
    /* If we disactivated any translation, flush TLBs */
2673
    if (new_msr & ((1 << MSR_IR) | (1 << MSR_DR)))
2674
        tlb_flush(env, 1);
2675
    /* reload MSR with correct bits */
2676 2677 2678 2679 2680 2681 2682 2683 2684
    new_msr &= ~((target_ulong)1 << MSR_EE);
    new_msr &= ~((target_ulong)1 << MSR_PR);
    new_msr &= ~((target_ulong)1 << MSR_FP);
    new_msr &= ~((target_ulong)1 << MSR_FE0);
    new_msr &= ~((target_ulong)1 << MSR_SE);
    new_msr &= ~((target_ulong)1 << MSR_BE);
    new_msr &= ~((target_ulong)1 << MSR_FE1);
    new_msr &= ~((target_ulong)1 << MSR_IR);
    new_msr &= ~((target_ulong)1 << MSR_DR);
2685
#if 0 /* Fix this: not on all targets */
2686
    new_msr &= ~((target_ulong)1 << MSR_PMM);
2687
#endif
2688 2689 2690 2691 2692
    new_msr &= ~((target_ulong)1 << MSR_LE);
    if (msr_ile)
        new_msr |= (target_ulong)1 << MSR_LE;
    else
        new_msr &= ~((target_ulong)1 << MSR_LE);
2693 2694
    /* Jump to handler */
    vector = env->excp_vectors[excp];
2695
    if (vector == (target_ulong)-1ULL) {
2696 2697 2698 2699
        cpu_abort(env, "Raised an exception without defined vector %d\n",
                  excp);
    }
    vector |= env->excp_prefix;
2700
#if defined(TARGET_PPC64)
2701
    if (excp_model == POWERPC_EXCP_BOOKE) {
2702 2703
        if (!msr_icm) {
            new_msr &= ~((target_ulong)1 << MSR_CM);
2704
            vector = (uint32_t)vector;
2705 2706 2707
        } else {
            new_msr |= (target_ulong)1 << MSR_CM;
        }
2708
    } else {
2709 2710
        if (!msr_isf) {
            new_msr &= ~((target_ulong)1 << MSR_SF);
2711
            vector = (uint32_t)vector;
2712 2713 2714
        } else {
            new_msr |= (target_ulong)1 << MSR_SF;
        }
2715
    }
2716
#endif
2717 2718 2719
    /* XXX: we don't use hreg_store_msr here as already have treated
     *      any special case that could occur. Just store MSR and update hflags
     */
2720
    env->msr = new_msr & env->msr_mask;
2721
    hreg_compute_hflags(env);
2722 2723 2724 2725
    env->nip = vector;
    /* Reset exception state */
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
B
bellard 已提交
2726
}
2727

2728
void do_interrupt (CPUState *env)
2729
{
2730 2731
    powerpc_excp(env, env->excp_model, env->exception_index);
}
2732

2733 2734
void ppc_hw_interrupt (CPUPPCState *env)
{
2735 2736
    int hdice;

2737
#if 0
2738 2739 2740
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: %p pending %08x req %08x me %d ee %d\n",
                __func__, env, env->pending_interrupts,
2741
                env->interrupt_request, (int)msr_me, (int)msr_ee);
2742
    }
2743
#endif
2744
    /* External reset */
2745 2746
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2747 2748 2749 2750 2751 2752 2753 2754
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
        return;
    }
    /* Machine check exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
        return;
2755
    }
2756 2757 2758 2759 2760 2761 2762 2763
#if 0 /* TODO */
    /* External debug exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
        return;
    }
#endif
2764 2765 2766 2767 2768 2769
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        hdice = env->spr[SPR_LPCR] & 1;
    } else {
        hdice = 0;
    }
2770
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr != 0) && hdice != 0) {
2771 2772 2773
        /* Hypervisor decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
            return;
        }
    }
    if (msr_ce != 0) {
        /* External critical interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
            /* Taking a critical external interrupt does not clear the external
             * critical interrupt status
             */
#if 0
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2786
#endif
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
            return;
        }
    }
    if (msr_ee != 0) {
        /* Watchdog timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
            return;
        }
        /* Fixed interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
            return;
        }
        /* Programmable interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
            return;
        }
2815 2816 2817
        /* Decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2818 2819 2820
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
            return;
        }
2821
        /* External interrupt */
2822
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2823 2824 2825 2826
            /* Taking an external interrupt does not clear the external
             * interrupt status
             */
#if 0
2827
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2828
#endif
2829 2830 2831 2832 2833 2834 2835
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
            return;
2836
        }
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
            return;
        }
        /* Thermal interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
            return;
        }
2848 2849
    }
}
2850
#endif /* !CONFIG_USER_ONLY */
2851

J
j_mayer 已提交
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
void cpu_dump_rfi (target_ulong RA, target_ulong msr)
{
    FILE *f;

    if (logfile) {
        f = logfile;
    } else {
        f = stdout;
        return;
    }
    fprintf(f, "Return from exception at " ADDRX " with flags " ADDRX "\n",
            RA, msr);
2864 2865
}

J
j_mayer 已提交
2866 2867 2868
void cpu_ppc_reset (void *opaque)
{
    CPUPPCState *env;
2869
    target_ulong msr;
J
j_mayer 已提交
2870 2871

    env = opaque;
2872
    msr = (target_ulong)0;
2873 2874 2875 2876
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        msr |= (target_ulong)MSR_HVB;
    }
2877 2878 2879
    msr |= (target_ulong)0 << MSR_AP; /* TO BE CHECKED */
    msr |= (target_ulong)0 << MSR_SA; /* TO BE CHECKED */
    msr |= (target_ulong)1 << MSR_EP;
J
j_mayer 已提交
2880 2881
#if defined (DO_SINGLE_STEP) && 0
    /* Single step trace mode */
2882 2883
    msr |= (target_ulong)1 << MSR_SE;
    msr |= (target_ulong)1 << MSR_BE;
J
j_mayer 已提交
2884 2885
#endif
#if defined(CONFIG_USER_ONLY)
2886
    msr |= (target_ulong)1 << MSR_FP; /* Allow floating point usage */
2887 2888
    msr |= (target_ulong)1 << MSR_VR; /* Allow altivec usage */
    msr |= (target_ulong)1 << MSR_SPE; /* Allow SPE usage */
2889
    msr |= (target_ulong)1 << MSR_PR;
2890
    env->msr = msr & env->msr_mask;
2891
#else
2892
    env->nip = env->hreset_vector | env->excp_prefix;
2893
    if (env->mmu_model != POWERPC_MMU_REAL)
2894
        ppc_tlb_invalidate_all(env);
J
j_mayer 已提交
2895
#endif
2896
    hreg_compute_hflags(env);
2897
    env->reserve = (target_ulong)-1ULL;
2898 2899
    /* Be sure no exception or interrupt is pending */
    env->pending_interrupts = 0;
2900 2901
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2902 2903
    /* Flush all TLBs */
    tlb_flush(env, 1);
J
j_mayer 已提交
2904 2905
}

B
bellard 已提交
2906
CPUPPCState *cpu_ppc_init (const char *cpu_model)
J
j_mayer 已提交
2907 2908
{
    CPUPPCState *env;
B
bellard 已提交
2909 2910 2911 2912 2913
    const ppc_def_t *def;

    def = cpu_ppc_find_by_name(cpu_model);
    if (!def)
        return NULL;
J
j_mayer 已提交
2914 2915 2916 2917 2918

    env = qemu_mallocz(sizeof(CPUPPCState));
    if (!env)
        return NULL;
    cpu_exec_init(env);
P
pbrook 已提交
2919
    ppc_translate_init();
2920
    env->cpu_model_str = cpu_model;
B
bellard 已提交
2921 2922
    cpu_ppc_register_internal(env, def);
    cpu_ppc_reset(env);
J
j_mayer 已提交
2923 2924 2925 2926 2927 2928
    return env;
}

void cpu_ppc_close (CPUPPCState *env)
{
    /* Should also remove all opcode tables... */
B
bellard 已提交
2929
    qemu_free(env);
J
j_mayer 已提交
2930
}