pci.h 23.2 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

A
aliguori 已提交
4 5
#include "qemu-common.h"

6
#include "hw/qdev.h"
7
#include "exec/memory.h"
8
#include "sysemu/dma.h"
9
#include "qapi/error.h"
P
Paul Brook 已提交
10

P
pbrook 已提交
11
/* PCI includes legacy ISA access.  */
P
Paolo Bonzini 已提交
12
#include "hw/isa/isa.h"
P
pbrook 已提交
13

14
#include "hw/pci/pcie.h"
15

P
pbrook 已提交
16 17
/* PCI bus */

18 19 20
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)
21
#define PCI_SLOT_MAX            32
22
#define PCI_FUNC_MAX            8
23

24
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
25
#include "hw/pci/pci_ids.h"
26

27
/* QEMU-specific Vendor and Device ID definitions */
28

29 30
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
31
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
32

33
/* Hitachi (0x1054) */
34
#define PCI_VENDOR_ID_HITACHI            0x1054
35
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
36

37
/* Apple (0x106b) */
38 39 40 41
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
42
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
43

44 45
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
46

47 48
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
49

50 51
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
52

53
/* QEMU/Bochs VGA (0x1234) */
54 55 56
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111

57
/* VMWare (0x15ad) */
58 59 60 61 62
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
63
#define PCI_DEVICE_ID_VMWARE_PVSCSI      0x07C0
64
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729
D
Dmitry Fleytman 已提交
65
#define PCI_DEVICE_ID_VMWARE_VMXNET3     0x07B0
66

A
aliguori 已提交
67
/* Intel (0x8086) */
68
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
69
#define PCI_DEVICE_ID_INTEL_82557        0x1229
A
Alexander Graf 已提交
70
#define PCI_DEVICE_ID_INTEL_82801IR      0x2922
71

72
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
73 74 75 76 77 78 79
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
80
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
81
#define PCI_DEVICE_ID_VIRTIO_SCSI        0x1004
82
#define PCI_DEVICE_ID_VIRTIO_RNG         0x1005
83
#define PCI_DEVICE_ID_VIRTIO_9P          0x1009
84

85 86 87 88 89
#define PCI_VENDOR_ID_REDHAT             0x1b36
#define PCI_DEVICE_ID_REDHAT_BRIDGE      0x0001
#define PCI_DEVICE_ID_REDHAT_SERIAL      0x0002
#define PCI_DEVICE_ID_REDHAT_SERIAL2     0x0003
#define PCI_DEVICE_ID_REDHAT_SERIAL4     0x0004
M
Michael S. Tsirkin 已提交
90
#define PCI_DEVICE_ID_REDHAT_TEST        0x0005
S
Scott Feldman 已提交
91
#define PCI_DEVICE_ID_REDHAT_ROCKER      0x0006
92
#define PCI_DEVICE_ID_REDHAT_SDHCI       0x0007
93
#define PCI_DEVICE_ID_REDHAT_PCIE_HOST   0x0008
94 95
#define PCI_DEVICE_ID_REDHAT_QXL         0x0100

96
#define FMT_PCIBUS                      PRIx64
97

P
pbrook 已提交
98 99 100 101 102
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
103
                                pcibus_t addr, pcibus_t size, int type);
104
typedef void PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
105 106

typedef struct PCIIORegion {
107 108 109
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
    pcibus_t size;
P
pbrook 已提交
110
    uint8_t type;
111
    MemoryRegion *memory;
112
    MemoryRegion *address_space;
P
pbrook 已提交
113 114 115 116 117
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

A
Alex Williamson 已提交
118 119 120 121 122 123 124 125 126 127 128 129 130 131
enum {
    QEMU_PCI_VGA_MEM,
    QEMU_PCI_VGA_IO_LO,
    QEMU_PCI_VGA_IO_HI,
    QEMU_PCI_VGA_NUM_REGIONS,
};

#define QEMU_PCI_VGA_MEM_BASE 0xa0000
#define QEMU_PCI_VGA_MEM_SIZE 0x20000
#define QEMU_PCI_VGA_IO_LO_BASE 0x3b0
#define QEMU_PCI_VGA_IO_LO_SIZE 0xc
#define QEMU_PCI_VGA_IO_HI_BASE 0x3c0
#define QEMU_PCI_VGA_IO_HI_SIZE 0x20

132
#include "hw/pci/pci_regs.h"
I
Isaku Yamahata 已提交
133 134

/* PCI HEADER_TYPE */
I
Isaku Yamahata 已提交
135
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
136

137 138 139 140
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100
141
/* Size of the standard PCIe config space: 4KB */
I
Isaku Yamahata 已提交
142
#define PCIE_CONFIG_SPACE_SIZE  0x1000
143

144 145
#define PCI_NUM_PINS 4 /* A-D */

146 147
/* Bits in cap_present field. */
enum {
I
Isaku Yamahata 已提交
148 149 150
    QEMU_PCI_CAP_MSI = 0x1,
    QEMU_PCI_CAP_MSIX = 0x2,
    QEMU_PCI_CAP_EXPRESS = 0x4,
151 152

    /* multifunction capable device */
I
Isaku Yamahata 已提交
153
#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR        3
154
    QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
155 156 157 158

    /* command register SERR bit enabled */
#define QEMU_PCI_CAP_SERR_BITNR 4
    QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
159 160 161
    /* Standard hot plug controller. */
#define QEMU_PCI_SHPC_BITNR 5
    QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
162 163
#define QEMU_PCI_SLOTID_BITNR 6
    QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
164 165 166
    /* PCI Express capability - Power Controller Present */
#define QEMU_PCIE_SLTCAP_PCP_BITNR 7
    QEMU_PCIE_SLTCAP_PCP = (1 << QEMU_PCIE_SLTCAP_PCP_BITNR),
167 168
};

169 170 171 172 173 174 175 176
#define TYPE_PCI_DEVICE "pci-device"
#define PCI_DEVICE(obj) \
     OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
#define PCI_DEVICE_CLASS(klass) \
     OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
#define PCI_DEVICE_GET_CLASS(obj) \
     OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)

177 178 179 180 181 182 183 184 185
typedef struct PCIINTxRoute {
    enum {
        PCI_INTX_ENABLED,
        PCI_INTX_INVERTED,
        PCI_INTX_DISABLED,
    } mode;
    int irq;
} PCIINTxRoute;

186 187 188
typedef struct PCIDeviceClass {
    DeviceClass parent_class;

189 190
    void (*realize)(PCIDevice *dev, Error **errp);
    int (*init)(PCIDevice *dev);/* TODO convert to realize() and remove */
191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
    PCIUnregisterFunc *exit;
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    uint16_t vendor_id;
    uint16_t device_id;
    uint8_t revision;
    uint16_t class_id;
    uint16_t subsystem_vendor_id;       /* only for header type = 0 */
    uint16_t subsystem_id;              /* only for header type = 0 */

    /*
     * pci-to-pci bridge or normal device.
     * This doesn't mean pci host switch.
     * When card bus bridge is supported, this would be enhanced.
     */
    int is_bridge;

    /* pcie stuff */
    int is_express;   /* is this device pci express? */

    /* rom bar */
    const char *romfile;
} PCIDeviceClass;

J
Jan Kiszka 已提交
216
typedef void (*PCIINTxRoutingNotifier)(PCIDevice *dev);
J
Jan Kiszka 已提交
217 218 219
typedef int (*MSIVectorUseNotifier)(PCIDevice *dev, unsigned int vector,
                                      MSIMessage msg);
typedef void (*MSIVectorReleaseNotifier)(PCIDevice *dev, unsigned int vector);
220 221 222
typedef void (*MSIVectorPollNotifier)(PCIDevice *dev,
                                      unsigned int vector_start,
                                      unsigned int vector_end);
J
Jan Kiszka 已提交
223

P
pbrook 已提交
224
struct PCIDevice {
P
Paul Brook 已提交
225
    DeviceState qdev;
226

P
pbrook 已提交
227
    /* PCI config space */
I
Isaku Yamahata 已提交
228
    uint8_t *config;
229

S
Stefan Weil 已提交
230
    /* Used to enable config checks on load. Note that writable bits are
231
     * never checked even if set in cmask. */
I
Isaku Yamahata 已提交
232
    uint8_t *cmask;
233

234
    /* Used to implement R/W bytes */
I
Isaku Yamahata 已提交
235
    uint8_t *wmask;
P
pbrook 已提交
236

237 238 239
    /* Used to implement RW1C(Write 1 to Clear) bytes */
    uint8_t *w1cmask;

240
    /* Used to allocate config space for capabilities. */
I
Isaku Yamahata 已提交
241
    uint8_t *used;
242

P
pbrook 已提交
243 244
    /* the following fields are read only */
    PCIBus *bus;
245
    int32_t devfn;
P
pbrook 已提交
246 247
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];
248
    AddressSpace bus_master_as;
A
Avi Kivity 已提交
249
    MemoryRegion bus_master_enable_region;
P
pbrook 已提交
250 251 252 253 254

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

A
Alex Williamson 已提交
255 256 257 258
    /* Legacy PCI VGA regions */
    MemoryRegion *vga_regions[QEMU_PCI_VGA_NUM_REGIONS];
    bool has_vga;

P
pbrook 已提交
259
    /* Current IRQ levels.  Used internally by the generic PCI code.  */
260
    uint8_t irq_state;
261 262 263 264 265 266 267 268 269 270

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

271 272 273
    /* Space to store MSIX table & pending bit array */
    uint8_t *msix_table;
    uint8_t *msix_pba;
274 275
    /* MemoryRegion container for msix exclusive BAR setup */
    MemoryRegion msix_exclusive_bar;
276 277 278
    /* Memory Regions for MSIX table and pending bit entries. */
    MemoryRegion msix_table_mmio;
    MemoryRegion msix_pba_mmio;
279 280
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
281 282
    /* MSIX function mask set or MSIX disabled */
    bool msix_function_masked;
J
Juan Quintela 已提交
283 284
    /* Version id needed for VMState */
    int32_t version_id;
285

I
Isaku Yamahata 已提交
286 287 288
    /* Offset of MSI capability in config space */
    uint8_t msi_cap;

289 290 291
    /* PCI Express */
    PCIExpressDevice exp;

292 293 294
    /* SHPC */
    SHPCDevice *shpc;

295
    /* Location of option rom */
296
    char *romfile;
A
Avi Kivity 已提交
297 298
    bool has_rom;
    MemoryRegion rom;
299
    uint32_t rom_bar;
J
Jan Kiszka 已提交
300

J
Jan Kiszka 已提交
301 302 303
    /* INTx routing notifier */
    PCIINTxRoutingNotifier intx_routing_notifier;

J
Jan Kiszka 已提交
304 305 306
    /* MSI-X notifiers */
    MSIVectorUseNotifier msix_vector_use_notifier;
    MSIVectorReleaseNotifier msix_vector_release_notifier;
307
    MSIVectorPollNotifier msix_vector_poll_notifier;
P
pbrook 已提交
308 309
};

310 311
void pci_register_bar(PCIDevice *pci_dev, int region_num,
                      uint8_t attr, MemoryRegion *memory);
A
Alex Williamson 已提交
312 313 314
void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
                      MemoryRegion *io_lo, MemoryRegion *io_hi);
void pci_unregister_vga(PCIDevice *pci_dev);
315
pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
P
pbrook 已提交
316

317 318
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
                       uint8_t offset, uint8_t size);
319 320 321
int pci_add_capability2(PCIDevice *pdev, uint8_t cap_id,
                       uint8_t offset, uint8_t size,
                       Error **errp);
322 323 324 325 326 327

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
328 329 330 331 332 333
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);
A
Avi Kivity 已提交
334
MemoryRegion *pci_address_space(PCIDevice *dev);
335
MemoryRegion *pci_address_space_io(PCIDevice *dev);
P
pbrook 已提交
336

337
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
338
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
339
typedef PCIINTxRoute (*pci_route_irq_fn)(void *opaque, int pin);
340

341 342 343 344
#define TYPE_PCI_BUS "PCI"
#define PCI_BUS(obj) OBJECT_CHECK(PCIBus, (obj), TYPE_PCI_BUS)
#define TYPE_PCIE_BUS "PCIE"

345
bool pci_bus_is_express(PCIBus *bus);
346
bool pci_bus_is_root(PCIBus *bus);
347
void pci_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
348
                         const char *name,
349 350
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
351
                         uint8_t devfn_min, const char *typename);
352
PCIBus *pci_bus_new(DeviceState *parent, const char *name,
353 354
                    MemoryRegion *address_space_mem,
                    MemoryRegion *address_space_io,
355
                    uint8_t devfn_min, const char *typename);
356 357
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
358
int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
359 360
/* 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD */
int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin);
P
Paul Brook 已提交
361 362
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
363
                         void *irq_opaque,
364 365
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
366
                         uint8_t devfn_min, int nirq, const char *typename);
367 368
void pci_bus_set_route_irq_fn(PCIBus *, pci_route_irq_fn);
PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin);
369
bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new);
J
Jan Kiszka 已提交
370 371 372
void pci_bus_fire_intx_routing_notifier(PCIBus *bus);
void pci_device_set_intx_routing_notifier(PCIDevice *dev,
                                          PCIINTxRoutingNotifier notifier);
I
Isaku Yamahata 已提交
373
void pci_device_reset(PCIDevice *dev);
P
pbrook 已提交
374

375 376
PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
                               const char *default_model,
377
                               const char *default_devaddr);
378 379 380

PCIDevice *pci_vga_init(PCIBus *bus);

P
pbrook 已提交
381
int pci_bus_num(PCIBus *s);
382 383 384
void pci_for_each_device(PCIBus *bus, int bus_num,
                         void (*fn)(PCIBus *bus, PCIDevice *d, void *opaque),
                         void *opaque);
385 386 387 388 389 390 391 392 393 394 395 396 397 398
void pci_for_each_bus_depth_first(PCIBus *bus,
                                  void *(*begin)(PCIBus *bus, void *parent_state),
                                  void (*end)(PCIBus *bus, void *state),
                                  void *parent_state);

/* Use this wrapper when specific scan order is not required. */
static inline
void pci_for_each_bus(PCIBus *bus,
                      void (*fn)(PCIBus *bus, void *opaque),
                      void *opaque)
{
    pci_for_each_bus_depth_first(bus, NULL, fn, opaque);
}

D
David Gibson 已提交
399
PCIBus *pci_find_primary_bus(void);
400
PCIBus *pci_device_root_bus(const PCIDevice *d);
401
const char *pci_root_bus_path(PCIDevice *dev);
402
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
403
int pci_qdev_find_device(const char *id, PCIDevice **pdev);
404
void pci_bus_get_w64_range(PCIBus *bus, Range *range);
P
pbrook 已提交
405

I
Isaku Yamahata 已提交
406 407
void pci_device_deassert_intx(PCIDevice *dev);

408
typedef AddressSpace *(*PCIIOMMUFunc)(PCIBus *, void *, int);
409

410
AddressSpace *pci_device_iommu_address_space(PCIDevice *dev);
411
void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque);
412

413 414 415 416 417 418 419
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
420
pci_get_byte(const uint8_t *config)
421 422 423 424
{
    return *config;
}

425 426 427
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
P
Peter Maydell 已提交
428
    stw_le_p(config, val);
429 430 431
}

static inline uint16_t
432
pci_get_word(const uint8_t *config)
433
{
P
Peter Maydell 已提交
434
    return lduw_le_p(config);
435 436 437 438 439
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
P
Peter Maydell 已提交
440
    stl_le_p(config, val);
441 442 443
}

static inline uint32_t
444
pci_get_long(const uint8_t *config)
445
{
P
Peter Maydell 已提交
446
    return ldl_le_p(config);
447 448
}

449 450 451 452 453 454 455
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
    cpu_to_le64w((uint64_t *)config, val);
}

static inline uint64_t
456
pci_get_quad(const uint8_t *config)
457
{
458
    return le64_to_cpup((const uint64_t *)config);
459 460
}

461 462 463
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
464
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
465 466 467 468 469
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
470
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
471 472
}

I
Izik Eidus 已提交
473 474 475 476 477 478
static inline void
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_REVISION_ID], val);
}

479 480 481
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
482
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
483 484
}

I
Izik Eidus 已提交
485 486 487 488 489 490 491 492 493 494 495 496
static inline void
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
}

static inline void
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
}

497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
/*
 * helper functions to do bit mask operation on configuration space.
 * Just to set bit, use test-and-set and discard returned value.
 * Just to clear bit, use test-and-clear and discard returned value.
 * NOTE: They aren't atomic.
 */
static inline uint8_t
pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val & ~mask);
    return val & mask;
}

static inline uint8_t
pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val | mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val & ~mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val | mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val & ~mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val | mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val & ~mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val | mask);
    return val & mask;
}

567 568 569 570 571
/* Access a register specified by a mask */
static inline void
pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
{
    uint8_t val = pci_get_byte(config);
572
    uint8_t rval = reg << ctz32(mask);
573 574 575 576 577 578 579
    pci_set_byte(config, (~mask & val) | (mask & rval));
}

static inline uint8_t
pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
580
    return (val & mask) >> ctz32(mask);
581 582 583 584 585 586
}

static inline void
pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
{
    uint16_t val = pci_get_word(config);
587
    uint16_t rval = reg << ctz32(mask);
588 589 590 591 592 593 594
    pci_set_word(config, (~mask & val) | (mask & rval));
}

static inline uint16_t
pci_get_word_by_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
595
    return (val & mask) >> ctz32(mask);
596 597 598 599 600 601
}

static inline void
pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
{
    uint32_t val = pci_get_long(config);
602
    uint32_t rval = reg << ctz32(mask);
603 604 605 606 607 608 609
    pci_set_long(config, (~mask & val) | (mask & rval));
}

static inline uint32_t
pci_get_long_by_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
610
    return (val & mask) >> ctz32(mask);
611 612 613 614 615 616
}

static inline void
pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
{
    uint64_t val = pci_get_quad(config);
617
    uint64_t rval = reg << ctz32(mask);
618 619 620 621 622 623 624
    pci_set_quad(config, (~mask & val) | (mask & rval));
}

static inline uint64_t
pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
625
    return (val & mask) >> ctz32(mask);
626 627
}

628 629 630 631 632
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
                                    const char *name);
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
                                           bool multifunction,
                                           const char *name);
633
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
634 635
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
qemu_irq pci_allocate_irq(PCIDevice *pci_dev);
void pci_set_irq(PCIDevice *pci_dev, int level);

static inline void pci_irq_assert(PCIDevice *pci_dev)
{
    pci_set_irq(pci_dev, 1);
}

static inline void pci_irq_deassert(PCIDevice *pci_dev)
{
    pci_set_irq(pci_dev, 0);
}

/*
 * FIXME: PCI does not work this way.
 * All the callers to this method should be fixed.
 */
static inline void pci_irq_pulse(PCIDevice *pci_dev)
{
    pci_irq_assert(pci_dev);
    pci_irq_deassert(pci_dev);
}

659
static inline int pci_is_express(const PCIDevice *d)
I
Isaku Yamahata 已提交
660 661 662 663
{
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
}

664
static inline uint32_t pci_config_size(const PCIDevice *d)
I
Isaku Yamahata 已提交
665 666 667 668
{
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
}

669
/* DMA access functions */
P
Paolo Bonzini 已提交
670
static inline AddressSpace *pci_get_address_space(PCIDevice *dev)
671
{
P
Paolo Bonzini 已提交
672
    return &dev->bus_master_as;
673 674
}

675 676 677
static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
                             void *buf, dma_addr_t len, DMADirection dir)
{
P
Paolo Bonzini 已提交
678
    dma_memory_rw(pci_get_address_space(dev), addr, buf, len, dir);
679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
    return 0;
}

static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
                               void *buf, dma_addr_t len)
{
    return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
}

static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
                                const void *buf, dma_addr_t len)
{
    return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
}

#define PCI_DMA_DEFINE_LDST(_l, _s, _bits)                              \
    static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev,      \
                                                   dma_addr_t addr)     \
    {                                                                   \
P
Paolo Bonzini 已提交
698
        return ld##_l##_dma(pci_get_address_space(dev), addr);          \
699 700
    }                                                                   \
    static inline void st##_s##_pci_dma(PCIDevice *dev,                 \
701
                                        dma_addr_t addr, uint##_bits##_t val) \
702
    {                                                                   \
P
Paolo Bonzini 已提交
703
        st##_s##_dma(pci_get_address_space(dev), addr, val);            \
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
    }

PCI_DMA_DEFINE_LDST(ub, b, 8);
PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
PCI_DMA_DEFINE_LDST(q_be, q_be, 64);

#undef PCI_DMA_DEFINE_LDST

static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
                                dma_addr_t *plen, DMADirection dir)
{
    void *buf;

P
Paolo Bonzini 已提交
721
    buf = dma_memory_map(pci_get_address_space(dev), addr, plen, dir);
722 723 724 725 726 727
    return buf;
}

static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
                                 DMADirection dir, dma_addr_t access_len)
{
P
Paolo Bonzini 已提交
728
    dma_memory_unmap(pci_get_address_space(dev), buffer, len, dir, access_len);
729 730 731 732 733
}

static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
                                       int alloc_hint)
{
734
    qemu_sglist_init(qsg, DEVICE(dev), alloc_hint, pci_get_address_space(dev));
735 736
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
extern const VMStateDescription vmstate_pci_device;

#define VMSTATE_PCI_DEVICE(_field, _state) {                         \
    .name       = (stringify(_field)),                               \
    .size       = sizeof(PCIDevice),                                 \
    .vmsd       = &vmstate_pci_device,                               \
    .flags      = VMS_STRUCT,                                        \
    .offset     = vmstate_offset_value(_state, _field, PCIDevice),   \
}

#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) {                 \
    .name       = (stringify(_field)),                               \
    .size       = sizeof(PCIDevice),                                 \
    .vmsd       = &vmstate_pci_device,                               \
    .flags      = VMS_STRUCT|VMS_POINTER,                            \
    .offset     = vmstate_offset_pointer(_state, _field, PCIDevice), \
}

P
pbrook 已提交
755
#endif