pc.c 74.5 KB
Newer Older
B
bellard 已提交
1 2
/*
 * QEMU PC System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2004 Fabrice Bellard
5
 *
B
bellard 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
24

P
Peter Maydell 已提交
25
#include "qemu/osdep.h"
26
#include "qemu/units.h"
27
#include "hw/hw.h"
P
Paolo Bonzini 已提交
28 29
#include "hw/i386/pc.h"
#include "hw/char/serial.h"
30
#include "hw/char/parallel.h"
P
Paolo Bonzini 已提交
31
#include "hw/i386/apic.h"
32 33
#include "hw/i386/topology.h"
#include "sysemu/cpus.h"
P
Paolo Bonzini 已提交
34
#include "hw/block/fdc.h"
35 36
#include "hw/ide.h"
#include "hw/pci/pci.h"
37
#include "hw/pci/pci_bus.h"
P
Paolo Bonzini 已提交
38 39
#include "hw/nvram/fw_cfg.h"
#include "hw/timer/hpet.h"
40
#include "hw/smbios/smbios.h"
41
#include "hw/loader.h"
B
Blue Swirl 已提交
42
#include "elf.h"
43
#include "multiboot.h"
P
Paolo Bonzini 已提交
44
#include "hw/timer/mc146818rtc.h"
45
#include "hw/dma/i8257.h"
P
Paolo Bonzini 已提交
46
#include "hw/timer/i8254.h"
47
#include "hw/input/i8042.h"
P
Paolo Bonzini 已提交
48
#include "hw/audio/pcspk.h"
49 50
#include "hw/pci/msi.h"
#include "hw/sysbus.h"
51
#include "sysemu/sysemu.h"
52
#include "sysemu/numa.h"
53
#include "sysemu/kvm.h"
54
#include "sysemu/qtest.h"
55
#include "kvm_i386.h"
P
Paolo Bonzini 已提交
56
#include "hw/xen/xen.h"
G
Gerd Hoffmann 已提交
57
#include "ui/qemu-spice.h"
58 59
#include "exec/memory.h"
#include "exec/address-spaces.h"
60
#include "sysemu/arch_init.h"
61
#include "qemu/bitmap.h"
62
#include "qemu/config-file.h"
63
#include "qemu/error-report.h"
64
#include "qemu/option.h"
65
#include "hw/acpi/acpi.h"
66
#include "hw/acpi/cpu_hotplug.h"
67
#include "hw/boards.h"
68
#include "acpi-build.h"
69
#include "hw/mem/pc-dimm.h"
70
#include "qapi/error.h"
71
#include "qapi/qapi-visit-common.h"
72
#include "qapi/visitor.h"
73
#include "qom/cpu.h"
74
#include "hw/nmi.h"
75
#include "hw/i386/intel_iommu.h"
76
#include "hw/net/ne2000-isa.h"
B
bellard 已提交
77

B
Blue Swirl 已提交
78 79 80 81 82 83 84 85 86 87
/* debug PC/ISA interrupts */
//#define DEBUG_IRQ

#ifdef DEBUG_IRQ
#define DPRINTF(fmt, ...)                                       \
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
#else
#define DPRINTF(fmt, ...)
#endif

88
#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
89
#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
J
Jes Sorensen 已提交
90
#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
J
Jes Sorensen 已提交
91
#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
92
#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
B
bellard 已提交
93

J
Jes Sorensen 已提交
94 95 96 97 98 99
#define E820_NR_ENTRIES		16

struct e820_entry {
    uint64_t address;
    uint64_t length;
    uint32_t type;
100
} QEMU_PACKED __attribute((__aligned__(4)));
J
Jes Sorensen 已提交
101 102 103 104

struct e820_table {
    uint32_t count;
    struct e820_entry entry[E820_NR_ENTRIES];
105
} QEMU_PACKED __attribute((__aligned__(4)));
J
Jes Sorensen 已提交
106

G
Gerd Hoffmann 已提交
107 108 109
static struct e820_table e820_reserve;
static struct e820_entry *e820_table;
static unsigned e820_entries;
B
Blue Swirl 已提交
110
struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
J
Jes Sorensen 已提交
111

J
Jan Kiszka 已提交
112
void gsi_handler(void *opaque, int n, int level)
113
{
J
Jan Kiszka 已提交
114
    GSIState *s = opaque;
115

J
Jan Kiszka 已提交
116 117 118
    DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
    if (n < ISA_NUM_IRQS) {
        qemu_set_irq(s->i8259_irq[n], level);
A
Avi Kivity 已提交
119
    }
J
Jan Kiszka 已提交
120
    qemu_set_irq(s->ioapic_irq[n], level);
121
}
122

J
Julien Grall 已提交
123 124
static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
                           unsigned size)
B
bellard 已提交
125 126 127
{
}

128 129
static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
{
130
    return 0xffffffffffffffffULL;
131 132
}

133
/* MSDOS compatibility mode FPU exception support */
P
pbrook 已提交
134
static qemu_irq ferr_irq;
135 136 137 138 139 140

void pc_register_ferr_irq(qemu_irq irq)
{
    ferr_irq = irq;
}

141 142 143
/* XXX: add IGNNE support */
void cpu_set_ferr(CPUX86State *s)
{
P
pbrook 已提交
144
    qemu_irq_raise(ferr_irq);
145 146
}

J
Julien Grall 已提交
147 148
static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
                           unsigned size)
149
{
P
pbrook 已提交
150
    qemu_irq_lower(ferr_irq);
151 152
}

153 154
static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
{
155
    return 0xffffffffffffffffULL;
156 157
}

B
bellard 已提交
158 159 160
/* TSC handling */
uint64_t cpu_get_tsc(CPUX86State *env)
{
161
    return cpu_get_ticks();
B
bellard 已提交
162 163
}

B
bellard 已提交
164
/* IRQ handling */
A
Andreas Färber 已提交
165
int cpu_get_pic_interrupt(CPUX86State *env)
B
bellard 已提交
166
{
167
    X86CPU *cpu = x86_env_get_cpu(env);
B
bellard 已提交
168 169
    int intno;

170 171 172 173 174 175 176 177 178
    if (!kvm_irqchip_in_kernel()) {
        intno = apic_get_interrupt(cpu->apic_state);
        if (intno >= 0) {
            return intno;
        }
        /* read the irq from the PIC */
        if (!apic_accept_pic_intr(cpu->apic_state)) {
            return -1;
        }
179
    }
180

B
bellard 已提交
181 182 183 184
    intno = pic_read_irq(isa_pic);
    return intno;
}

P
pbrook 已提交
185
static void pic_irq_request(void *opaque, int irq, int level)
B
bellard 已提交
186
{
187 188
    CPUState *cs = first_cpu;
    X86CPU *cpu = X86_CPU(cs);
189

B
Blue Swirl 已提交
190
    DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
191
    if (cpu->apic_state && !kvm_irqchip_in_kernel()) {
A
Andreas Färber 已提交
192
        CPU_FOREACH(cs) {
193
            cpu = X86_CPU(cs);
194 195
            if (apic_accept_pic_intr(cpu->apic_state)) {
                apic_deliver_pic_intr(cpu->apic_state, level);
196
            }
A
aurel32 已提交
197 198
        }
    } else {
199
        if (level) {
200
            cpu_interrupt(cs, CPU_INTERRUPT_HARD);
201 202 203
        } else {
            cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
        }
204
    }
B
bellard 已提交
205 206
}

B
bellard 已提交
207 208
/* PC cmos mappings */

B
bellard 已提交
209 210
#define REG_EQUIPMENT_BYTE          0x14

211
int cmos_get_fd_drive_type(FloppyDriveType fd0)
212 213 214 215
{
    int val;

    switch (fd0) {
J
John Snow 已提交
216
    case FLOPPY_DRIVE_TYPE_144:
217 218 219
        /* 1.44 Mb 3"5 drive */
        val = 4;
        break;
J
John Snow 已提交
220
    case FLOPPY_DRIVE_TYPE_288:
221 222 223
        /* 2.88 Mb 3"5 drive */
        val = 5;
        break;
J
John Snow 已提交
224
    case FLOPPY_DRIVE_TYPE_120:
225 226 227
        /* 1.2 Mb 5"5 drive */
        val = 2;
        break;
J
John Snow 已提交
228
    case FLOPPY_DRIVE_TYPE_NONE:
229 230 231 232 233 234 235
    default:
        val = 0;
        break;
    }
    return val;
}

236 237
static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
                         int16_t cylinders, int8_t heads, int8_t sectors)
B
bellard 已提交
238 239 240 241 242 243 244 245 246 247 248 249 250
{
    rtc_set_memory(s, type_ofs, 47);
    rtc_set_memory(s, info_ofs, cylinders);
    rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
    rtc_set_memory(s, info_ofs + 2, heads);
    rtc_set_memory(s, info_ofs + 3, 0xff);
    rtc_set_memory(s, info_ofs + 4, 0xff);
    rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
    rtc_set_memory(s, info_ofs + 6, cylinders);
    rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
    rtc_set_memory(s, info_ofs + 8, sectors);
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
/* convert boot_device letter to something recognizable by the bios */
static int boot_device2nibble(char boot_device)
{
    switch(boot_device) {
    case 'a':
    case 'b':
        return 0x01; /* floppy boot */
    case 'c':
        return 0x02; /* hard drive boot */
    case 'd':
        return 0x03; /* CD-ROM boot */
    case 'n':
        return 0x04; /* Network boot */
    }
    return 0;
}

268
static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
269 270 271 272 273 274 275
{
#define PC_MAX_BOOT_DEVICES 3
    int nbds, bds[3] = { 0, };
    int i;

    nbds = strlen(boot_device);
    if (nbds > PC_MAX_BOOT_DEVICES) {
276 277
        error_setg(errp, "Too many boot devices for PC");
        return;
278 279 280 281
    }
    for (i = 0; i < nbds; i++) {
        bds[i] = boot_device2nibble(boot_device[i]);
        if (bds[i] == 0) {
282 283 284
            error_setg(errp, "Invalid boot device for PC: '%c'",
                       boot_device[i]);
            return;
285 286 287
        }
    }
    rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
288
    rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
289 290
}

291
static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
292
{
293
    set_boot_dev(opaque, boot_device, errp);
294 295
}

296 297 298
static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
{
    int val, nb, i;
J
John Snow 已提交
299 300
    FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE,
                                   FLOPPY_DRIVE_TYPE_NONE };
301 302 303 304 305 306 307 308 309 310 311 312 313

    /* floppy type */
    if (floppy) {
        for (i = 0; i < 2; i++) {
            fd_type[i] = isa_fdc_get_drive_type(floppy, i);
        }
    }
    val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
        cmos_get_fd_drive_type(fd_type[1]);
    rtc_set_memory(rtc_state, 0x10, val);

    val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
    nb = 0;
J
John Snow 已提交
314
    if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) {
315 316
        nb++;
    }
J
John Snow 已提交
317
    if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) {
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
        nb++;
    }
    switch (nb) {
    case 0:
        break;
    case 1:
        val |= 0x01; /* 1 drive, ready for boot */
        break;
    case 2:
        val |= 0x41; /* 2 drives, ready for boot */
        break;
    }
    rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
}

333 334
typedef struct pc_cmos_init_late_arg {
    ISADevice *rtc_state;
335
    BusState *idebus[2];
336 337
} pc_cmos_init_late_arg;

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
typedef struct check_fdc_state {
    ISADevice *floppy;
    bool multiple;
} CheckFdcState;

static int check_fdc(Object *obj, void *opaque)
{
    CheckFdcState *state = opaque;
    Object *fdc;
    uint32_t iobase;
    Error *local_err = NULL;

    fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
    if (!fdc) {
        return 0;
    }

355
    iobase = object_property_get_uint(obj, "iobase", &local_err);
356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
    if (local_err || iobase != 0x3f0) {
        error_free(local_err);
        return 0;
    }

    if (state->floppy) {
        state->multiple = true;
    } else {
        state->floppy = ISA_DEVICE(obj);
    }
    return 0;
}

static const char * const fdc_container_path[] = {
    "/unattached", "/peripheral", "/peripheral-anon"
};

373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
/*
 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
 * and ACPI objects.
 */
ISADevice *pc_find_fdc0(void)
{
    int i;
    Object *container;
    CheckFdcState state = { 0 };

    for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
        container = container_get(qdev_get_machine(), fdc_container_path[i]);
        object_child_foreach(container, check_fdc, &state);
    }

    if (state.multiple) {
389 390
        warn_report("multiple floppy disk controllers with "
                    "iobase=0x3f0 have been found");
391
        error_printf("the one being picked for CMOS setup might not reflect "
392
                     "your intent");
393 394 395 396 397
    }

    return state.floppy;
}

398 399 400 401
static void pc_cmos_init_late(void *opaque)
{
    pc_cmos_init_late_arg *arg = opaque;
    ISADevice *s = arg->rtc_state;
402 403
    int16_t cylinders;
    int8_t heads, sectors;
404
    int val;
405
    int i, trans;
406

407
    val = 0;
C
Chao Peng 已提交
408 409
    if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 0,
                                           &cylinders, &heads, &sectors) >= 0) {
410 411 412
        cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
        val |= 0xf0;
    }
C
Chao Peng 已提交
413 414
    if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 1,
                                           &cylinders, &heads, &sectors) >= 0) {
415 416 417 418
        cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
        val |= 0x0f;
    }
    rtc_set_memory(s, 0x12, val);
419 420 421

    val = 0;
    for (i = 0; i < 4; i++) {
422 423 424 425
        /* NOTE: ide_get_geometry() returns the physical
           geometry.  It is always such that: 1 <= sects <= 63, 1
           <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
           geometry can be different if a translation is done. */
C
Chao Peng 已提交
426 427
        if (arg->idebus[i / 2] &&
            ide_get_geometry(arg->idebus[i / 2], i % 2,
428
                             &cylinders, &heads, &sectors) >= 0) {
429 430 431
            trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
            assert((trans & ~3) == 0);
            val |= trans << (i * 2);
432 433 434 435
        }
    }
    rtc_set_memory(s, 0x39, val);

436
    pc_cmos_init_floppy(s, pc_find_fdc0());
437

438 439 440
    qemu_unregister_reset(pc_cmos_init_late, opaque);
}

441
void pc_cmos_init(PCMachineState *pcms,
442
                  BusState *idebus0, BusState *idebus1,
B
Blue Swirl 已提交
443
                  ISADevice *s)
B
bellard 已提交
444
{
445
    int val;
446
    static pc_cmos_init_late_arg arg;
B
bellard 已提交
447 448

    /* various important CMOS locations needed by PC/Bochs bios */
B
bellard 已提交
449 450

    /* memory size */
451
    /* base memory (first MiB) */
452
    val = MIN(pcms->below_4g_mem_size / KiB, 640);
B
bellard 已提交
453 454
    rtc_set_memory(s, 0x15, val);
    rtc_set_memory(s, 0x16, val >> 8);
455
    /* extended memory (next 64MiB) */
456 457
    if (pcms->below_4g_mem_size > 1 * MiB) {
        val = (pcms->below_4g_mem_size - 1 * MiB) / KiB;
458 459 460
    } else {
        val = 0;
    }
B
bellard 已提交
461 462
    if (val > 65535)
        val = 65535;
B
bellard 已提交
463 464 465 466
    rtc_set_memory(s, 0x17, val);
    rtc_set_memory(s, 0x18, val >> 8);
    rtc_set_memory(s, 0x30, val);
    rtc_set_memory(s, 0x31, val >> 8);
467
    /* memory between 16MiB and 4GiB */
468 469
    if (pcms->below_4g_mem_size > 16 * MiB) {
        val = (pcms->below_4g_mem_size - 16 * MiB) / (64 * KiB);
470
    } else {
B
bellard 已提交
471
        val = 0;
472
    }
B
bellard 已提交
473 474
    if (val > 65535)
        val = 65535;
B
bellard 已提交
475 476
    rtc_set_memory(s, 0x34, val);
    rtc_set_memory(s, 0x35, val >> 8);
477
    /* memory above 4GiB */
478
    val = pcms->above_4g_mem_size / 65536;
479 480 481
    rtc_set_memory(s, 0x5b, val);
    rtc_set_memory(s, 0x5c, val >> 8);
    rtc_set_memory(s, 0x5d, val >> 16);
482

483
    object_property_add_link(OBJECT(pcms), "rtc_state",
G
Gu Zheng 已提交
484
                             TYPE_ISA_DEVICE,
485
                             (Object **)&pcms->rtc,
G
Gu Zheng 已提交
486
                             object_property_allow_set_link,
487
                             OBJ_PROP_LINK_STRONG, &error_abort);
488
    object_property_set_link(OBJECT(pcms), OBJECT(s),
G
Gu Zheng 已提交
489
                             "rtc_state", &error_abort);
A
aurel32 已提交
490

491
    set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal);
B
bellard 已提交
492

B
bellard 已提交
493 494 495 496 497
    val = 0;
    val |= 0x02; /* FPU is there */
    val |= 0x04; /* PS/2 mouse installed */
    rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);

498
    /* hard drives and FDC */
499
    arg.rtc_state = s;
500 501
    arg.idebus[0] = idebus0;
    arg.idebus[1] = idebus1;
502
    qemu_register_reset(pc_cmos_init_late, &arg);
B
bellard 已提交
503 504
}

A
Andreas Färber 已提交
505 506 507
#define TYPE_PORT92 "port92"
#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)

508 509
/* port 92 stuff: could be split off */
typedef struct Port92State {
A
Andreas Färber 已提交
510 511
    ISADevice parent_obj;

512
    MemoryRegion io;
513
    uint8_t outport;
E
Efimov Vasily 已提交
514
    qemu_irq a20_out;
515 516
} Port92State;

517 518
static void port92_write(void *opaque, hwaddr addr, uint64_t val,
                         unsigned size)
519 520
{
    Port92State *s = opaque;
521
    int oldval = s->outport;
522

G
Gonglei 已提交
523
    DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
524
    s->outport = val;
E
Efimov Vasily 已提交
525
    qemu_set_irq(s->a20_out, (val >> 1) & 1);
526
    if ((val & 1) && !(oldval & 1)) {
527
        qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
528 529 530
    }
}

531 532
static uint64_t port92_read(void *opaque, hwaddr addr,
                            unsigned size)
533 534 535 536 537 538 539 540 541
{
    Port92State *s = opaque;
    uint32_t ret;

    ret = s->outport;
    DPRINTF("port92: read 0x%02x\n", ret);
    return ret;
}

542
static void port92_init(ISADevice *dev, qemu_irq a20_out)
543
{
544
    qdev_connect_gpio_out_named(DEVICE(dev), PORT92_A20_LINE, 0, a20_out);
545 546 547 548 549 550
}

static const VMStateDescription vmstate_port92_isa = {
    .name = "port92",
    .version_id = 1,
    .minimum_version_id = 1,
551
    .fields = (VMStateField[]) {
552 553 554 555 556 557 558
        VMSTATE_UINT8(outport, Port92State),
        VMSTATE_END_OF_LIST()
    }
};

static void port92_reset(DeviceState *d)
{
A
Andreas Färber 已提交
559
    Port92State *s = PORT92(d);
560 561 562 563

    s->outport &= ~1;
}

564
static const MemoryRegionOps port92_ops = {
565 566 567 568 569 570 571
    .read = port92_read,
    .write = port92_write,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
572 573
};

574
static void port92_initfn(Object *obj)
575
{
576
    Port92State *s = PORT92(obj);
577

578
    memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
579

580
    s->outport = 0;
E
Efimov Vasily 已提交
581 582

    qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, PORT92_A20_LINE, 1);
583 584 585 586 587 588 589 590
}

static void port92_realizefn(DeviceState *dev, Error **errp)
{
    ISADevice *isadev = ISA_DEVICE(dev);
    Port92State *s = PORT92(dev);

    isa_register_ioport(isadev, &s->io, 0x92);
591 592
}

593 594
static void port92_class_initfn(ObjectClass *klass, void *data)
{
595
    DeviceClass *dc = DEVICE_CLASS(klass);
596 597

    dc->realize = port92_realizefn;
598 599
    dc->reset = port92_reset;
    dc->vmsd = &vmstate_port92_isa;
600 601 602 603 604
    /*
     * Reason: unlike ordinary ISA devices, this one needs additional
     * wiring: its A20 output line needs to be wired up by
     * port92_init().
     */
605
    dc->user_creatable = false;
606 607
}

608
static const TypeInfo port92_info = {
A
Andreas Färber 已提交
609
    .name          = TYPE_PORT92,
610 611
    .parent        = TYPE_ISA_DEVICE,
    .instance_size = sizeof(Port92State),
612
    .instance_init = port92_initfn,
613
    .class_init    = port92_class_initfn,
614 615
};

A
Andreas Färber 已提交
616
static void port92_register_types(void)
617
{
618
    type_register_static(&port92_info);
619
}
A
Andreas Färber 已提交
620 621

type_init(port92_register_types)
622

B
Blue Swirl 已提交
623
static void handle_a20_line_change(void *opaque, int irq, int level)
624
{
625
    X86CPU *cpu = opaque;
B
bellard 已提交
626

B
Blue Swirl 已提交
627
    /* XXX: send to all CPUs ? */
628
    /* XXX: add logic to handle multiple A20 line sources */
629
    x86_cpu_set_a20(cpu, level);
B
bellard 已提交
630 631
}

J
Jes Sorensen 已提交
632 633
int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
{
G
Gerd Hoffmann 已提交
634
    int index = le32_to_cpu(e820_reserve.count);
J
Jes Sorensen 已提交
635 636
    struct e820_entry *entry;

G
Gerd Hoffmann 已提交
637 638 639 640 641 642 643 644 645 646 647 648 649
    if (type != E820_RAM) {
        /* old FW_CFG_E820_TABLE entry -- reservations only */
        if (index >= E820_NR_ENTRIES) {
            return -EBUSY;
        }
        entry = &e820_reserve.entry[index++];

        entry->address = cpu_to_le64(address);
        entry->length = cpu_to_le64(length);
        entry->type = cpu_to_le32(type);

        e820_reserve.count = cpu_to_le32(index);
    }
J
Jes Sorensen 已提交
650

G
Gerd Hoffmann 已提交
651
    /* new "etc/e820" file -- include ram too */
652
    e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
G
Gerd Hoffmann 已提交
653 654 655 656
    e820_table[e820_entries].address = cpu_to_le64(address);
    e820_table[e820_entries].length = cpu_to_le64(length);
    e820_table[e820_entries].type = cpu_to_le32(type);
    e820_entries++;
J
Jes Sorensen 已提交
657

G
Gerd Hoffmann 已提交
658
    return e820_entries;
J
Jes Sorensen 已提交
659 660
}

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
int e820_get_num_entries(void)
{
    return e820_entries;
}

bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
{
    if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
        *address = le64_to_cpu(e820_table[idx].address);
        *length = le64_to_cpu(e820_table[idx].length);
        return true;
    }
    return false;
}

676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
/* Enables contiguous-apic-ID mode, for compatibility */
static bool compat_apic_id_mode;

void enable_compat_apic_id_mode(void)
{
    compat_apic_id_mode = true;
}

/* Calculates initial APIC ID for a specific CPU index
 *
 * Currently we need to be able to calculate the APIC ID from the CPU index
 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
 * all CPUs up to max_cpus.
 */
static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
{
    uint32_t correct_id;
    static bool warned;

    correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
    if (compat_apic_id_mode) {
698
        if (cpu_index != correct_id && !warned && !qtest_enabled()) {
699 700 701 702 703 704 705 706 707 708
            error_report("APIC IDs set in compatibility mode, "
                         "CPU topology won't match the configuration");
            warned = true;
        }
        return cpu_index;
    } else {
        return correct_id;
    }
}

709
static void pc_build_smbios(PCMachineState *pcms)
B
bellard 已提交
710
{
711 712
    uint8_t *smbios_tables, *smbios_anchor;
    size_t smbios_tables_len, smbios_anchor_len;
713 714
    struct smbios_phys_mem_area *mem_array;
    unsigned i, array_count;
715 716
    MachineState *ms = MACHINE(pcms);
    X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
717 718 719

    /* tell smbios about cpuid version and features */
    smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
720 721 722

    smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
    if (smbios_tables) {
723
        fw_cfg_add_bytes(pcms->fw_cfg, FW_CFG_SMBIOS_ENTRIES,
724 725 726
                         smbios_tables, smbios_tables_len);
    }

727 728 729 730 731 732 733 734 735 736 737 738 739
    /* build the array of physical mem area from e820 table */
    mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
    for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
        uint64_t addr, len;

        if (e820_get_entry(i, E820_RAM, &addr, &len)) {
            mem_array[array_count].address = addr;
            mem_array[array_count].length = len;
            array_count++;
        }
    }
    smbios_get_tables(mem_array, array_count,
                      &smbios_tables, &smbios_tables_len,
740
                      &smbios_anchor, &smbios_anchor_len);
741 742
    g_free(mem_array);

743
    if (smbios_anchor) {
744
        fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-tables",
745
                        smbios_tables, smbios_tables_len);
746
        fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-anchor",
747 748 749 750
                        smbios_anchor, smbios_anchor_len);
    }
}

751
static FWCfgState *bochs_bios_init(AddressSpace *as, PCMachineState *pcms)
752 753
{
    FWCfgState *fw_cfg;
754
    uint64_t *numa_fw_cfg;
755 756 757
    int i;
    const CPUArchIdList *cpus;
    MachineClass *mc = MACHINE_GET_CLASS(pcms);
758

759
    fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, as);
760
    fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
M
Marc Marí 已提交
761

762 763
    /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
     *
764 765 766 767 768 769
     * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for
     * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table,
     * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface
     * for CPU hotplug also uses APIC ID and not "CPU index".
     * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs",
     * but the "limit to the APIC ID values SeaBIOS may see".
770
     *
771 772
     * So for compatibility reasons with old BIOSes we are stuck with
     * "etc/max-cpus" actually being apic_id_limit
773
     */
774
    fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)pcms->apic_id_limit);
775
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
776 777
    fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
                     acpi_tables, acpi_tables_len);
778
    fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
779

780
    fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
G
Gerd Hoffmann 已提交
781 782 783
                     &e820_reserve, sizeof(e820_reserve));
    fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
                    sizeof(struct e820_entry) * e820_entries);
784

785
    fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
786 787 788 789
    /* allocate memory for the NUMA channel: one (64bit) word for the number
     * of nodes, one word for each VCPU->node and one word for each node to
     * hold the amount of memory.
     */
790
    numa_fw_cfg = g_new0(uint64_t, 1 + pcms->apic_id_limit + nb_numa_nodes);
791
    numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
792 793 794
    cpus = mc->possible_cpu_arch_ids(MACHINE(pcms));
    for (i = 0; i < cpus->len; i++) {
        unsigned int apic_id = cpus->cpus[i].arch_id;
795
        assert(apic_id < pcms->apic_id_limit);
796
        numa_fw_cfg[apic_id + 1] = cpu_to_le64(cpus->cpus[i].props.node_id);
797 798
    }
    for (i = 0; i < nb_numa_nodes; i++) {
799 800
        numa_fw_cfg[pcms->apic_id_limit + 1 + i] =
            cpu_to_le64(numa_info[i].node_mem);
801
    }
802
    fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
803
                     (1 + pcms->apic_id_limit + nb_numa_nodes) *
804
                     sizeof(*numa_fw_cfg));
A
Alexander Graf 已提交
805 806

    return fw_cfg;
B
bellard 已提交
807 808
}

T
ths 已提交
809 810 811 812 813 814 815 816 817 818 819 820 821 822
static long get_file_size(FILE *f)
{
    long where, size;

    /* XXX: on Unix systems, using fstat() probably makes more sense */

    where = ftell(f);
    fseek(f, 0, SEEK_END);
    size = ftell(f);
    fseek(f, where, SEEK_SET);

    return size;
}

823 824 825 826 827 828 829 830 831 832 833 834 835 836
/* setup_data types */
#define SETUP_NONE     0
#define SETUP_E820_EXT 1
#define SETUP_DTB      2
#define SETUP_PCI      3
#define SETUP_EFI      4

struct setup_data {
    uint64_t next;
    uint32_t type;
    uint32_t len;
    uint8_t data[0];
} __attribute__((packed));

837 838
static void load_linux(PCMachineState *pcms,
                       FWCfgState *fw_cfg)
T
ths 已提交
839 840
{
    uint16_t protocol;
P
Paul Brook 已提交
841
    int setup_size, kernel_size, initrd_size = 0, cmdline_size;
842
    int dtb_size, setup_data_offset;
T
ths 已提交
843
    uint32_t initrd_max;
844
    uint8_t header[8192], *setup, *kernel, *initrd_data;
A
Avi Kivity 已提交
845
    hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
846
    FILE *f;
P
Pascal Terjan 已提交
847
    char *vmode;
848
    MachineState *machine = MACHINE(pcms);
849
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
850
    struct setup_data *setup_data;
851 852
    const char *kernel_filename = machine->kernel_filename;
    const char *initrd_filename = machine->initrd_filename;
853
    const char *dtb_filename = machine->dtb;
854
    const char *kernel_cmdline = machine->kernel_cmdline;
T
ths 已提交
855 856 857 858 859 860 861

    /* Align to 16 bytes as a paranoia measure */
    cmdline_size = (strlen(kernel_cmdline)+16) & ~15;

    /* load the kernel header */
    f = fopen(kernel_filename, "rb");
    if (!f || !(kernel_size = get_file_size(f)) ||
L
liguang 已提交
862 863 864 865 866
        fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
        MIN(ARRAY_SIZE(header), kernel_size)) {
        fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
                kernel_filename, strerror(errno));
        exit(1);
T
ths 已提交
867 868 869
    }

    /* kernel protocol version */
B
bellard 已提交
870
#if 0
T
ths 已提交
871
    fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
B
bellard 已提交
872
#endif
L
liguang 已提交
873 874 875 876 877
    if (ldl_p(header+0x202) == 0x53726448) {
        protocol = lduw_p(header+0x206);
    } else {
        /* This looks like a multiboot kernel. If it is, let's stop
           treating it like a Linux kernel. */
878
        if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
L
liguang 已提交
879
                           kernel_cmdline, kernel_size, header)) {
B
Blue Swirl 已提交
880
            return;
L
liguang 已提交
881 882
        }
        protocol = 0;
A
Alexander Graf 已提交
883
    }
T
ths 已提交
884 885

    if (protocol < 0x200 || !(header[0x211] & 0x01)) {
L
liguang 已提交
886 887 888 889
        /* Low kernel */
        real_addr    = 0x90000;
        cmdline_addr = 0x9a000 - cmdline_size;
        prot_addr    = 0x10000;
T
ths 已提交
890
    } else if (protocol < 0x202) {
L
liguang 已提交
891 892 893 894
        /* High but ancient kernel */
        real_addr    = 0x90000;
        cmdline_addr = 0x9a000 - cmdline_size;
        prot_addr    = 0x100000;
T
ths 已提交
895
    } else {
L
liguang 已提交
896 897 898 899
        /* High and recent kernel */
        real_addr    = 0x10000;
        cmdline_addr = 0x20000;
        prot_addr    = 0x100000;
T
ths 已提交
900 901
    }

B
bellard 已提交
902
#if 0
T
ths 已提交
903
    fprintf(stderr,
L
liguang 已提交
904 905 906 907 908 909
            "qemu: real_addr     = 0x" TARGET_FMT_plx "\n"
            "qemu: cmdline_addr  = 0x" TARGET_FMT_plx "\n"
            "qemu: prot_addr     = 0x" TARGET_FMT_plx "\n",
            real_addr,
            cmdline_addr,
            prot_addr);
B
bellard 已提交
910
#endif
T
ths 已提交
911 912

    /* highest address for loading the initrd */
L
liguang 已提交
913 914 915 916 917
    if (protocol >= 0x203) {
        initrd_max = ldl_p(header+0x22c);
    } else {
        initrd_max = 0x37ffffff;
    }
T
ths 已提交
918

919 920
    if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) {
        initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
921
    }
T
ths 已提交
922

923 924
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
925
    fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
T
ths 已提交
926 927

    if (protocol >= 0x202) {
L
liguang 已提交
928
        stl_p(header+0x228, cmdline_addr);
T
ths 已提交
929
    } else {
L
liguang 已提交
930 931
        stw_p(header+0x20, 0xA33F);
        stw_p(header+0x22, cmdline_addr-real_addr);
T
ths 已提交
932 933
    }

P
Pascal Terjan 已提交
934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
    /* handle vga= parameter */
    vmode = strstr(kernel_cmdline, "vga=");
    if (vmode) {
        unsigned int video_mode;
        /* skip "vga=" */
        vmode += 4;
        if (!strncmp(vmode, "normal", 6)) {
            video_mode = 0xffff;
        } else if (!strncmp(vmode, "ext", 3)) {
            video_mode = 0xfffe;
        } else if (!strncmp(vmode, "ask", 3)) {
            video_mode = 0xfffd;
        } else {
            video_mode = strtol(vmode, NULL, 0);
        }
        stw_p(header+0x1fa, video_mode);
    }

T
ths 已提交
952
    /* loader type */
S
Stefan Weil 已提交
953
    /* High nybble = B reserved for QEMU; low nybble is revision number.
T
ths 已提交
954 955
       If this code is substantially changed, you may want to consider
       incrementing the revision. */
L
liguang 已提交
956 957 958
    if (protocol >= 0x200) {
        header[0x210] = 0xB0;
    }
T
ths 已提交
959 960
    /* heap */
    if (protocol >= 0x201) {
L
liguang 已提交
961 962
        header[0x211] |= 0x80;	/* CAN_USE_HEAP */
        stw_p(header+0x224, cmdline_addr-real_addr-0x200);
T
ths 已提交
963 964 965 966
    }

    /* load initrd */
    if (initrd_filename) {
L
liguang 已提交
967 968 969 970
        if (protocol < 0x200) {
            fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
            exit(1);
        }
T
ths 已提交
971

L
liguang 已提交
972
        initrd_size = get_image_size(initrd_filename);
M
M. Mohan Kumar 已提交
973
        if (initrd_size < 0) {
974 975
            fprintf(stderr, "qemu: error reading initrd %s: %s\n",
                    initrd_filename, strerror(errno));
M
M. Mohan Kumar 已提交
976 977 978
            exit(1);
        }

979
        initrd_addr = (initrd_max-initrd_size) & ~4095;
980

981
        initrd_data = g_malloc(initrd_size);
982 983 984 985 986
        load_image(initrd_filename, initrd_data);

        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
        fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
T
ths 已提交
987

L
liguang 已提交
988 989
        stl_p(header+0x218, initrd_addr);
        stl_p(header+0x21c, initrd_size);
T
ths 已提交
990 991
    }

992
    /* load kernel and setup */
T
ths 已提交
993
    setup_size = header[0x1f1];
L
liguang 已提交
994 995 996
    if (setup_size == 0) {
        setup_size = 4;
    }
T
ths 已提交
997
    setup_size = (setup_size+1)*512;
998 999 1000 1001
    if (setup_size > kernel_size) {
        fprintf(stderr, "qemu: invalid kernel header\n");
        exit(1);
    }
1002
    kernel_size -= setup_size;
T
ths 已提交
1003

1004 1005
    setup  = g_malloc(setup_size);
    kernel = g_malloc(kernel_size);
1006
    fseek(f, 0, SEEK_SET);
1007 1008 1009 1010 1011 1012 1013 1014
    if (fread(setup, 1, setup_size, f) != setup_size) {
        fprintf(stderr, "fread() failed\n");
        exit(1);
    }
    if (fread(kernel, 1, kernel_size, f) != kernel_size) {
        fprintf(stderr, "fread() failed\n");
        exit(1);
    }
T
ths 已提交
1015
    fclose(f);
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

    /* append dtb to kernel */
    if (dtb_filename) {
        if (protocol < 0x209) {
            fprintf(stderr, "qemu: Linux kernel too old to load a dtb\n");
            exit(1);
        }

        dtb_size = get_image_size(dtb_filename);
        if (dtb_size <= 0) {
            fprintf(stderr, "qemu: error reading dtb %s: %s\n",
                    dtb_filename, strerror(errno));
            exit(1);
        }

        setup_data_offset = QEMU_ALIGN_UP(kernel_size, 16);
        kernel_size = setup_data_offset + sizeof(struct setup_data) + dtb_size;
        kernel = g_realloc(kernel, kernel_size);

        stq_p(header+0x250, prot_addr + setup_data_offset);

        setup_data = (struct setup_data *)(kernel + setup_data_offset);
        setup_data->next = 0;
        setup_data->type = cpu_to_le32(SETUP_DTB);
        setup_data->len = cpu_to_le32(dtb_size);

        load_image_size(dtb_filename, setup_data->data, dtb_size);
    }

1045
    memcpy(setup, header, MIN(sizeof(header), setup_size));
1046 1047 1048 1049 1050 1051 1052 1053 1054

    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);

    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
    fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);

1055 1056 1057
    option_rom[nb_option_roms].bootindex = 0;
    option_rom[nb_option_roms].name = "linuxboot.bin";
    if (pcmc->linuxboot_dma_enabled && fw_cfg_dma_enabled(fw_cfg)) {
1058 1059
        option_rom[nb_option_roms].name = "linuxboot_dma.bin";
    }
1060
    nb_option_roms++;
T
ths 已提交
1061 1062
}

B
bellard 已提交
1063 1064
#define NE2000_NB_MAX 6

B
Blue Swirl 已提交
1065 1066 1067
static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
                                              0x280, 0x380 };
static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
B
bellard 已提交
1068

1069
void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
1070 1071 1072 1073 1074
{
    static int nb_ne2k = 0;

    if (nb_ne2k == NE2000_NB_MAX)
        return;
1075
    isa_ne2000_init(bus, ne2000_io[nb_ne2k],
G
Gerd Hoffmann 已提交
1076
                    ne2000_irq[nb_ne2k], nd);
1077 1078 1079
    nb_ne2k++;
}

B
Blue Swirl 已提交
1080
DeviceState *cpu_get_current_apic(void)
1081
{
1082 1083
    if (current_cpu) {
        X86CPU *cpu = X86_CPU(current_cpu);
1084
        return cpu->apic_state;
1085 1086 1087 1088 1089
    } else {
        return NULL;
    }
}

1090
void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
B
Blue Swirl 已提交
1091
{
1092
    X86CPU *cpu = opaque;
B
Blue Swirl 已提交
1093 1094

    if (level) {
1095
        cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
B
Blue Swirl 已提交
1096 1097 1098
    }
}

1099
static void pc_new_cpu(const char *typename, int64_t apic_id, Error **errp)
1100
{
1101
    Object *cpu = NULL;
1102 1103
    Error *local_err = NULL;

1104
    cpu = object_new(typename);
1105

1106
    object_property_set_uint(cpu, apic_id, "apic-id", &local_err);
1107
    object_property_set_bool(cpu, true, "realized", &local_err);
1108

1109
    object_unref(cpu);
1110
    error_propagate(errp, local_err);
1111 1112
}

1113 1114
void pc_hot_add_cpu(const int64_t id, Error **errp)
{
1115
    MachineState *ms = MACHINE(qdev_get_machine());
1116
    int64_t apic_id = x86_cpu_apic_id_from_index(id);
1117
    Error *local_err = NULL;
1118

1119 1120 1121 1122 1123
    if (id < 0) {
        error_setg(errp, "Invalid CPU id: %" PRIi64, id);
        return;
    }

1124 1125 1126 1127 1128 1129 1130
    if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
        error_setg(errp, "Unable to add CPU: %" PRIi64
                   ", resulting APIC ID (%" PRIi64 ") is too large",
                   id, apic_id);
        return;
    }

1131
    pc_new_cpu(ms->cpu_type, apic_id, &local_err);
1132 1133 1134 1135
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }
1136 1137
}

1138
void pc_cpus_init(PCMachineState *pcms)
1139 1140
{
    int i;
1141
    const CPUArchIdList *possible_cpus;
1142
    MachineState *ms = MACHINE(pcms);
1143
    MachineClass *mc = MACHINE_GET_CLASS(pcms);
1144

1145 1146 1147 1148 1149 1150 1151 1152
    /* Calculates the limit to CPU APIC ID values
     *
     * Limit for the APIC ID value, so that all
     * CPU APIC IDs are < pcms->apic_id_limit.
     *
     * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
     */
    pcms->apic_id_limit = x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
1153
    possible_cpus = mc->possible_cpu_arch_ids(ms);
1154
    for (i = 0; i < smp_cpus; i++) {
1155 1156
        pc_new_cpu(possible_cpus->cpus[i].type, possible_cpus->cpus[i].arch_id,
                   &error_fatal);
1157 1158 1159
    }
}

1160 1161
static void pc_build_feature_control_file(PCMachineState *pcms)
{
1162 1163
    MachineState *ms = MACHINE(pcms);
    X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
    CPUX86State *env = &cpu->env;
    uint32_t unused, ecx, edx;
    uint64_t feature_control_bits = 0;
    uint64_t *val;

    cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx);
    if (ecx & CPUID_EXT_VMX) {
        feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
    }

    if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) ==
        (CPUID_EXT2_MCE | CPUID_EXT2_MCA) &&
        (env->mcg_cap & MCG_LMCE_P)) {
        feature_control_bits |= FEATURE_CONTROL_LMCE;
    }

    if (!feature_control_bits) {
        return;
    }

    val = g_malloc(sizeof(*val));
    *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED);
    fw_cfg_add_file(pcms->fw_cfg, "etc/msr_feature_control", val, sizeof(*val));
}

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
static void rtc_set_cpus_count(ISADevice *rtc, uint16_t cpus_count)
{
    if (cpus_count > 0xff) {
        /* If the number of CPUs can't be represented in 8 bits, the
         * BIOS must use "FW_CFG_NB_CPUS". Set RTC field to 0 just
         * to make old BIOSes fail more predictably.
         */
        rtc_set_memory(rtc, 0x5f, 0);
    } else {
        rtc_set_memory(rtc, 0x5f, cpus_count - 1);
    }
}

1202
static
1203
void pc_machine_done(Notifier *notifier, void *data)
1204
{
1205 1206 1207
    PCMachineState *pcms = container_of(notifier,
                                        PCMachineState, machine_done);
    PCIBus *bus = pcms->bus;
1208

1209
    /* set the number of CPUs */
1210
    rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
1211

1212 1213 1214 1215 1216 1217 1218 1219 1220
    if (bus) {
        int extra_hosts = 0;

        QLIST_FOREACH(bus, &bus->child, sibling) {
            /* look for expander root buses */
            if (pci_bus_is_root(bus)) {
                extra_hosts++;
            }
        }
1221
        if (extra_hosts && pcms->fw_cfg) {
1222 1223
            uint64_t *val = g_malloc(sizeof(*val));
            *val = cpu_to_le64(extra_hosts);
1224
            fw_cfg_add_file(pcms->fw_cfg,
1225 1226 1227 1228
                    "etc/extra-pci-roots", val, sizeof(*val));
        }
    }

1229
    acpi_setup();
1230
    if (pcms->fw_cfg) {
1231
        pc_build_smbios(pcms);
1232
        pc_build_feature_control_file(pcms);
1233 1234
        /* update FW_CFG_NB_CPUS to account for -device added CPUs */
        fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
1235
    }
1236

L
Lan Tianyu 已提交
1237
    if (pcms->apic_id_limit > 255 && !xen_enabled()) {
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
        IntelIOMMUState *iommu = INTEL_IOMMU_DEVICE(x86_iommu_get_default());

        if (!iommu || !iommu->x86_iommu.intr_supported ||
            iommu->intr_eim != ON_OFF_AUTO_ON) {
            error_report("current -smp configuration requires "
                         "Extended Interrupt Mode enabled. "
                         "You can add an IOMMU using: "
                         "-device intel-iommu,intremap=on,eim=on");
            exit(EXIT_FAILURE);
        }
    }
1249 1250
}

1251
void pc_guest_info_init(PCMachineState *pcms)
1252
{
1253
    int i;
M
Michael S. Tsirkin 已提交
1254

1255 1256 1257 1258
    pcms->apic_xrupt_override = kvm_allows_irq0_override();
    pcms->numa_nodes = nb_numa_nodes;
    pcms->node_mem = g_malloc0(pcms->numa_nodes *
                                    sizeof *pcms->node_mem);
1259
    for (i = 0; i < nb_numa_nodes; i++) {
1260
        pcms->node_mem[i] = numa_info[i].node_mem;
1261 1262
    }

1263 1264
    pcms->machine_done.notify = pc_machine_done;
    qemu_add_machine_init_done_notifier(&pcms->machine_done);
1265 1266
}

1267 1268 1269
/* setup pci memory address space mapping into system address space */
void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
                            MemoryRegion *pci_address_space)
1270
{
1271 1272 1273
    /* Set to lower priority than RAM */
    memory_region_add_subregion_overlap(system_memory, 0x0,
                                        pci_address_space, -1);
1274 1275
}

G
Gerd Hoffmann 已提交
1276 1277
void pc_acpi_init(const char *default_dsdt)
{
1278
    char *filename;
G
Gerd Hoffmann 已提交
1279 1280 1281 1282 1283 1284 1285 1286

    if (acpi_tables != NULL) {
        /* manually set via -acpitable, leave it alone */
        return;
    }

    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
    if (filename == NULL) {
1287
        warn_report("failed to find %s", default_dsdt);
1288
    } else {
1289 1290
        QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
                                          &error_abort);
1291
        Error *err = NULL;
G
Gerd Hoffmann 已提交
1292

1293
        qemu_opt_set(opts, "file", filename, &error_abort);
1294

1295
        acpi_table_add_builtin(opts, &err);
1296
        if (err) {
1297
            warn_reportf_err(err, "failed to load %s: ", filename);
1298 1299
        }
        g_free(filename);
G
Gerd Hoffmann 已提交
1300 1301 1302
    }
}

1303
void xen_load_linux(PCMachineState *pcms)
1304 1305 1306 1307
{
    int i;
    FWCfgState *fw_cfg;

1308
    assert(MACHINE(pcms)->kernel_filename != NULL);
1309

1310
    fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE);
1311
    fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
1312 1313
    rom_set_fw(fw_cfg);

1314
    load_linux(pcms, fw_cfg);
1315 1316
    for (i = 0; i < nb_option_roms; i++) {
        assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1317
               !strcmp(option_rom[i].name, "linuxboot_dma.bin") ||
1318 1319 1320
               !strcmp(option_rom[i].name, "multiboot.bin"));
        rom_add_option(option_rom[i].name, option_rom[i].bootindex);
    }
1321
    pcms->fw_cfg = fw_cfg;
1322 1323
}

1324 1325 1326 1327
void pc_memory_init(PCMachineState *pcms,
                    MemoryRegion *system_memory,
                    MemoryRegion *rom_memory,
                    MemoryRegion **ram_memory)
B
bellard 已提交
1328
{
1329 1330
    int linux_boot, i;
    MemoryRegion *ram, *option_rom_mr;
1331
    MemoryRegion *ram_below_4g, *ram_above_4g;
L
Laszlo Ersek 已提交
1332
    FWCfgState *fw_cfg;
1333
    MachineState *machine = MACHINE(pcms);
1334
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1335

1336 1337
    assert(machine->ram_size == pcms->below_4g_mem_size +
                                pcms->above_4g_mem_size);
1338 1339

    linux_boot = (machine->kernel_filename != NULL);
B
bellard 已提交
1340

1341
    /* Allocate RAM.  We allocate it as a single memory region and use
D
Dong Xu Wang 已提交
1342
     * aliases to address portions of it, mostly for backwards compatibility
1343 1344
     * with older qemus that used qemu_ram_alloc().
     */
1345
    ram = g_malloc(sizeof(*ram));
1346 1347
    memory_region_allocate_system_memory(ram, NULL, "pc.ram",
                                         machine->ram_size);
A
Avi Kivity 已提交
1348
    *ram_memory = ram;
1349
    ram_below_4g = g_malloc(sizeof(*ram_below_4g));
1350
    memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
1351
                             0, pcms->below_4g_mem_size);
1352
    memory_region_add_subregion(system_memory, 0, ram_below_4g);
1353 1354
    e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
    if (pcms->above_4g_mem_size > 0) {
1355
        ram_above_4g = g_malloc(sizeof(*ram_above_4g));
1356
        memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
1357 1358
                                 pcms->below_4g_mem_size,
                                 pcms->above_4g_mem_size);
1359 1360
        memory_region_add_subregion(system_memory, 0x100000000ULL,
                                    ram_above_4g);
1361
        e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
1362
    }
1363

1364
    if (!pcmc->has_reserved_memory &&
1365
        (machine->ram_slots ||
1366
         (machine->maxram_size > machine->ram_size))) {
1367 1368 1369 1370 1371 1372 1373
        MachineClass *mc = MACHINE_GET_CLASS(machine);

        error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
                     mc->name);
        exit(EXIT_FAILURE);
    }

1374 1375 1376
    /* always allocate the device memory information */
    machine->device_memory = g_malloc0(sizeof(*machine->device_memory));

1377
    /* initialize device memory address space */
1378
    if (pcmc->has_reserved_memory &&
1379
        (machine->ram_size < machine->maxram_size)) {
1380
        ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
1381

1382 1383 1384 1385 1386 1387
        if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
            error_report("unsupported amount of memory slots: %"PRIu64,
                         machine->ram_slots);
            exit(EXIT_FAILURE);
        }

1388 1389 1390 1391 1392 1393 1394
        if (QEMU_ALIGN_UP(machine->maxram_size,
                          TARGET_PAGE_SIZE) != machine->maxram_size) {
            error_report("maximum memory size must by aligned to multiple of "
                         "%d bytes", TARGET_PAGE_SIZE);
            exit(EXIT_FAILURE);
        }

1395
        machine->device_memory->base =
1396
            ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1 * GiB);
1397

1398
        if (pcmc->enforce_aligned_dimm) {
1399
            /* size device region assuming 1G page max alignment per slot */
1400
            device_mem_size += (1 * GiB) * machine->ram_slots;
1401 1402
        }

1403 1404
        if ((machine->device_memory->base + device_mem_size) <
            device_mem_size) {
1405 1406 1407 1408 1409
            error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
                         machine->maxram_size);
            exit(EXIT_FAILURE);
        }

1410
        memory_region_init(&machine->device_memory->mr, OBJECT(pcms),
1411
                           "device-memory", device_mem_size);
1412 1413
        memory_region_add_subregion(system_memory, machine->device_memory->base,
                                    &machine->device_memory->mr);
1414
    }
1415 1416

    /* Initialize PC system firmware */
1417
    pc_system_firmware_init(rom_memory, !pcmc->pci_enabled);
1418

1419
    option_rom_mr = g_malloc(sizeof(*option_rom_mr));
1420
    memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
1421
                           &error_fatal);
1422 1423 1424
    if (pcmc->pci_enabled) {
        memory_region_set_readonly(option_rom_mr, true);
    }
1425
    memory_region_add_subregion_overlap(rom_memory,
1426 1427 1428
                                        PC_ROM_MIN_VGA,
                                        option_rom_mr,
                                        1);
1429

1430
    fw_cfg = bochs_bios_init(&address_space_memory, pcms);
M
Marc Marí 已提交
1431

G
Gerd Hoffmann 已提交
1432
    rom_set_fw(fw_cfg);
A
Alexander Graf 已提交
1433

1434
    if (pcmc->has_reserved_memory && machine->device_memory->base) {
1435
        uint64_t *val = g_malloc(sizeof(*val));
1436
        PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1437
        uint64_t res_mem_end = machine->device_memory->base;
1438 1439

        if (!pcmc->broken_reserved_end) {
1440
            res_mem_end += memory_region_size(&machine->device_memory->mr);
1441
        }
1442
        *val = cpu_to_le64(ROUND_UP(res_mem_end, 1 * GiB));
1443 1444 1445
        fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
    }

1446
    if (linux_boot) {
1447
        load_linux(pcms, fw_cfg);
1448 1449 1450
    }

    for (i = 0; i < nb_option_roms; i++) {
G
Gleb Natapov 已提交
1451
        rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1452
    }
1453
    pcms->fw_cfg = fw_cfg;
1454 1455 1456

    /* Init default IOAPIC address space */
    pcms->ioapic_as = &address_space_memory;
1457 1458
}

1459 1460 1461 1462 1463 1464 1465 1466
/*
 * The 64bit pci hole starts after "above 4G RAM" and
 * potentially the space reserved for memory hotplug.
 */
uint64_t pc_pci_hole64_start(void)
{
    PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1467
    MachineState *ms = MACHINE(pcms);
1468 1469
    uint64_t hole64_start = 0;

1470 1471
    if (pcmc->has_reserved_memory && ms->device_memory->base) {
        hole64_start = ms->device_memory->base;
1472
        if (!pcmc->broken_reserved_end) {
1473
            hole64_start += memory_region_size(&ms->device_memory->mr);
1474 1475 1476 1477 1478
        }
    } else {
        hole64_start = 0x100000000ULL + pcms->above_4g_mem_size;
    }

1479
    return ROUND_UP(hole64_start, 1 * GiB);
1480 1481
}

1482
qemu_irq pc_allocate_cpu_irq(void)
1483
{
1484
    return qemu_allocate_irq(pic_irq_request, NULL, 0);
1485 1486
}

1487
DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
1488
{
1489 1490
    DeviceState *dev = NULL;

G
Gerd Hoffmann 已提交
1491
    rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA);
1492 1493 1494 1495 1496
    if (pci_bus) {
        PCIDevice *pcidev = pci_vga_init(pci_bus);
        dev = pcidev ? &pcidev->qdev : NULL;
    } else if (isa_bus) {
        ISADevice *isadev = isa_vga_init(isa_bus);
A
Andreas Färber 已提交
1497
        dev = isadev ? DEVICE(isadev) : NULL;
1498
    }
G
Gerd Hoffmann 已提交
1499
    rom_reset_order_override();
1500
    return dev;
1501 1502
}

J
Julien Grall 已提交
1503 1504
static const MemoryRegionOps ioport80_io_ops = {
    .write = ioport80_write,
1505
    .read = ioport80_read,
J
Julien Grall 已提交
1506 1507 1508 1509 1510 1511 1512 1513 1514
    .endianness = DEVICE_NATIVE_ENDIAN,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
};

static const MemoryRegionOps ioportF0_io_ops = {
    .write = ioportF0_write,
1515
    .read = ioportF0_read,
J
Julien Grall 已提交
1516 1517 1518 1519 1520 1521 1522
    .endianness = DEVICE_NATIVE_ENDIAN,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
};

1523 1524 1525 1526 1527 1528 1529
static void pc_superio_init(ISABus *isa_bus, bool create_fdctrl, bool no_vmport)
{
    int i;
    DriveInfo *fd[MAX_FD];
    qemu_irq *a20_line;
    ISADevice *i8042, *port92, *vmmouse;

1530
    serial_hds_isa_init(isa_bus, 0, MAX_ISA_SERIAL_PORTS);
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
    parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);

    for (i = 0; i < MAX_FD; i++) {
        fd[i] = drive_get(IF_FLOPPY, 0, i);
        create_fdctrl |= !!fd[i];
    }
    if (create_fdctrl) {
        fdctrl_init_isa(isa_bus, fd);
    }

    i8042 = isa_create_simple(isa_bus, "i8042");
    if (!no_vmport) {
        vmport_init(isa_bus);
        vmmouse = isa_try_create(isa_bus, "vmmouse");
    } else {
        vmmouse = NULL;
    }
    if (vmmouse) {
        DeviceState *dev = DEVICE(vmmouse);
        qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
        qdev_init_nofail(dev);
    }
    port92 = isa_create_simple(isa_bus, "port92");

    a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
    i8042_setup_a20_line(i8042, a20_line[0]);
    port92_init(port92, a20_line[1]);
    g_free(a20_line);
}

1561
void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1562
                          ISADevice **rtc_state,
1563
                          bool create_fdctrl,
1564
                          bool no_vmport,
C
Chao Peng 已提交
1565
                          bool has_pit,
1566
                          uint32_t hpet_irqs)
1567 1568
{
    int i;
1569 1570 1571
    DeviceState *hpet = NULL;
    int pit_isa_irq = 0;
    qemu_irq pit_alt_irq = NULL;
1572
    qemu_irq rtc_irq = NULL;
1573
    ISADevice *pit = NULL;
J
Julien Grall 已提交
1574 1575
    MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
    MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
1576

1577
    memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
J
Julien Grall 已提交
1578
    memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
1579

1580
    memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
J
Julien Grall 已提交
1581
    memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
1582

1583 1584 1585 1586 1587 1588 1589
    /*
     * Check if an HPET shall be created.
     *
     * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
     * when the HPET wants to take over. Thus we have to disable the latter.
     */
    if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
1590
        /* In order to set property, here not using sysbus_try_create_simple */
M
Michael S. Tsirkin 已提交
1591
        hpet = qdev_try_create(NULL, TYPE_HPET);
B
Blue Swirl 已提交
1592
        if (hpet) {
1593 1594 1595 1596
            /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
             * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
             * IRQ8 and IRQ2.
             */
1597
            uint8_t compat = object_property_get_uint(OBJECT(hpet),
1598 1599 1600 1601 1602 1603 1604
                    HPET_INTCAP, NULL);
            if (!compat) {
                qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
            }
            qdev_init_nofail(hpet);
            sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);

J
Jan Kiszka 已提交
1605
            for (i = 0; i < GSI_NUM_PINS; i++) {
1606
                sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
B
Blue Swirl 已提交
1607
            }
1608 1609 1610
            pit_isa_irq = -1;
            pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
            rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
J
Jan Kiszka 已提交
1611
        }
1612
    }
1613
    *rtc_state = mc146818_rtc_init(isa_bus, 2000, rtc_irq);
1614 1615 1616

    qemu_register_boot_set(pc_boot_set, *rtc_state);

C
Chao Peng 已提交
1617
    if (!xen_enabled() && has_pit) {
1618
        if (kvm_pit_in_kernel()) {
1619 1620
            pit = kvm_pit_init(isa_bus, 0x40);
        } else {
1621
            pit = i8254_pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1622 1623 1624
        }
        if (hpet) {
            /* connect PIT to output control line of the HPET */
A
Andreas Färber 已提交
1625
            qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
1626 1627
        }
        pcspk_init(isa_bus, pit);
1628
    }
1629

1630
    i8257_dma_init(isa_bus, 0);
1631

1632 1633
    /* Super I/O */
    pc_superio_init(isa_bus, create_fdctrl, no_vmport);
1634 1635
}

1636
void pc_nic_init(PCMachineClass *pcmc, ISABus *isa_bus, PCIBus *pci_bus)
1637 1638 1639
{
    int i;

G
Gerd Hoffmann 已提交
1640
    rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC);
1641 1642
    for (i = 0; i < nb_nics; i++) {
        NICInfo *nd = &nd_table[i];
1643
        const char *model = nd->model ? nd->model : pcmc->default_nic_model;
1644

1645
        if (g_str_equal(model, "ne2k_isa")) {
1646 1647
            pc_init_ne2k_isa(isa_bus, nd);
        } else {
1648
            pci_nic_init_nofail(nd, pci_bus, model, NULL);
1649 1650
        }
    }
G
Gerd Hoffmann 已提交
1651
    rom_reset_order_override();
1652 1653
}

1654 1655 1656 1657 1658 1659
void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
{
    DeviceState *dev;
    SysBusDevice *d;
    unsigned int i;

1660
    if (kvm_ioapic_in_kernel()) {
1661 1662 1663 1664 1665 1666 1667 1668 1669
        dev = qdev_create(NULL, "kvm-ioapic");
    } else {
        dev = qdev_create(NULL, "ioapic");
    }
    if (parent_name) {
        object_property_add_child(object_resolve_path(parent_name, NULL),
                                  "ioapic", OBJECT(dev), NULL);
    }
    qdev_init_nofail(dev);
1670
    d = SYS_BUS_DEVICE(dev);
1671
    sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
1672 1673 1674 1675 1676

    for (i = 0; i < IOAPIC_NUM_PINS; i++) {
        gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
    }
}
1677

1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
static void pc_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
                               Error **errp)
{
    const PCMachineState *pcms = PC_MACHINE(hotplug_dev);
    const bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);

    /*
     * When -no-acpi is used with Q35 machine type, no ACPI is built,
     * but pcms->acpi_dev is still created. Check !acpi_enabled in
     * addition to cover this case.
     */
    if (!pcms->acpi_dev || !acpi_enabled) {
        error_setg(errp,
                   "memory hotplug is not enabled: missing acpi device or acpi disabled");
        return;
    }

    if (is_nvdimm && !pcms->acpi_nvdimm_state.is_enabled) {
        error_setg(errp, "nvdimm is not enabled: missing 'nvdimm' in '-M'");
        return;
    }
}

1701 1702
static void pc_memory_plug(HotplugHandler *hotplug_dev,
                           DeviceState *dev, Error **errp)
1703
{
1704
    HotplugHandlerClass *hhc;
1705 1706
    Error *local_err = NULL;
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1707
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1708 1709
    PCDIMMDevice *dimm = PC_DIMM(dev);
    PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1710
    MemoryRegion *mr = ddc->get_memory_region(dimm, &error_abort);
1711
    uint64_t align = TARGET_PAGE_SIZE;
1712
    bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
1713

1714
    if (memory_region_get_alignment(mr) && pcmc->enforce_aligned_dimm) {
1715 1716 1717
        align = memory_region_get_alignment(mr);
    }

1718
    pc_dimm_plug(dev, MACHINE(pcms), align, &local_err);
1719
    if (local_err) {
1720 1721 1722
        goto out;
    }

1723
    if (is_nvdimm) {
1724
        nvdimm_plug(&pcms->acpi_nvdimm_state);
1725 1726
    }

1727
    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1728
    hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
1729 1730 1731 1732
out:
    error_propagate(errp, local_err);
}

1733 1734
static void pc_memory_unplug_request(HotplugHandler *hotplug_dev,
                                     DeviceState *dev, Error **errp)
1735 1736 1737 1738 1739
{
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

1740 1741 1742 1743 1744 1745
    /*
     * When -no-acpi is used with Q35 machine type, no ACPI is built,
     * but pcms->acpi_dev is still created. Check !acpi_enabled in
     * addition to cover this case.
     */
    if (!pcms->acpi_dev || !acpi_enabled) {
1746
        error_setg(&local_err,
1747
                   "memory hotplug is not enabled: missing acpi device or acpi disabled");
1748 1749 1750
        goto out;
    }

1751 1752 1753 1754 1755 1756
    if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
        error_setg(&local_err,
                   "nvdimm device hot unplug is not supported yet.");
        goto out;
    }

1757 1758 1759 1760 1761 1762 1763
    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
    hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);

out:
    error_propagate(errp, local_err);
}

1764 1765
static void pc_memory_unplug(HotplugHandler *hotplug_dev,
                             DeviceState *dev, Error **errp)
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
{
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;

    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
    hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);

    if (local_err) {
        goto out;
    }

1778
    pc_dimm_unplug(dev, MACHINE(pcms));
1779 1780 1781 1782 1783 1784
    object_unparent(OBJECT(dev));

 out:
    error_propagate(errp, local_err);
}

1785 1786 1787 1788 1789 1790 1791 1792
static int pc_apic_cmp(const void *a, const void *b)
{
   CPUArchId *apic_a = (CPUArchId *)a;
   CPUArchId *apic_b = (CPUArchId *)b;

   return apic_a->arch_id - apic_b->arch_id;
}

1793
/* returns pointer to CPUArchId descriptor that matches CPU's apic_id
1794
 * in ms->possible_cpus->cpus, if ms->possible_cpus->cpus has no
S
Stefan Weil 已提交
1795
 * entry corresponding to CPU's apic_id returns NULL.
1796
 */
1797
static CPUArchId *pc_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
1798 1799 1800
{
    CPUArchId apic_id, *found_cpu;

1801
    apic_id.arch_id = id;
1802 1803
    found_cpu = bsearch(&apic_id, ms->possible_cpus->cpus,
        ms->possible_cpus->len, sizeof(*ms->possible_cpus->cpus),
1804 1805
        pc_apic_cmp);
    if (found_cpu && idx) {
1806
        *idx = found_cpu - ms->possible_cpus->cpus;
1807 1808 1809 1810
    }
    return found_cpu;
}

1811 1812 1813
static void pc_cpu_plug(HotplugHandler *hotplug_dev,
                        DeviceState *dev, Error **errp)
{
1814
    CPUArchId *found_cpu;
1815 1816
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;
1817
    X86CPU *cpu = X86_CPU(dev);
1818 1819
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

1820 1821 1822 1823 1824 1825
    if (pcms->acpi_dev) {
        hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
        hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
        if (local_err) {
            goto out;
        }
1826 1827
    }

1828 1829
    /* increment the number of CPUs */
    pcms->boot_cpus++;
1830
    if (pcms->rtc) {
1831
        rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
1832 1833
    }
    if (pcms->fw_cfg) {
1834
        fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
G
Gu Zheng 已提交
1835 1836
    }

1837
    found_cpu = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, NULL);
1838
    found_cpu->cpu = OBJECT(dev);
1839 1840 1841
out:
    error_propagate(errp, local_err);
}
1842 1843 1844
static void pc_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
                                     DeviceState *dev, Error **errp)
{
I
Igor Mammedov 已提交
1845
    int idx = -1;
1846 1847
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;
1848
    X86CPU *cpu = X86_CPU(dev);
1849 1850
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

1851 1852 1853 1854 1855
    if (!pcms->acpi_dev) {
        error_setg(&local_err, "CPU hot unplug not supported without ACPI");
        goto out;
    }

1856
    pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, &idx);
I
Igor Mammedov 已提交
1857 1858 1859 1860 1861 1862
    assert(idx != -1);
    if (idx == 0) {
        error_setg(&local_err, "Boot CPU is unpluggable");
        goto out;
    }

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
    hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);

    if (local_err) {
        goto out;
    }

 out:
    error_propagate(errp, local_err);

}

static void pc_cpu_unplug_cb(HotplugHandler *hotplug_dev,
                             DeviceState *dev, Error **errp)
{
1878
    CPUArchId *found_cpu;
1879 1880
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;
1881
    X86CPU *cpu = X86_CPU(dev);
1882 1883 1884 1885 1886 1887 1888 1889 1890
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
    hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);

    if (local_err) {
        goto out;
    }

1891
    found_cpu = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, NULL);
1892 1893
    found_cpu->cpu = NULL;
    object_unparent(OBJECT(dev));
1894

1895 1896 1897 1898 1899
    /* decrement the number of CPUs */
    pcms->boot_cpus--;
    /* Update the number of CPUs in CMOS */
    rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
    fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
1900 1901 1902
 out:
    error_propagate(errp, local_err);
}
1903

1904 1905 1906 1907
static void pc_cpu_pre_plug(HotplugHandler *hotplug_dev,
                            DeviceState *dev, Error **errp)
{
    int idx;
1908
    CPUState *cs;
1909
    CPUArchId *cpu_slot;
1910
    X86CPUTopoInfo topo;
1911
    X86CPU *cpu = X86_CPU(dev);
1912
    MachineState *ms = MACHINE(hotplug_dev);
1913 1914
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

1915 1916 1917 1918 1919 1920
    if(!object_dynamic_cast(OBJECT(cpu), ms->cpu_type)) {
        error_setg(errp, "Invalid CPU type, expected cpu type: '%s'",
                   ms->cpu_type);
        return;
    }

1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
    /* if APIC ID is not set, set it based on socket/core/thread properties */
    if (cpu->apic_id == UNASSIGNED_APIC_ID) {
        int max_socket = (max_cpus - 1) / smp_threads / smp_cores;

        if (cpu->socket_id < 0) {
            error_setg(errp, "CPU socket-id is not set");
            return;
        } else if (cpu->socket_id > max_socket) {
            error_setg(errp, "Invalid CPU socket-id: %u must be in range 0:%u",
                       cpu->socket_id, max_socket);
            return;
        }
        if (cpu->core_id < 0) {
            error_setg(errp, "CPU core-id is not set");
            return;
        } else if (cpu->core_id > (smp_cores - 1)) {
            error_setg(errp, "Invalid CPU core-id: %u must be in range 0:%u",
                       cpu->core_id, smp_cores - 1);
            return;
        }
        if (cpu->thread_id < 0) {
            error_setg(errp, "CPU thread-id is not set");
            return;
        } else if (cpu->thread_id > (smp_threads - 1)) {
            error_setg(errp, "Invalid CPU thread-id: %u must be in range 0:%u",
                       cpu->thread_id, smp_threads - 1);
            return;
        }

        topo.pkg_id = cpu->socket_id;
        topo.core_id = cpu->core_id;
        topo.smt_id = cpu->thread_id;
        cpu->apic_id = apicid_from_topo_ids(smp_cores, smp_threads, &topo);
    }

1956
    cpu_slot = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, &idx);
1957
    if (!cpu_slot) {
1958 1959
        MachineState *ms = MACHINE(pcms);

1960 1961 1962 1963
        x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
        error_setg(errp, "Invalid CPU [socket: %u, core: %u, thread: %u] with"
                  " APIC ID %" PRIu32 ", valid index range 0:%d",
                   topo.pkg_id, topo.core_id, topo.smt_id, cpu->apic_id,
1964
                   ms->possible_cpus->len - 1);
1965 1966 1967 1968 1969 1970 1971 1972
        return;
    }

    if (cpu_slot->cpu) {
        error_setg(errp, "CPU[%d] with APIC ID %" PRIu32 " exists",
                   idx, cpu->apic_id);
        return;
    }
1973 1974

    /* if 'address' properties socket-id/core-id/thread-id are not set, set them
1975
     * so that machine_query_hotpluggable_cpus would show correct values
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
     */
    /* TODO: move socket_id/core_id/thread_id checks into x86_cpu_realizefn()
     * once -smp refactoring is complete and there will be CPU private
     * CPUState::nr_cores and CPUState::nr_threads fields instead of globals */
    x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
    if (cpu->socket_id != -1 && cpu->socket_id != topo.pkg_id) {
        error_setg(errp, "property socket-id: %u doesn't match set apic-id:"
            " 0x%x (socket-id: %u)", cpu->socket_id, cpu->apic_id, topo.pkg_id);
        return;
    }
    cpu->socket_id = topo.pkg_id;

    if (cpu->core_id != -1 && cpu->core_id != topo.core_id) {
        error_setg(errp, "property core-id: %u doesn't match set apic-id:"
            " 0x%x (core-id: %u)", cpu->core_id, cpu->apic_id, topo.core_id);
        return;
    }
    cpu->core_id = topo.core_id;

    if (cpu->thread_id != -1 && cpu->thread_id != topo.smt_id) {
        error_setg(errp, "property thread-id: %u doesn't match set apic-id:"
            " 0x%x (thread-id: %u)", cpu->thread_id, cpu->apic_id, topo.smt_id);
        return;
    }
    cpu->thread_id = topo.smt_id;
2001

2002 2003 2004 2005 2006
    if (cpu->hyperv_vpindex && !kvm_hv_vpindex_settable()) {
        error_setg(errp, "kernel doesn't allow setting HyperV VP_INDEX");
        return;
    }

2007 2008
    cs = CPU(cpu);
    cs->cpu_index = idx;
I
Igor Mammedov 已提交
2009

2010
    numa_cpu_pre_plug(cpu_slot, dev, errp);
2011 2012 2013 2014 2015
}

static void pc_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
                                          DeviceState *dev, Error **errp)
{
2016 2017 2018
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        pc_memory_pre_plug(hotplug_dev, dev, errp);
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2019 2020 2021 2022
        pc_cpu_pre_plug(hotplug_dev, dev, errp);
    }
}

2023 2024 2025 2026
static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
                                      DeviceState *dev, Error **errp)
{
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2027
        pc_memory_plug(hotplug_dev, dev, errp);
2028 2029
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
        pc_cpu_plug(hotplug_dev, dev, errp);
2030 2031 2032
    }
}

2033 2034 2035
static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
                                                DeviceState *dev, Error **errp)
{
2036
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2037
        pc_memory_unplug_request(hotplug_dev, dev, errp);
2038 2039
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
        pc_cpu_unplug_request_cb(hotplug_dev, dev, errp);
2040 2041 2042 2043
    } else {
        error_setg(errp, "acpi: device unplug request for not supported device"
                   " type: %s", object_get_typename(OBJECT(dev)));
    }
2044 2045
}

2046 2047 2048
static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
                                        DeviceState *dev, Error **errp)
{
2049
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2050
        pc_memory_unplug(hotplug_dev, dev, errp);
2051 2052
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
        pc_cpu_unplug_cb(hotplug_dev, dev, errp);
2053 2054 2055 2056
    } else {
        error_setg(errp, "acpi: device unplug for not supported device"
                   " type: %s", object_get_typename(OBJECT(dev)));
    }
2057 2058
}

2059 2060 2061
static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
                                             DeviceState *dev)
{
2062 2063
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
        object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2064 2065 2066
        return HOTPLUG_HANDLER(machine);
    }

2067
    return NULL;
2068 2069
}

2070
static void
2071 2072 2073
pc_machine_get_device_memory_region_size(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
2074
{
2075 2076
    MachineState *ms = MACHINE(obj);
    int64_t value = memory_region_size(&ms->device_memory->mr);
2077

2078
    visit_type_int(v, name, &value, errp);
2079 2080
}

2081
static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
2082 2083
                                            const char *name, void *opaque,
                                            Error **errp)
2084 2085 2086 2087
{
    PCMachineState *pcms = PC_MACHINE(obj);
    uint64_t value = pcms->max_ram_below_4g;

2088
    visit_type_size(v, name, &value, errp);
2089 2090 2091
}

static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
2092 2093
                                            const char *name, void *opaque,
                                            Error **errp)
2094 2095 2096 2097 2098
{
    PCMachineState *pcms = PC_MACHINE(obj);
    Error *error = NULL;
    uint64_t value;

2099
    visit_type_size(v, name, &value, &error);
2100 2101 2102 2103
    if (error) {
        error_propagate(errp, error);
        return;
    }
2104
    if (value > 4 * GiB) {
E
Eric Blake 已提交
2105 2106 2107
        error_setg(&error,
                   "Machine option 'max-ram-below-4g=%"PRIu64
                   "' expects size less than or equal to 4G", value);
2108 2109 2110 2111
        error_propagate(errp, error);
        return;
    }

2112
    if (value < 1 * MiB) {
2113 2114
        warn_report("Only %" PRIu64 " bytes of RAM below the 4GiB boundary,"
                    "BIOS may not work with less than 1MiB", value);
2115 2116 2117 2118 2119
    }

    pcms->max_ram_below_4g = value;
}

2120 2121
static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
2122 2123
{
    PCMachineState *pcms = PC_MACHINE(obj);
2124
    OnOffAuto vmport = pcms->vmport;
2125

2126
    visit_type_OnOffAuto(v, name, &vmport, errp);
2127 2128
}

2129 2130
static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
2131 2132 2133
{
    PCMachineState *pcms = PC_MACHINE(obj);

2134
    visit_type_OnOffAuto(v, name, &pcms->vmport, errp);
2135 2136
}

P
Paolo Bonzini 已提交
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
bool pc_machine_is_smm_enabled(PCMachineState *pcms)
{
    bool smm_available = false;

    if (pcms->smm == ON_OFF_AUTO_OFF) {
        return false;
    }

    if (tcg_enabled() || qtest_enabled()) {
        smm_available = true;
    } else if (kvm_enabled()) {
        smm_available = kvm_has_smm();
    }

    if (smm_available) {
        return true;
    }

    if (pcms->smm == ON_OFF_AUTO_ON) {
        error_report("System Management Mode not supported by this hypervisor.");
        exit(1);
    }
    return false;
}

2162 2163
static void pc_machine_get_smm(Object *obj, Visitor *v, const char *name,
                               void *opaque, Error **errp)
P
Paolo Bonzini 已提交
2164 2165 2166 2167
{
    PCMachineState *pcms = PC_MACHINE(obj);
    OnOffAuto smm = pcms->smm;

2168
    visit_type_OnOffAuto(v, name, &smm, errp);
P
Paolo Bonzini 已提交
2169 2170
}

2171 2172
static void pc_machine_set_smm(Object *obj, Visitor *v, const char *name,
                               void *opaque, Error **errp)
P
Paolo Bonzini 已提交
2173 2174 2175
{
    PCMachineState *pcms = PC_MACHINE(obj);

2176
    visit_type_OnOffAuto(v, name, &pcms->smm, errp);
P
Paolo Bonzini 已提交
2177 2178
}

2179 2180 2181 2182
static bool pc_machine_get_nvdimm(Object *obj, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

2183
    return pcms->acpi_nvdimm_state.is_enabled;
2184 2185 2186 2187 2188 2189
}

static void pc_machine_set_nvdimm(Object *obj, bool value, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

2190
    pcms->acpi_nvdimm_state.is_enabled = value;
2191 2192
}

2193
static char *pc_machine_get_nvdimm_persistence(Object *obj, Error **errp)
2194 2195 2196
{
    PCMachineState *pcms = PC_MACHINE(obj);

2197
    return g_strdup(pcms->acpi_nvdimm_state.persistence_string);
2198 2199
}

2200
static void pc_machine_set_nvdimm_persistence(Object *obj, const char *value,
2201 2202 2203
                                               Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);
2204 2205 2206 2207 2208 2209 2210 2211 2212
    AcpiNVDIMMState *nvdimm_state = &pcms->acpi_nvdimm_state;

    if (strcmp(value, "cpu") == 0)
        nvdimm_state->persistence = 3;
    else if (strcmp(value, "mem-ctrl") == 0)
        nvdimm_state->persistence = 2;
    else {
        error_report("-machine nvdimm-persistence=%s: unsupported option", value);
        exit(EXIT_FAILURE);
2213 2214
    }

2215 2216
    g_free(nvdimm_state->persistence_string);
    nvdimm_state->persistence_string = g_strdup(value);
2217 2218
}

C
Chao Peng 已提交
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
static bool pc_machine_get_smbus(Object *obj, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    return pcms->smbus;
}

static void pc_machine_set_smbus(Object *obj, bool value, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    pcms->smbus = value;
}

C
Chao Peng 已提交
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
static bool pc_machine_get_sata(Object *obj, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    return pcms->sata;
}

static void pc_machine_set_sata(Object *obj, bool value, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    pcms->sata = value;
}

C
Chao Peng 已提交
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
static bool pc_machine_get_pit(Object *obj, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    return pcms->pit;
}

static void pc_machine_set_pit(Object *obj, bool value, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    pcms->pit = value;
}

2261 2262
static void pc_machine_initfn(Object *obj)
{
2263 2264
    PCMachineState *pcms = PC_MACHINE(obj);

G
Gerd Hoffmann 已提交
2265
    pcms->max_ram_below_4g = 0; /* use default */
P
Paolo Bonzini 已提交
2266
    pcms->smm = ON_OFF_AUTO_AUTO;
2267
    pcms->vmport = ON_OFF_AUTO_AUTO;
2268
    /* nvdimm is disabled on default. */
2269
    pcms->acpi_nvdimm_state.is_enabled = false;
2270 2271
    /* acpi build is enabled by default if machine supports it */
    pcms->acpi_build_enabled = PC_MACHINE_GET_CLASS(pcms)->has_acpi_build;
C
Chao Peng 已提交
2272
    pcms->smbus = true;
C
Chao Peng 已提交
2273
    pcms->sata = true;
C
Chao Peng 已提交
2274
    pcms->pit = true;
2275 2276
}

2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
static void pc_machine_reset(void)
{
    CPUState *cs;
    X86CPU *cpu;

    qemu_devices_reset();

    /* Reset APIC after devices have been reset to cancel
     * any changes that qemu_devices_reset() might have done.
     */
    CPU_FOREACH(cs) {
        cpu = X86_CPU(cs);

        if (cpu->apic_state) {
            device_reset(cpu->apic_state);
        }
    }
}

2296 2297
static CpuInstanceProperties
pc_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
2298
{
2299 2300 2301 2302 2303
    MachineClass *mc = MACHINE_GET_CLASS(ms);
    const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);

    assert(cpu_index < possible_cpus->len);
    return possible_cpus->cpus[cpu_index].props;
2304 2305
}

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
static int64_t pc_get_default_cpu_node_id(const MachineState *ms, int idx)
{
   X86CPUTopoInfo topo;

   assert(idx < ms->possible_cpus->len);
   x86_topo_ids_from_apicid(ms->possible_cpus->cpus[idx].arch_id,
                            smp_cores, smp_threads, &topo);
   return topo.pkg_id % nb_numa_nodes;
}

2316
static const CPUArchIdList *pc_possible_cpu_arch_ids(MachineState *ms)
2317
{
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
    int i;

    if (ms->possible_cpus) {
        /*
         * make sure that max_cpus hasn't changed since the first use, i.e.
         * -smp hasn't been parsed after it
        */
        assert(ms->possible_cpus->len == max_cpus);
        return ms->possible_cpus;
    }

    ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
                                  sizeof(CPUArchId) * max_cpus);
    ms->possible_cpus->len = max_cpus;
    for (i = 0; i < ms->possible_cpus->len; i++) {
2333 2334
        X86CPUTopoInfo topo;

2335
        ms->possible_cpus->cpus[i].type = ms->cpu_type;
2336
        ms->possible_cpus->cpus[i].vcpus_count = 1;
2337
        ms->possible_cpus->cpus[i].arch_id = x86_cpu_apic_id_from_index(i);
2338 2339 2340 2341 2342 2343 2344 2345
        x86_topo_ids_from_apicid(ms->possible_cpus->cpus[i].arch_id,
                                 smp_cores, smp_threads, &topo);
        ms->possible_cpus->cpus[i].props.has_socket_id = true;
        ms->possible_cpus->cpus[i].props.socket_id = topo.pkg_id;
        ms->possible_cpus->cpus[i].props.has_core_id = true;
        ms->possible_cpus->cpus[i].props.core_id = topo.core_id;
        ms->possible_cpus->cpus[i].props.has_thread_id = true;
        ms->possible_cpus->cpus[i].props.thread_id = topo.smt_id;
2346 2347
    }
    return ms->possible_cpus;
2348 2349
}

2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
static void x86_nmi(NMIState *n, int cpu_index, Error **errp)
{
    /* cpu index isn't used */
    CPUState *cs;

    CPU_FOREACH(cs) {
        X86CPU *cpu = X86_CPU(cs);

        if (!cpu->apic_state) {
            cpu_interrupt(cs, CPU_INTERRUPT_NMI);
        } else {
            apic_deliver_nmi(cpu->apic_state);
        }
    }
}

2366 2367 2368 2369 2370
static void pc_machine_class_init(ObjectClass *oc, void *data)
{
    MachineClass *mc = MACHINE_CLASS(oc);
    PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
    HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
2371
    NMIClass *nc = NMI_CLASS(oc);
2372

2373 2374 2375 2376 2377 2378 2379 2380
    pcmc->pci_enabled = true;
    pcmc->has_acpi_build = true;
    pcmc->rsdp_in_ram = true;
    pcmc->smbios_defaults = true;
    pcmc->smbios_uuid_encoded = true;
    pcmc->gigabyte_align = true;
    pcmc->has_reserved_memory = true;
    pcmc->kvmclock_enabled = true;
2381
    pcmc->enforce_aligned_dimm = true;
2382 2383 2384
    /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
     * to be used at the moment, 32K should be enough for a while.  */
    pcmc->acpi_data_size = 0x20000 + 0x8000;
2385
    pcmc->save_tsc_khz = true;
2386
    pcmc->linuxboot_dma_enabled = true;
2387
    assert(!mc->get_hotplug_handler);
2388
    mc->get_hotplug_handler = pc_get_hotpug_handler;
2389
    mc->cpu_index_to_instance_props = pc_cpu_index_to_props;
2390
    mc->get_default_cpu_node_id = pc_get_default_cpu_node_id;
2391
    mc->possible_cpu_arch_ids = pc_possible_cpu_arch_ids;
2392
    mc->auto_enable_numa_with_memhp = true;
2393
    mc->has_hotpluggable_cpus = true;
2394
    mc->default_boot_order = "cad";
2395
    mc->hot_add_cpu = pc_hot_add_cpu;
2396
    mc->block_default_type = IF_IDE;
2397
    mc->max_cpus = 255;
2398
    mc->reset = pc_machine_reset;
2399
    hc->pre_plug = pc_machine_device_pre_plug_cb;
2400
    hc->plug = pc_machine_device_plug_cb;
2401
    hc->unplug_request = pc_machine_device_unplug_request_cb;
2402
    hc->unplug = pc_machine_device_unplug_cb;
2403
    nc->nmi_monitor_handler = x86_nmi;
2404
    mc->default_cpu_type = TARGET_DEFAULT_CPU_TYPE;
2405

2406 2407
    object_class_property_add(oc, PC_MACHINE_DEVMEM_REGION_SIZE, "int",
        pc_machine_get_device_memory_region_size, NULL,
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
        NULL, NULL, &error_abort);

    object_class_property_add(oc, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
        pc_machine_get_max_ram_below_4g, pc_machine_set_max_ram_below_4g,
        NULL, NULL, &error_abort);

    object_class_property_set_description(oc, PC_MACHINE_MAX_RAM_BELOW_4G,
        "Maximum ram below the 4G boundary (32bit boundary)", &error_abort);

    object_class_property_add(oc, PC_MACHINE_SMM, "OnOffAuto",
        pc_machine_get_smm, pc_machine_set_smm,
        NULL, NULL, &error_abort);
    object_class_property_set_description(oc, PC_MACHINE_SMM,
        "Enable SMM (pc & q35)", &error_abort);

    object_class_property_add(oc, PC_MACHINE_VMPORT, "OnOffAuto",
        pc_machine_get_vmport, pc_machine_set_vmport,
        NULL, NULL, &error_abort);
    object_class_property_set_description(oc, PC_MACHINE_VMPORT,
        "Enable vmport (pc & q35)", &error_abort);

    object_class_property_add_bool(oc, PC_MACHINE_NVDIMM,
        pc_machine_get_nvdimm, pc_machine_set_nvdimm, &error_abort);
C
Chao Peng 已提交
2431

2432 2433 2434
    object_class_property_add_str(oc, PC_MACHINE_NVDIMM_PERSIST,
        pc_machine_get_nvdimm_persistence,
        pc_machine_set_nvdimm_persistence, &error_abort);
2435

C
Chao Peng 已提交
2436 2437
    object_class_property_add_bool(oc, PC_MACHINE_SMBUS,
        pc_machine_get_smbus, pc_machine_set_smbus, &error_abort);
C
Chao Peng 已提交
2438 2439 2440

    object_class_property_add_bool(oc, PC_MACHINE_SATA,
        pc_machine_get_sata, pc_machine_set_sata, &error_abort);
C
Chao Peng 已提交
2441 2442 2443

    object_class_property_add_bool(oc, PC_MACHINE_PIT,
        pc_machine_get_pit, pc_machine_set_pit, &error_abort);
2444 2445
}

2446 2447 2448 2449 2450
static const TypeInfo pc_machine_info = {
    .name = TYPE_PC_MACHINE,
    .parent = TYPE_MACHINE,
    .abstract = true,
    .instance_size = sizeof(PCMachineState),
2451
    .instance_init = pc_machine_initfn,
2452
    .class_size = sizeof(PCMachineClass),
2453 2454 2455
    .class_init = pc_machine_class_init,
    .interfaces = (InterfaceInfo[]) {
         { TYPE_HOTPLUG_HANDLER },
2456
         { TYPE_NMI },
2457 2458
         { }
    },
2459 2460 2461 2462 2463 2464 2465 2466
};

static void pc_machine_register_types(void)
{
    type_register_static(&pc_machine_info);
}

type_init(pc_machine_register_types)