pc.c 74.2 KB
Newer Older
B
bellard 已提交
1 2
/*
 * QEMU PC System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2004 Fabrice Bellard
5
 *
B
bellard 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
24

P
Peter Maydell 已提交
25
#include "qemu/osdep.h"
26
#include "hw/hw.h"
P
Paolo Bonzini 已提交
27 28
#include "hw/i386/pc.h"
#include "hw/char/serial.h"
29
#include "hw/char/parallel.h"
P
Paolo Bonzini 已提交
30
#include "hw/i386/apic.h"
31 32
#include "hw/i386/topology.h"
#include "sysemu/cpus.h"
P
Paolo Bonzini 已提交
33
#include "hw/block/fdc.h"
34 35
#include "hw/ide.h"
#include "hw/pci/pci.h"
36
#include "hw/pci/pci_bus.h"
P
Paolo Bonzini 已提交
37 38
#include "hw/nvram/fw_cfg.h"
#include "hw/timer/hpet.h"
39
#include "hw/smbios/smbios.h"
40
#include "hw/loader.h"
B
Blue Swirl 已提交
41
#include "elf.h"
42
#include "multiboot.h"
P
Paolo Bonzini 已提交
43
#include "hw/timer/mc146818rtc.h"
44
#include "hw/dma/i8257.h"
P
Paolo Bonzini 已提交
45
#include "hw/timer/i8254.h"
46
#include "hw/input/i8042.h"
P
Paolo Bonzini 已提交
47
#include "hw/audio/pcspk.h"
48 49
#include "hw/pci/msi.h"
#include "hw/sysbus.h"
50
#include "sysemu/sysemu.h"
51
#include "sysemu/numa.h"
52
#include "sysemu/kvm.h"
53
#include "sysemu/qtest.h"
54
#include "kvm_i386.h"
P
Paolo Bonzini 已提交
55
#include "hw/xen/xen.h"
G
Gerd Hoffmann 已提交
56
#include "ui/qemu-spice.h"
57 58
#include "exec/memory.h"
#include "exec/address-spaces.h"
59
#include "sysemu/arch_init.h"
60
#include "qemu/bitmap.h"
61
#include "qemu/config-file.h"
62
#include "qemu/error-report.h"
63
#include "qemu/option.h"
64
#include "hw/acpi/acpi.h"
65
#include "hw/acpi/cpu_hotplug.h"
66
#include "hw/boards.h"
67
#include "acpi-build.h"
68
#include "hw/mem/pc-dimm.h"
69
#include "qapi/error.h"
70
#include "qapi/qapi-visit-common.h"
71
#include "qapi/visitor.h"
72
#include "qom/cpu.h"
73
#include "hw/nmi.h"
74
#include "hw/i386/intel_iommu.h"
75
#include "hw/net/ne2000-isa.h"
B
bellard 已提交
76

B
Blue Swirl 已提交
77 78 79 80 81 82 83 84 85 86
/* debug PC/ISA interrupts */
//#define DEBUG_IRQ

#ifdef DEBUG_IRQ
#define DPRINTF(fmt, ...)                                       \
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
#else
#define DPRINTF(fmt, ...)
#endif

87
#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
88
#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
J
Jes Sorensen 已提交
89
#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
J
Jes Sorensen 已提交
90
#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
91
#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
B
bellard 已提交
92

J
Jes Sorensen 已提交
93 94 95 96 97 98
#define E820_NR_ENTRIES		16

struct e820_entry {
    uint64_t address;
    uint64_t length;
    uint32_t type;
99
} QEMU_PACKED __attribute((__aligned__(4)));
J
Jes Sorensen 已提交
100 101 102 103

struct e820_table {
    uint32_t count;
    struct e820_entry entry[E820_NR_ENTRIES];
104
} QEMU_PACKED __attribute((__aligned__(4)));
J
Jes Sorensen 已提交
105

G
Gerd Hoffmann 已提交
106 107 108
static struct e820_table e820_reserve;
static struct e820_entry *e820_table;
static unsigned e820_entries;
B
Blue Swirl 已提交
109
struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
J
Jes Sorensen 已提交
110

J
Jan Kiszka 已提交
111
void gsi_handler(void *opaque, int n, int level)
112
{
J
Jan Kiszka 已提交
113
    GSIState *s = opaque;
114

J
Jan Kiszka 已提交
115 116 117
    DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
    if (n < ISA_NUM_IRQS) {
        qemu_set_irq(s->i8259_irq[n], level);
A
Avi Kivity 已提交
118
    }
J
Jan Kiszka 已提交
119
    qemu_set_irq(s->ioapic_irq[n], level);
120
}
121

J
Julien Grall 已提交
122 123
static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
                           unsigned size)
B
bellard 已提交
124 125 126
{
}

127 128
static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
{
129
    return 0xffffffffffffffffULL;
130 131
}

132
/* MSDOS compatibility mode FPU exception support */
P
pbrook 已提交
133
static qemu_irq ferr_irq;
134 135 136 137 138 139

void pc_register_ferr_irq(qemu_irq irq)
{
    ferr_irq = irq;
}

140 141 142
/* XXX: add IGNNE support */
void cpu_set_ferr(CPUX86State *s)
{
P
pbrook 已提交
143
    qemu_irq_raise(ferr_irq);
144 145
}

J
Julien Grall 已提交
146 147
static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
                           unsigned size)
148
{
P
pbrook 已提交
149
    qemu_irq_lower(ferr_irq);
150 151
}

152 153
static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
{
154
    return 0xffffffffffffffffULL;
155 156
}

B
bellard 已提交
157 158 159
/* TSC handling */
uint64_t cpu_get_tsc(CPUX86State *env)
{
160
    return cpu_get_ticks();
B
bellard 已提交
161 162
}

B
bellard 已提交
163
/* IRQ handling */
A
Andreas Färber 已提交
164
int cpu_get_pic_interrupt(CPUX86State *env)
B
bellard 已提交
165
{
166
    X86CPU *cpu = x86_env_get_cpu(env);
B
bellard 已提交
167 168
    int intno;

169 170 171 172 173 174 175 176 177
    if (!kvm_irqchip_in_kernel()) {
        intno = apic_get_interrupt(cpu->apic_state);
        if (intno >= 0) {
            return intno;
        }
        /* read the irq from the PIC */
        if (!apic_accept_pic_intr(cpu->apic_state)) {
            return -1;
        }
178
    }
179

B
bellard 已提交
180 181 182 183
    intno = pic_read_irq(isa_pic);
    return intno;
}

P
pbrook 已提交
184
static void pic_irq_request(void *opaque, int irq, int level)
B
bellard 已提交
185
{
186 187
    CPUState *cs = first_cpu;
    X86CPU *cpu = X86_CPU(cs);
188

B
Blue Swirl 已提交
189
    DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
190
    if (cpu->apic_state && !kvm_irqchip_in_kernel()) {
A
Andreas Färber 已提交
191
        CPU_FOREACH(cs) {
192
            cpu = X86_CPU(cs);
193 194
            if (apic_accept_pic_intr(cpu->apic_state)) {
                apic_deliver_pic_intr(cpu->apic_state, level);
195
            }
A
aurel32 已提交
196 197
        }
    } else {
198
        if (level) {
199
            cpu_interrupt(cs, CPU_INTERRUPT_HARD);
200 201 202
        } else {
            cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
        }
203
    }
B
bellard 已提交
204 205
}

B
bellard 已提交
206 207
/* PC cmos mappings */

B
bellard 已提交
208 209
#define REG_EQUIPMENT_BYTE          0x14

210
int cmos_get_fd_drive_type(FloppyDriveType fd0)
211 212 213 214
{
    int val;

    switch (fd0) {
J
John Snow 已提交
215
    case FLOPPY_DRIVE_TYPE_144:
216 217 218
        /* 1.44 Mb 3"5 drive */
        val = 4;
        break;
J
John Snow 已提交
219
    case FLOPPY_DRIVE_TYPE_288:
220 221 222
        /* 2.88 Mb 3"5 drive */
        val = 5;
        break;
J
John Snow 已提交
223
    case FLOPPY_DRIVE_TYPE_120:
224 225 226
        /* 1.2 Mb 5"5 drive */
        val = 2;
        break;
J
John Snow 已提交
227
    case FLOPPY_DRIVE_TYPE_NONE:
228 229 230 231 232 233 234
    default:
        val = 0;
        break;
    }
    return val;
}

235 236
static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
                         int16_t cylinders, int8_t heads, int8_t sectors)
B
bellard 已提交
237 238 239 240 241 242 243 244 245 246 247 248 249
{
    rtc_set_memory(s, type_ofs, 47);
    rtc_set_memory(s, info_ofs, cylinders);
    rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
    rtc_set_memory(s, info_ofs + 2, heads);
    rtc_set_memory(s, info_ofs + 3, 0xff);
    rtc_set_memory(s, info_ofs + 4, 0xff);
    rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
    rtc_set_memory(s, info_ofs + 6, cylinders);
    rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
    rtc_set_memory(s, info_ofs + 8, sectors);
}

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
/* convert boot_device letter to something recognizable by the bios */
static int boot_device2nibble(char boot_device)
{
    switch(boot_device) {
    case 'a':
    case 'b':
        return 0x01; /* floppy boot */
    case 'c':
        return 0x02; /* hard drive boot */
    case 'd':
        return 0x03; /* CD-ROM boot */
    case 'n':
        return 0x04; /* Network boot */
    }
    return 0;
}

267
static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
268 269 270 271 272 273 274
{
#define PC_MAX_BOOT_DEVICES 3
    int nbds, bds[3] = { 0, };
    int i;

    nbds = strlen(boot_device);
    if (nbds > PC_MAX_BOOT_DEVICES) {
275 276
        error_setg(errp, "Too many boot devices for PC");
        return;
277 278 279 280
    }
    for (i = 0; i < nbds; i++) {
        bds[i] = boot_device2nibble(boot_device[i]);
        if (bds[i] == 0) {
281 282 283
            error_setg(errp, "Invalid boot device for PC: '%c'",
                       boot_device[i]);
            return;
284 285 286
        }
    }
    rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
287
    rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
288 289
}

290
static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
291
{
292
    set_boot_dev(opaque, boot_device, errp);
293 294
}

295 296 297
static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
{
    int val, nb, i;
J
John Snow 已提交
298 299
    FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE,
                                   FLOPPY_DRIVE_TYPE_NONE };
300 301 302 303 304 305 306 307 308 309 310 311 312

    /* floppy type */
    if (floppy) {
        for (i = 0; i < 2; i++) {
            fd_type[i] = isa_fdc_get_drive_type(floppy, i);
        }
    }
    val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
        cmos_get_fd_drive_type(fd_type[1]);
    rtc_set_memory(rtc_state, 0x10, val);

    val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
    nb = 0;
J
John Snow 已提交
313
    if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) {
314 315
        nb++;
    }
J
John Snow 已提交
316
    if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) {
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
        nb++;
    }
    switch (nb) {
    case 0:
        break;
    case 1:
        val |= 0x01; /* 1 drive, ready for boot */
        break;
    case 2:
        val |= 0x41; /* 2 drives, ready for boot */
        break;
    }
    rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
}

332 333
typedef struct pc_cmos_init_late_arg {
    ISADevice *rtc_state;
334
    BusState *idebus[2];
335 336
} pc_cmos_init_late_arg;

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
typedef struct check_fdc_state {
    ISADevice *floppy;
    bool multiple;
} CheckFdcState;

static int check_fdc(Object *obj, void *opaque)
{
    CheckFdcState *state = opaque;
    Object *fdc;
    uint32_t iobase;
    Error *local_err = NULL;

    fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
    if (!fdc) {
        return 0;
    }

354
    iobase = object_property_get_uint(obj, "iobase", &local_err);
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
    if (local_err || iobase != 0x3f0) {
        error_free(local_err);
        return 0;
    }

    if (state->floppy) {
        state->multiple = true;
    } else {
        state->floppy = ISA_DEVICE(obj);
    }
    return 0;
}

static const char * const fdc_container_path[] = {
    "/unattached", "/peripheral", "/peripheral-anon"
};

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
/*
 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
 * and ACPI objects.
 */
ISADevice *pc_find_fdc0(void)
{
    int i;
    Object *container;
    CheckFdcState state = { 0 };

    for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
        container = container_get(qdev_get_machine(), fdc_container_path[i]);
        object_child_foreach(container, check_fdc, &state);
    }

    if (state.multiple) {
388 389
        warn_report("multiple floppy disk controllers with "
                    "iobase=0x3f0 have been found");
390
        error_printf("the one being picked for CMOS setup might not reflect "
391
                     "your intent");
392 393 394 395 396
    }

    return state.floppy;
}

397 398 399 400
static void pc_cmos_init_late(void *opaque)
{
    pc_cmos_init_late_arg *arg = opaque;
    ISADevice *s = arg->rtc_state;
401 402
    int16_t cylinders;
    int8_t heads, sectors;
403
    int val;
404
    int i, trans;
405

406
    val = 0;
C
Chao Peng 已提交
407 408
    if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 0,
                                           &cylinders, &heads, &sectors) >= 0) {
409 410 411
        cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
        val |= 0xf0;
    }
C
Chao Peng 已提交
412 413
    if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 1,
                                           &cylinders, &heads, &sectors) >= 0) {
414 415 416 417
        cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
        val |= 0x0f;
    }
    rtc_set_memory(s, 0x12, val);
418 419 420

    val = 0;
    for (i = 0; i < 4; i++) {
421 422 423 424
        /* NOTE: ide_get_geometry() returns the physical
           geometry.  It is always such that: 1 <= sects <= 63, 1
           <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
           geometry can be different if a translation is done. */
C
Chao Peng 已提交
425 426
        if (arg->idebus[i / 2] &&
            ide_get_geometry(arg->idebus[i / 2], i % 2,
427
                             &cylinders, &heads, &sectors) >= 0) {
428 429 430
            trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
            assert((trans & ~3) == 0);
            val |= trans << (i * 2);
431 432 433 434
        }
    }
    rtc_set_memory(s, 0x39, val);

435
    pc_cmos_init_floppy(s, pc_find_fdc0());
436

437 438 439
    qemu_unregister_reset(pc_cmos_init_late, opaque);
}

440
void pc_cmos_init(PCMachineState *pcms,
441
                  BusState *idebus0, BusState *idebus1,
B
Blue Swirl 已提交
442
                  ISADevice *s)
B
bellard 已提交
443
{
444
    int val;
445
    static pc_cmos_init_late_arg arg;
B
bellard 已提交
446 447

    /* various important CMOS locations needed by PC/Bochs bios */
B
bellard 已提交
448 449

    /* memory size */
450
    /* base memory (first MiB) */
451
    val = MIN(pcms->below_4g_mem_size / 1024, 640);
B
bellard 已提交
452 453
    rtc_set_memory(s, 0x15, val);
    rtc_set_memory(s, 0x16, val >> 8);
454
    /* extended memory (next 64MiB) */
455 456
    if (pcms->below_4g_mem_size > 1024 * 1024) {
        val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024;
457 458 459
    } else {
        val = 0;
    }
B
bellard 已提交
460 461
    if (val > 65535)
        val = 65535;
B
bellard 已提交
462 463 464 465
    rtc_set_memory(s, 0x17, val);
    rtc_set_memory(s, 0x18, val >> 8);
    rtc_set_memory(s, 0x30, val);
    rtc_set_memory(s, 0x31, val >> 8);
466
    /* memory between 16MiB and 4GiB */
467 468
    if (pcms->below_4g_mem_size > 16 * 1024 * 1024) {
        val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536;
469
    } else {
B
bellard 已提交
470
        val = 0;
471
    }
B
bellard 已提交
472 473
    if (val > 65535)
        val = 65535;
B
bellard 已提交
474 475
    rtc_set_memory(s, 0x34, val);
    rtc_set_memory(s, 0x35, val >> 8);
476
    /* memory above 4GiB */
477
    val = pcms->above_4g_mem_size / 65536;
478 479 480
    rtc_set_memory(s, 0x5b, val);
    rtc_set_memory(s, 0x5c, val >> 8);
    rtc_set_memory(s, 0x5d, val >> 16);
481

482
    object_property_add_link(OBJECT(pcms), "rtc_state",
G
Gu Zheng 已提交
483
                             TYPE_ISA_DEVICE,
484
                             (Object **)&pcms->rtc,
G
Gu Zheng 已提交
485 486
                             object_property_allow_set_link,
                             OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
487
    object_property_set_link(OBJECT(pcms), OBJECT(s),
G
Gu Zheng 已提交
488
                             "rtc_state", &error_abort);
A
aurel32 已提交
489

490
    set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal);
B
bellard 已提交
491

B
bellard 已提交
492 493 494 495 496
    val = 0;
    val |= 0x02; /* FPU is there */
    val |= 0x04; /* PS/2 mouse installed */
    rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);

497
    /* hard drives and FDC */
498
    arg.rtc_state = s;
499 500
    arg.idebus[0] = idebus0;
    arg.idebus[1] = idebus1;
501
    qemu_register_reset(pc_cmos_init_late, &arg);
B
bellard 已提交
502 503
}

A
Andreas Färber 已提交
504 505 506
#define TYPE_PORT92 "port92"
#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)

507 508
/* port 92 stuff: could be split off */
typedef struct Port92State {
A
Andreas Färber 已提交
509 510
    ISADevice parent_obj;

511
    MemoryRegion io;
512
    uint8_t outport;
E
Efimov Vasily 已提交
513
    qemu_irq a20_out;
514 515
} Port92State;

516 517
static void port92_write(void *opaque, hwaddr addr, uint64_t val,
                         unsigned size)
518 519
{
    Port92State *s = opaque;
520
    int oldval = s->outport;
521

G
Gonglei 已提交
522
    DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
523
    s->outport = val;
E
Efimov Vasily 已提交
524
    qemu_set_irq(s->a20_out, (val >> 1) & 1);
525
    if ((val & 1) && !(oldval & 1)) {
526
        qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
527 528 529
    }
}

530 531
static uint64_t port92_read(void *opaque, hwaddr addr,
                            unsigned size)
532 533 534 535 536 537 538 539 540
{
    Port92State *s = opaque;
    uint32_t ret;

    ret = s->outport;
    DPRINTF("port92: read 0x%02x\n", ret);
    return ret;
}

541
static void port92_init(ISADevice *dev, qemu_irq a20_out)
542
{
543
    qdev_connect_gpio_out_named(DEVICE(dev), PORT92_A20_LINE, 0, a20_out);
544 545 546 547 548 549
}

static const VMStateDescription vmstate_port92_isa = {
    .name = "port92",
    .version_id = 1,
    .minimum_version_id = 1,
550
    .fields = (VMStateField[]) {
551 552 553 554 555 556 557
        VMSTATE_UINT8(outport, Port92State),
        VMSTATE_END_OF_LIST()
    }
};

static void port92_reset(DeviceState *d)
{
A
Andreas Färber 已提交
558
    Port92State *s = PORT92(d);
559 560 561 562

    s->outport &= ~1;
}

563
static const MemoryRegionOps port92_ops = {
564 565 566 567 568 569 570
    .read = port92_read,
    .write = port92_write,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
571 572
};

573
static void port92_initfn(Object *obj)
574
{
575
    Port92State *s = PORT92(obj);
576

577
    memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
578

579
    s->outport = 0;
E
Efimov Vasily 已提交
580 581

    qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, PORT92_A20_LINE, 1);
582 583 584 585 586 587 588 589
}

static void port92_realizefn(DeviceState *dev, Error **errp)
{
    ISADevice *isadev = ISA_DEVICE(dev);
    Port92State *s = PORT92(dev);

    isa_register_ioport(isadev, &s->io, 0x92);
590 591
}

592 593
static void port92_class_initfn(ObjectClass *klass, void *data)
{
594
    DeviceClass *dc = DEVICE_CLASS(klass);
595 596

    dc->realize = port92_realizefn;
597 598
    dc->reset = port92_reset;
    dc->vmsd = &vmstate_port92_isa;
599 600 601 602 603
    /*
     * Reason: unlike ordinary ISA devices, this one needs additional
     * wiring: its A20 output line needs to be wired up by
     * port92_init().
     */
604
    dc->user_creatable = false;
605 606
}

607
static const TypeInfo port92_info = {
A
Andreas Färber 已提交
608
    .name          = TYPE_PORT92,
609 610
    .parent        = TYPE_ISA_DEVICE,
    .instance_size = sizeof(Port92State),
611
    .instance_init = port92_initfn,
612
    .class_init    = port92_class_initfn,
613 614
};

A
Andreas Färber 已提交
615
static void port92_register_types(void)
616
{
617
    type_register_static(&port92_info);
618
}
A
Andreas Färber 已提交
619 620

type_init(port92_register_types)
621

B
Blue Swirl 已提交
622
static void handle_a20_line_change(void *opaque, int irq, int level)
623
{
624
    X86CPU *cpu = opaque;
B
bellard 已提交
625

B
Blue Swirl 已提交
626
    /* XXX: send to all CPUs ? */
627
    /* XXX: add logic to handle multiple A20 line sources */
628
    x86_cpu_set_a20(cpu, level);
B
bellard 已提交
629 630
}

J
Jes Sorensen 已提交
631 632
int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
{
G
Gerd Hoffmann 已提交
633
    int index = le32_to_cpu(e820_reserve.count);
J
Jes Sorensen 已提交
634 635
    struct e820_entry *entry;

G
Gerd Hoffmann 已提交
636 637 638 639 640 641 642 643 644 645 646 647 648
    if (type != E820_RAM) {
        /* old FW_CFG_E820_TABLE entry -- reservations only */
        if (index >= E820_NR_ENTRIES) {
            return -EBUSY;
        }
        entry = &e820_reserve.entry[index++];

        entry->address = cpu_to_le64(address);
        entry->length = cpu_to_le64(length);
        entry->type = cpu_to_le32(type);

        e820_reserve.count = cpu_to_le32(index);
    }
J
Jes Sorensen 已提交
649

G
Gerd Hoffmann 已提交
650
    /* new "etc/e820" file -- include ram too */
651
    e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
G
Gerd Hoffmann 已提交
652 653 654 655
    e820_table[e820_entries].address = cpu_to_le64(address);
    e820_table[e820_entries].length = cpu_to_le64(length);
    e820_table[e820_entries].type = cpu_to_le32(type);
    e820_entries++;
J
Jes Sorensen 已提交
656

G
Gerd Hoffmann 已提交
657
    return e820_entries;
J
Jes Sorensen 已提交
658 659
}

660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
int e820_get_num_entries(void)
{
    return e820_entries;
}

bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
{
    if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
        *address = le64_to_cpu(e820_table[idx].address);
        *length = le64_to_cpu(e820_table[idx].length);
        return true;
    }
    return false;
}

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
/* Enables contiguous-apic-ID mode, for compatibility */
static bool compat_apic_id_mode;

void enable_compat_apic_id_mode(void)
{
    compat_apic_id_mode = true;
}

/* Calculates initial APIC ID for a specific CPU index
 *
 * Currently we need to be able to calculate the APIC ID from the CPU index
 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
 * all CPUs up to max_cpus.
 */
static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
{
    uint32_t correct_id;
    static bool warned;

    correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
    if (compat_apic_id_mode) {
697
        if (cpu_index != correct_id && !warned && !qtest_enabled()) {
698 699 700 701 702 703 704 705 706 707
            error_report("APIC IDs set in compatibility mode, "
                         "CPU topology won't match the configuration");
            warned = true;
        }
        return cpu_index;
    } else {
        return correct_id;
    }
}

708
static void pc_build_smbios(PCMachineState *pcms)
B
bellard 已提交
709
{
710 711
    uint8_t *smbios_tables, *smbios_anchor;
    size_t smbios_tables_len, smbios_anchor_len;
712 713
    struct smbios_phys_mem_area *mem_array;
    unsigned i, array_count;
714 715
    MachineState *ms = MACHINE(pcms);
    X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
716 717 718

    /* tell smbios about cpuid version and features */
    smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
719 720 721

    smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
    if (smbios_tables) {
722
        fw_cfg_add_bytes(pcms->fw_cfg, FW_CFG_SMBIOS_ENTRIES,
723 724 725
                         smbios_tables, smbios_tables_len);
    }

726 727 728 729 730 731 732 733 734 735 736 737 738
    /* build the array of physical mem area from e820 table */
    mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
    for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
        uint64_t addr, len;

        if (e820_get_entry(i, E820_RAM, &addr, &len)) {
            mem_array[array_count].address = addr;
            mem_array[array_count].length = len;
            array_count++;
        }
    }
    smbios_get_tables(mem_array, array_count,
                      &smbios_tables, &smbios_tables_len,
739
                      &smbios_anchor, &smbios_anchor_len);
740 741
    g_free(mem_array);

742
    if (smbios_anchor) {
743
        fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-tables",
744
                        smbios_tables, smbios_tables_len);
745
        fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-anchor",
746 747 748 749
                        smbios_anchor, smbios_anchor_len);
    }
}

750
static FWCfgState *bochs_bios_init(AddressSpace *as, PCMachineState *pcms)
751 752
{
    FWCfgState *fw_cfg;
753
    uint64_t *numa_fw_cfg;
754 755 756
    int i;
    const CPUArchIdList *cpus;
    MachineClass *mc = MACHINE_GET_CLASS(pcms);
757

758
    fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, as);
759
    fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
M
Marc Marí 已提交
760

761 762
    /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
     *
763 764 765 766 767 768
     * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for
     * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table,
     * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface
     * for CPU hotplug also uses APIC ID and not "CPU index".
     * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs",
     * but the "limit to the APIC ID values SeaBIOS may see".
769
     *
770 771
     * So for compatibility reasons with old BIOSes we are stuck with
     * "etc/max-cpus" actually being apic_id_limit
772
     */
773
    fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)pcms->apic_id_limit);
774
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
775 776
    fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
                     acpi_tables, acpi_tables_len);
777
    fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
778

779
    fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
G
Gerd Hoffmann 已提交
780 781 782
                     &e820_reserve, sizeof(e820_reserve));
    fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
                    sizeof(struct e820_entry) * e820_entries);
783

784
    fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
785 786 787 788
    /* allocate memory for the NUMA channel: one (64bit) word for the number
     * of nodes, one word for each VCPU->node and one word for each node to
     * hold the amount of memory.
     */
789
    numa_fw_cfg = g_new0(uint64_t, 1 + pcms->apic_id_limit + nb_numa_nodes);
790
    numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
791 792 793
    cpus = mc->possible_cpu_arch_ids(MACHINE(pcms));
    for (i = 0; i < cpus->len; i++) {
        unsigned int apic_id = cpus->cpus[i].arch_id;
794
        assert(apic_id < pcms->apic_id_limit);
795
        numa_fw_cfg[apic_id + 1] = cpu_to_le64(cpus->cpus[i].props.node_id);
796 797
    }
    for (i = 0; i < nb_numa_nodes; i++) {
798 799
        numa_fw_cfg[pcms->apic_id_limit + 1 + i] =
            cpu_to_le64(numa_info[i].node_mem);
800
    }
801
    fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
802
                     (1 + pcms->apic_id_limit + nb_numa_nodes) *
803
                     sizeof(*numa_fw_cfg));
A
Alexander Graf 已提交
804 805

    return fw_cfg;
B
bellard 已提交
806 807
}

T
ths 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821
static long get_file_size(FILE *f)
{
    long where, size;

    /* XXX: on Unix systems, using fstat() probably makes more sense */

    where = ftell(f);
    fseek(f, 0, SEEK_END);
    size = ftell(f);
    fseek(f, where, SEEK_SET);

    return size;
}

822 823 824 825 826 827 828 829 830 831 832 833 834 835
/* setup_data types */
#define SETUP_NONE     0
#define SETUP_E820_EXT 1
#define SETUP_DTB      2
#define SETUP_PCI      3
#define SETUP_EFI      4

struct setup_data {
    uint64_t next;
    uint32_t type;
    uint32_t len;
    uint8_t data[0];
} __attribute__((packed));

836 837
static void load_linux(PCMachineState *pcms,
                       FWCfgState *fw_cfg)
T
ths 已提交
838 839
{
    uint16_t protocol;
P
Paul Brook 已提交
840
    int setup_size, kernel_size, initrd_size = 0, cmdline_size;
841
    int dtb_size, setup_data_offset;
T
ths 已提交
842
    uint32_t initrd_max;
843
    uint8_t header[8192], *setup, *kernel, *initrd_data;
A
Avi Kivity 已提交
844
    hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
845
    FILE *f;
P
Pascal Terjan 已提交
846
    char *vmode;
847
    MachineState *machine = MACHINE(pcms);
848
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
849
    struct setup_data *setup_data;
850 851
    const char *kernel_filename = machine->kernel_filename;
    const char *initrd_filename = machine->initrd_filename;
852
    const char *dtb_filename = machine->dtb;
853
    const char *kernel_cmdline = machine->kernel_cmdline;
T
ths 已提交
854 855 856 857 858 859 860

    /* Align to 16 bytes as a paranoia measure */
    cmdline_size = (strlen(kernel_cmdline)+16) & ~15;

    /* load the kernel header */
    f = fopen(kernel_filename, "rb");
    if (!f || !(kernel_size = get_file_size(f)) ||
L
liguang 已提交
861 862 863 864 865
        fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
        MIN(ARRAY_SIZE(header), kernel_size)) {
        fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
                kernel_filename, strerror(errno));
        exit(1);
T
ths 已提交
866 867 868
    }

    /* kernel protocol version */
B
bellard 已提交
869
#if 0
T
ths 已提交
870
    fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
B
bellard 已提交
871
#endif
L
liguang 已提交
872 873 874 875 876
    if (ldl_p(header+0x202) == 0x53726448) {
        protocol = lduw_p(header+0x206);
    } else {
        /* This looks like a multiboot kernel. If it is, let's stop
           treating it like a Linux kernel. */
877
        if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
L
liguang 已提交
878
                           kernel_cmdline, kernel_size, header)) {
B
Blue Swirl 已提交
879
            return;
L
liguang 已提交
880 881
        }
        protocol = 0;
A
Alexander Graf 已提交
882
    }
T
ths 已提交
883 884

    if (protocol < 0x200 || !(header[0x211] & 0x01)) {
L
liguang 已提交
885 886 887 888
        /* Low kernel */
        real_addr    = 0x90000;
        cmdline_addr = 0x9a000 - cmdline_size;
        prot_addr    = 0x10000;
T
ths 已提交
889
    } else if (protocol < 0x202) {
L
liguang 已提交
890 891 892 893
        /* High but ancient kernel */
        real_addr    = 0x90000;
        cmdline_addr = 0x9a000 - cmdline_size;
        prot_addr    = 0x100000;
T
ths 已提交
894
    } else {
L
liguang 已提交
895 896 897 898
        /* High and recent kernel */
        real_addr    = 0x10000;
        cmdline_addr = 0x20000;
        prot_addr    = 0x100000;
T
ths 已提交
899 900
    }

B
bellard 已提交
901
#if 0
T
ths 已提交
902
    fprintf(stderr,
L
liguang 已提交
903 904 905 906 907 908
            "qemu: real_addr     = 0x" TARGET_FMT_plx "\n"
            "qemu: cmdline_addr  = 0x" TARGET_FMT_plx "\n"
            "qemu: prot_addr     = 0x" TARGET_FMT_plx "\n",
            real_addr,
            cmdline_addr,
            prot_addr);
B
bellard 已提交
909
#endif
T
ths 已提交
910 911

    /* highest address for loading the initrd */
L
liguang 已提交
912 913 914 915 916
    if (protocol >= 0x203) {
        initrd_max = ldl_p(header+0x22c);
    } else {
        initrd_max = 0x37ffffff;
    }
T
ths 已提交
917

918 919
    if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) {
        initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
920
    }
T
ths 已提交
921

922 923
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
924
    fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
T
ths 已提交
925 926

    if (protocol >= 0x202) {
L
liguang 已提交
927
        stl_p(header+0x228, cmdline_addr);
T
ths 已提交
928
    } else {
L
liguang 已提交
929 930
        stw_p(header+0x20, 0xA33F);
        stw_p(header+0x22, cmdline_addr-real_addr);
T
ths 已提交
931 932
    }

P
Pascal Terjan 已提交
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
    /* handle vga= parameter */
    vmode = strstr(kernel_cmdline, "vga=");
    if (vmode) {
        unsigned int video_mode;
        /* skip "vga=" */
        vmode += 4;
        if (!strncmp(vmode, "normal", 6)) {
            video_mode = 0xffff;
        } else if (!strncmp(vmode, "ext", 3)) {
            video_mode = 0xfffe;
        } else if (!strncmp(vmode, "ask", 3)) {
            video_mode = 0xfffd;
        } else {
            video_mode = strtol(vmode, NULL, 0);
        }
        stw_p(header+0x1fa, video_mode);
    }

T
ths 已提交
951
    /* loader type */
S
Stefan Weil 已提交
952
    /* High nybble = B reserved for QEMU; low nybble is revision number.
T
ths 已提交
953 954
       If this code is substantially changed, you may want to consider
       incrementing the revision. */
L
liguang 已提交
955 956 957
    if (protocol >= 0x200) {
        header[0x210] = 0xB0;
    }
T
ths 已提交
958 959
    /* heap */
    if (protocol >= 0x201) {
L
liguang 已提交
960 961
        header[0x211] |= 0x80;	/* CAN_USE_HEAP */
        stw_p(header+0x224, cmdline_addr-real_addr-0x200);
T
ths 已提交
962 963 964 965
    }

    /* load initrd */
    if (initrd_filename) {
L
liguang 已提交
966 967 968 969
        if (protocol < 0x200) {
            fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
            exit(1);
        }
T
ths 已提交
970

L
liguang 已提交
971
        initrd_size = get_image_size(initrd_filename);
M
M. Mohan Kumar 已提交
972
        if (initrd_size < 0) {
973 974
            fprintf(stderr, "qemu: error reading initrd %s: %s\n",
                    initrd_filename, strerror(errno));
M
M. Mohan Kumar 已提交
975 976 977
            exit(1);
        }

978
        initrd_addr = (initrd_max-initrd_size) & ~4095;
979

980
        initrd_data = g_malloc(initrd_size);
981 982 983 984 985
        load_image(initrd_filename, initrd_data);

        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
        fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
T
ths 已提交
986

L
liguang 已提交
987 988
        stl_p(header+0x218, initrd_addr);
        stl_p(header+0x21c, initrd_size);
T
ths 已提交
989 990
    }

991
    /* load kernel and setup */
T
ths 已提交
992
    setup_size = header[0x1f1];
L
liguang 已提交
993 994 995
    if (setup_size == 0) {
        setup_size = 4;
    }
T
ths 已提交
996
    setup_size = (setup_size+1)*512;
997 998 999 1000
    if (setup_size > kernel_size) {
        fprintf(stderr, "qemu: invalid kernel header\n");
        exit(1);
    }
1001
    kernel_size -= setup_size;
T
ths 已提交
1002

1003 1004
    setup  = g_malloc(setup_size);
    kernel = g_malloc(kernel_size);
1005
    fseek(f, 0, SEEK_SET);
1006 1007 1008 1009 1010 1011 1012 1013
    if (fread(setup, 1, setup_size, f) != setup_size) {
        fprintf(stderr, "fread() failed\n");
        exit(1);
    }
    if (fread(kernel, 1, kernel_size, f) != kernel_size) {
        fprintf(stderr, "fread() failed\n");
        exit(1);
    }
T
ths 已提交
1014
    fclose(f);
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043

    /* append dtb to kernel */
    if (dtb_filename) {
        if (protocol < 0x209) {
            fprintf(stderr, "qemu: Linux kernel too old to load a dtb\n");
            exit(1);
        }

        dtb_size = get_image_size(dtb_filename);
        if (dtb_size <= 0) {
            fprintf(stderr, "qemu: error reading dtb %s: %s\n",
                    dtb_filename, strerror(errno));
            exit(1);
        }

        setup_data_offset = QEMU_ALIGN_UP(kernel_size, 16);
        kernel_size = setup_data_offset + sizeof(struct setup_data) + dtb_size;
        kernel = g_realloc(kernel, kernel_size);

        stq_p(header+0x250, prot_addr + setup_data_offset);

        setup_data = (struct setup_data *)(kernel + setup_data_offset);
        setup_data->next = 0;
        setup_data->type = cpu_to_le32(SETUP_DTB);
        setup_data->len = cpu_to_le32(dtb_size);

        load_image_size(dtb_filename, setup_data->data, dtb_size);
    }

1044
    memcpy(setup, header, MIN(sizeof(header), setup_size));
1045 1046 1047 1048 1049 1050 1051 1052 1053

    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);

    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
    fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);

1054 1055 1056
    option_rom[nb_option_roms].bootindex = 0;
    option_rom[nb_option_roms].name = "linuxboot.bin";
    if (pcmc->linuxboot_dma_enabled && fw_cfg_dma_enabled(fw_cfg)) {
1057 1058
        option_rom[nb_option_roms].name = "linuxboot_dma.bin";
    }
1059
    nb_option_roms++;
T
ths 已提交
1060 1061
}

B
bellard 已提交
1062 1063
#define NE2000_NB_MAX 6

B
Blue Swirl 已提交
1064 1065 1066
static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
                                              0x280, 0x380 };
static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
B
bellard 已提交
1067

1068
void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
1069 1070 1071 1072 1073
{
    static int nb_ne2k = 0;

    if (nb_ne2k == NE2000_NB_MAX)
        return;
1074
    isa_ne2000_init(bus, ne2000_io[nb_ne2k],
G
Gerd Hoffmann 已提交
1075
                    ne2000_irq[nb_ne2k], nd);
1076 1077 1078
    nb_ne2k++;
}

B
Blue Swirl 已提交
1079
DeviceState *cpu_get_current_apic(void)
1080
{
1081 1082
    if (current_cpu) {
        X86CPU *cpu = X86_CPU(current_cpu);
1083
        return cpu->apic_state;
1084 1085 1086 1087 1088
    } else {
        return NULL;
    }
}

1089
void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
B
Blue Swirl 已提交
1090
{
1091
    X86CPU *cpu = opaque;
B
Blue Swirl 已提交
1092 1093

    if (level) {
1094
        cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
B
Blue Swirl 已提交
1095 1096 1097
    }
}

1098
static void pc_new_cpu(const char *typename, int64_t apic_id, Error **errp)
1099
{
1100
    Object *cpu = NULL;
1101 1102
    Error *local_err = NULL;

1103
    cpu = object_new(typename);
1104

1105
    object_property_set_uint(cpu, apic_id, "apic-id", &local_err);
1106
    object_property_set_bool(cpu, true, "realized", &local_err);
1107

1108
    object_unref(cpu);
1109
    error_propagate(errp, local_err);
1110 1111
}

1112 1113
void pc_hot_add_cpu(const int64_t id, Error **errp)
{
1114
    MachineState *ms = MACHINE(qdev_get_machine());
1115
    int64_t apic_id = x86_cpu_apic_id_from_index(id);
1116
    Error *local_err = NULL;
1117

1118 1119 1120 1121 1122
    if (id < 0) {
        error_setg(errp, "Invalid CPU id: %" PRIi64, id);
        return;
    }

1123 1124 1125 1126 1127 1128 1129
    if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
        error_setg(errp, "Unable to add CPU: %" PRIi64
                   ", resulting APIC ID (%" PRIi64 ") is too large",
                   id, apic_id);
        return;
    }

1130
    pc_new_cpu(ms->cpu_type, apic_id, &local_err);
1131 1132 1133 1134
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }
1135 1136
}

1137
void pc_cpus_init(PCMachineState *pcms)
1138 1139
{
    int i;
1140
    const CPUArchIdList *possible_cpus;
1141
    MachineState *ms = MACHINE(pcms);
1142
    MachineClass *mc = MACHINE_GET_CLASS(pcms);
1143

1144 1145 1146 1147 1148 1149 1150 1151
    /* Calculates the limit to CPU APIC ID values
     *
     * Limit for the APIC ID value, so that all
     * CPU APIC IDs are < pcms->apic_id_limit.
     *
     * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
     */
    pcms->apic_id_limit = x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
1152
    possible_cpus = mc->possible_cpu_arch_ids(ms);
1153
    for (i = 0; i < smp_cpus; i++) {
1154 1155
        pc_new_cpu(possible_cpus->cpus[i].type, possible_cpus->cpus[i].arch_id,
                   &error_fatal);
1156 1157 1158
    }
}

1159 1160
static void pc_build_feature_control_file(PCMachineState *pcms)
{
1161 1162
    MachineState *ms = MACHINE(pcms);
    X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
    CPUX86State *env = &cpu->env;
    uint32_t unused, ecx, edx;
    uint64_t feature_control_bits = 0;
    uint64_t *val;

    cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx);
    if (ecx & CPUID_EXT_VMX) {
        feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
    }

    if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) ==
        (CPUID_EXT2_MCE | CPUID_EXT2_MCA) &&
        (env->mcg_cap & MCG_LMCE_P)) {
        feature_control_bits |= FEATURE_CONTROL_LMCE;
    }

    if (!feature_control_bits) {
        return;
    }

    val = g_malloc(sizeof(*val));
    *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED);
    fw_cfg_add_file(pcms->fw_cfg, "etc/msr_feature_control", val, sizeof(*val));
}

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
static void rtc_set_cpus_count(ISADevice *rtc, uint16_t cpus_count)
{
    if (cpus_count > 0xff) {
        /* If the number of CPUs can't be represented in 8 bits, the
         * BIOS must use "FW_CFG_NB_CPUS". Set RTC field to 0 just
         * to make old BIOSes fail more predictably.
         */
        rtc_set_memory(rtc, 0x5f, 0);
    } else {
        rtc_set_memory(rtc, 0x5f, cpus_count - 1);
    }
}

1201
static
1202
void pc_machine_done(Notifier *notifier, void *data)
1203
{
1204 1205 1206
    PCMachineState *pcms = container_of(notifier,
                                        PCMachineState, machine_done);
    PCIBus *bus = pcms->bus;
1207

1208
    /* set the number of CPUs */
1209
    rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
1210

1211 1212 1213 1214 1215 1216 1217 1218 1219
    if (bus) {
        int extra_hosts = 0;

        QLIST_FOREACH(bus, &bus->child, sibling) {
            /* look for expander root buses */
            if (pci_bus_is_root(bus)) {
                extra_hosts++;
            }
        }
1220
        if (extra_hosts && pcms->fw_cfg) {
1221 1222
            uint64_t *val = g_malloc(sizeof(*val));
            *val = cpu_to_le64(extra_hosts);
1223
            fw_cfg_add_file(pcms->fw_cfg,
1224 1225 1226 1227
                    "etc/extra-pci-roots", val, sizeof(*val));
        }
    }

1228
    acpi_setup();
1229
    if (pcms->fw_cfg) {
1230
        pc_build_smbios(pcms);
1231
        pc_build_feature_control_file(pcms);
1232 1233
        /* update FW_CFG_NB_CPUS to account for -device added CPUs */
        fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
1234
    }
1235

L
Lan Tianyu 已提交
1236
    if (pcms->apic_id_limit > 255 && !xen_enabled()) {
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
        IntelIOMMUState *iommu = INTEL_IOMMU_DEVICE(x86_iommu_get_default());

        if (!iommu || !iommu->x86_iommu.intr_supported ||
            iommu->intr_eim != ON_OFF_AUTO_ON) {
            error_report("current -smp configuration requires "
                         "Extended Interrupt Mode enabled. "
                         "You can add an IOMMU using: "
                         "-device intel-iommu,intremap=on,eim=on");
            exit(EXIT_FAILURE);
        }
    }
1248 1249
}

1250
void pc_guest_info_init(PCMachineState *pcms)
1251
{
1252
    int i;
M
Michael S. Tsirkin 已提交
1253

1254 1255 1256 1257
    pcms->apic_xrupt_override = kvm_allows_irq0_override();
    pcms->numa_nodes = nb_numa_nodes;
    pcms->node_mem = g_malloc0(pcms->numa_nodes *
                                    sizeof *pcms->node_mem);
1258
    for (i = 0; i < nb_numa_nodes; i++) {
1259
        pcms->node_mem[i] = numa_info[i].node_mem;
1260 1261
    }

1262 1263
    pcms->machine_done.notify = pc_machine_done;
    qemu_add_machine_init_done_notifier(&pcms->machine_done);
1264 1265
}

1266 1267 1268
/* setup pci memory address space mapping into system address space */
void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
                            MemoryRegion *pci_address_space)
1269
{
1270 1271 1272
    /* Set to lower priority than RAM */
    memory_region_add_subregion_overlap(system_memory, 0x0,
                                        pci_address_space, -1);
1273 1274
}

G
Gerd Hoffmann 已提交
1275 1276
void pc_acpi_init(const char *default_dsdt)
{
1277
    char *filename;
G
Gerd Hoffmann 已提交
1278 1279 1280 1281 1282 1283 1284 1285

    if (acpi_tables != NULL) {
        /* manually set via -acpitable, leave it alone */
        return;
    }

    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
    if (filename == NULL) {
1286
        warn_report("failed to find %s", default_dsdt);
1287
    } else {
1288 1289
        QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
                                          &error_abort);
1290
        Error *err = NULL;
G
Gerd Hoffmann 已提交
1291

1292
        qemu_opt_set(opts, "file", filename, &error_abort);
1293

1294
        acpi_table_add_builtin(opts, &err);
1295
        if (err) {
1296
            warn_reportf_err(err, "failed to load %s: ", filename);
1297 1298
        }
        g_free(filename);
G
Gerd Hoffmann 已提交
1299 1300 1301
    }
}

1302
void xen_load_linux(PCMachineState *pcms)
1303 1304 1305 1306
{
    int i;
    FWCfgState *fw_cfg;

1307
    assert(MACHINE(pcms)->kernel_filename != NULL);
1308

1309
    fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE);
1310
    fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
1311 1312
    rom_set_fw(fw_cfg);

1313
    load_linux(pcms, fw_cfg);
1314 1315
    for (i = 0; i < nb_option_roms; i++) {
        assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1316
               !strcmp(option_rom[i].name, "linuxboot_dma.bin") ||
1317 1318 1319
               !strcmp(option_rom[i].name, "multiboot.bin"));
        rom_add_option(option_rom[i].name, option_rom[i].bootindex);
    }
1320
    pcms->fw_cfg = fw_cfg;
1321 1322
}

1323 1324 1325 1326
void pc_memory_init(PCMachineState *pcms,
                    MemoryRegion *system_memory,
                    MemoryRegion *rom_memory,
                    MemoryRegion **ram_memory)
B
bellard 已提交
1327
{
1328 1329
    int linux_boot, i;
    MemoryRegion *ram, *option_rom_mr;
1330
    MemoryRegion *ram_below_4g, *ram_above_4g;
L
Laszlo Ersek 已提交
1331
    FWCfgState *fw_cfg;
1332
    MachineState *machine = MACHINE(pcms);
1333
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1334

1335 1336
    assert(machine->ram_size == pcms->below_4g_mem_size +
                                pcms->above_4g_mem_size);
1337 1338

    linux_boot = (machine->kernel_filename != NULL);
B
bellard 已提交
1339

1340
    /* Allocate RAM.  We allocate it as a single memory region and use
D
Dong Xu Wang 已提交
1341
     * aliases to address portions of it, mostly for backwards compatibility
1342 1343
     * with older qemus that used qemu_ram_alloc().
     */
1344
    ram = g_malloc(sizeof(*ram));
1345 1346
    memory_region_allocate_system_memory(ram, NULL, "pc.ram",
                                         machine->ram_size);
A
Avi Kivity 已提交
1347
    *ram_memory = ram;
1348
    ram_below_4g = g_malloc(sizeof(*ram_below_4g));
1349
    memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
1350
                             0, pcms->below_4g_mem_size);
1351
    memory_region_add_subregion(system_memory, 0, ram_below_4g);
1352 1353
    e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
    if (pcms->above_4g_mem_size > 0) {
1354
        ram_above_4g = g_malloc(sizeof(*ram_above_4g));
1355
        memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
1356 1357
                                 pcms->below_4g_mem_size,
                                 pcms->above_4g_mem_size);
1358 1359
        memory_region_add_subregion(system_memory, 0x100000000ULL,
                                    ram_above_4g);
1360
        e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
1361
    }
1362

1363
    if (!pcmc->has_reserved_memory &&
1364
        (machine->ram_slots ||
1365
         (machine->maxram_size > machine->ram_size))) {
1366 1367 1368 1369 1370 1371 1372
        MachineClass *mc = MACHINE_GET_CLASS(machine);

        error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
                     mc->name);
        exit(EXIT_FAILURE);
    }

1373 1374 1375
    /* always allocate the device memory information */
    machine->device_memory = g_malloc0(sizeof(*machine->device_memory));

1376
    /* initialize device memory address space */
1377
    if (pcmc->has_reserved_memory &&
1378
        (machine->ram_size < machine->maxram_size)) {
1379
        ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
1380

1381 1382 1383 1384 1385 1386
        if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
            error_report("unsupported amount of memory slots: %"PRIu64,
                         machine->ram_slots);
            exit(EXIT_FAILURE);
        }

1387 1388 1389 1390 1391 1392 1393
        if (QEMU_ALIGN_UP(machine->maxram_size,
                          TARGET_PAGE_SIZE) != machine->maxram_size) {
            error_report("maximum memory size must by aligned to multiple of "
                         "%d bytes", TARGET_PAGE_SIZE);
            exit(EXIT_FAILURE);
        }

1394
        machine->device_memory->base =
1395
            ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30);
1396

1397
        if (pcmc->enforce_aligned_dimm) {
1398 1399
            /* size device region assuming 1G page max alignment per slot */
            device_mem_size += (1ULL << 30) * machine->ram_slots;
1400 1401
        }

1402 1403
        if ((machine->device_memory->base + device_mem_size) <
            device_mem_size) {
1404 1405 1406 1407 1408
            error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
                         machine->maxram_size);
            exit(EXIT_FAILURE);
        }

1409
        memory_region_init(&machine->device_memory->mr, OBJECT(pcms),
1410
                           "device-memory", device_mem_size);
1411 1412
        memory_region_add_subregion(system_memory, machine->device_memory->base,
                                    &machine->device_memory->mr);
1413
    }
1414 1415

    /* Initialize PC system firmware */
1416
    pc_system_firmware_init(rom_memory, !pcmc->pci_enabled);
1417

1418
    option_rom_mr = g_malloc(sizeof(*option_rom_mr));
1419
    memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
1420
                           &error_fatal);
1421 1422 1423
    if (pcmc->pci_enabled) {
        memory_region_set_readonly(option_rom_mr, true);
    }
1424
    memory_region_add_subregion_overlap(rom_memory,
1425 1426 1427
                                        PC_ROM_MIN_VGA,
                                        option_rom_mr,
                                        1);
1428

1429
    fw_cfg = bochs_bios_init(&address_space_memory, pcms);
M
Marc Marí 已提交
1430

G
Gerd Hoffmann 已提交
1431
    rom_set_fw(fw_cfg);
A
Alexander Graf 已提交
1432

1433
    if (pcmc->has_reserved_memory && machine->device_memory->base) {
1434
        uint64_t *val = g_malloc(sizeof(*val));
1435
        PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1436
        uint64_t res_mem_end = machine->device_memory->base;
1437 1438

        if (!pcmc->broken_reserved_end) {
1439
            res_mem_end += memory_region_size(&machine->device_memory->mr);
1440
        }
1441
        *val = cpu_to_le64(ROUND_UP(res_mem_end, 0x1ULL << 30));
1442 1443 1444
        fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
    }

1445
    if (linux_boot) {
1446
        load_linux(pcms, fw_cfg);
1447 1448 1449
    }

    for (i = 0; i < nb_option_roms; i++) {
G
Gleb Natapov 已提交
1450
        rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1451
    }
1452
    pcms->fw_cfg = fw_cfg;
1453 1454 1455

    /* Init default IOAPIC address space */
    pcms->ioapic_as = &address_space_memory;
1456 1457
}

1458 1459 1460 1461 1462 1463 1464 1465
/*
 * The 64bit pci hole starts after "above 4G RAM" and
 * potentially the space reserved for memory hotplug.
 */
uint64_t pc_pci_hole64_start(void)
{
    PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1466
    MachineState *ms = MACHINE(pcms);
1467 1468
    uint64_t hole64_start = 0;

1469 1470
    if (pcmc->has_reserved_memory && ms->device_memory->base) {
        hole64_start = ms->device_memory->base;
1471
        if (!pcmc->broken_reserved_end) {
1472
            hole64_start += memory_region_size(&ms->device_memory->mr);
1473 1474 1475 1476 1477 1478 1479 1480
        }
    } else {
        hole64_start = 0x100000000ULL + pcms->above_4g_mem_size;
    }

    return ROUND_UP(hole64_start, 1ULL << 30);
}

1481
qemu_irq pc_allocate_cpu_irq(void)
1482
{
1483
    return qemu_allocate_irq(pic_irq_request, NULL, 0);
1484 1485
}

1486
DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
1487
{
1488 1489
    DeviceState *dev = NULL;

G
Gerd Hoffmann 已提交
1490
    rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA);
1491 1492 1493 1494 1495
    if (pci_bus) {
        PCIDevice *pcidev = pci_vga_init(pci_bus);
        dev = pcidev ? &pcidev->qdev : NULL;
    } else if (isa_bus) {
        ISADevice *isadev = isa_vga_init(isa_bus);
A
Andreas Färber 已提交
1496
        dev = isadev ? DEVICE(isadev) : NULL;
1497
    }
G
Gerd Hoffmann 已提交
1498
    rom_reset_order_override();
1499
    return dev;
1500 1501
}

J
Julien Grall 已提交
1502 1503
static const MemoryRegionOps ioport80_io_ops = {
    .write = ioport80_write,
1504
    .read = ioport80_read,
J
Julien Grall 已提交
1505 1506 1507 1508 1509 1510 1511 1512 1513
    .endianness = DEVICE_NATIVE_ENDIAN,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
};

static const MemoryRegionOps ioportF0_io_ops = {
    .write = ioportF0_write,
1514
    .read = ioportF0_read,
J
Julien Grall 已提交
1515 1516 1517 1518 1519 1520 1521
    .endianness = DEVICE_NATIVE_ENDIAN,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
};

1522 1523 1524 1525 1526 1527 1528
static void pc_superio_init(ISABus *isa_bus, bool create_fdctrl, bool no_vmport)
{
    int i;
    DriveInfo *fd[MAX_FD];
    qemu_irq *a20_line;
    ISADevice *i8042, *port92, *vmmouse;

1529
    serial_hds_isa_init(isa_bus, 0, MAX_ISA_SERIAL_PORTS);
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
    parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);

    for (i = 0; i < MAX_FD; i++) {
        fd[i] = drive_get(IF_FLOPPY, 0, i);
        create_fdctrl |= !!fd[i];
    }
    if (create_fdctrl) {
        fdctrl_init_isa(isa_bus, fd);
    }

    i8042 = isa_create_simple(isa_bus, "i8042");
    if (!no_vmport) {
        vmport_init(isa_bus);
        vmmouse = isa_try_create(isa_bus, "vmmouse");
    } else {
        vmmouse = NULL;
    }
    if (vmmouse) {
        DeviceState *dev = DEVICE(vmmouse);
        qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
        qdev_init_nofail(dev);
    }
    port92 = isa_create_simple(isa_bus, "port92");

    a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
    i8042_setup_a20_line(i8042, a20_line[0]);
    port92_init(port92, a20_line[1]);
    g_free(a20_line);
}

1560
void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1561
                          ISADevice **rtc_state,
1562
                          bool create_fdctrl,
1563
                          bool no_vmport,
C
Chao Peng 已提交
1564
                          bool has_pit,
1565
                          uint32_t hpet_irqs)
1566 1567
{
    int i;
1568 1569 1570
    DeviceState *hpet = NULL;
    int pit_isa_irq = 0;
    qemu_irq pit_alt_irq = NULL;
1571
    qemu_irq rtc_irq = NULL;
1572
    ISADevice *pit = NULL;
J
Julien Grall 已提交
1573 1574
    MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
    MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
1575

1576
    memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
J
Julien Grall 已提交
1577
    memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
1578

1579
    memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
J
Julien Grall 已提交
1580
    memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
1581

1582 1583 1584 1585 1586 1587 1588
    /*
     * Check if an HPET shall be created.
     *
     * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
     * when the HPET wants to take over. Thus we have to disable the latter.
     */
    if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
1589
        /* In order to set property, here not using sysbus_try_create_simple */
M
Michael S. Tsirkin 已提交
1590
        hpet = qdev_try_create(NULL, TYPE_HPET);
B
Blue Swirl 已提交
1591
        if (hpet) {
1592 1593 1594 1595
            /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
             * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
             * IRQ8 and IRQ2.
             */
1596
            uint8_t compat = object_property_get_uint(OBJECT(hpet),
1597 1598 1599 1600 1601 1602 1603
                    HPET_INTCAP, NULL);
            if (!compat) {
                qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
            }
            qdev_init_nofail(hpet);
            sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);

J
Jan Kiszka 已提交
1604
            for (i = 0; i < GSI_NUM_PINS; i++) {
1605
                sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
B
Blue Swirl 已提交
1606
            }
1607 1608 1609
            pit_isa_irq = -1;
            pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
            rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
J
Jan Kiszka 已提交
1610
        }
1611
    }
1612
    *rtc_state = mc146818_rtc_init(isa_bus, 2000, rtc_irq);
1613 1614 1615

    qemu_register_boot_set(pc_boot_set, *rtc_state);

C
Chao Peng 已提交
1616
    if (!xen_enabled() && has_pit) {
1617
        if (kvm_pit_in_kernel()) {
1618 1619
            pit = kvm_pit_init(isa_bus, 0x40);
        } else {
1620
            pit = i8254_pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1621 1622 1623
        }
        if (hpet) {
            /* connect PIT to output control line of the HPET */
A
Andreas Färber 已提交
1624
            qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
1625 1626
        }
        pcspk_init(isa_bus, pit);
1627
    }
1628

1629
    i8257_dma_init(isa_bus, 0);
1630

1631 1632
    /* Super I/O */
    pc_superio_init(isa_bus, create_fdctrl, no_vmport);
1633 1634
}

1635
void pc_nic_init(PCMachineClass *pcmc, ISABus *isa_bus, PCIBus *pci_bus)
1636 1637 1638
{
    int i;

G
Gerd Hoffmann 已提交
1639
    rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC);
1640 1641
    for (i = 0; i < nb_nics; i++) {
        NICInfo *nd = &nd_table[i];
1642
        const char *model = nd->model ? nd->model : pcmc->default_nic_model;
1643

1644
        if (g_str_equal(model, "ne2k_isa")) {
1645 1646
            pc_init_ne2k_isa(isa_bus, nd);
        } else {
1647
            pci_nic_init_nofail(nd, pci_bus, model, NULL);
1648 1649
        }
    }
G
Gerd Hoffmann 已提交
1650
    rom_reset_order_override();
1651 1652
}

1653 1654 1655 1656 1657 1658
void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
{
    DeviceState *dev;
    SysBusDevice *d;
    unsigned int i;

1659
    if (kvm_ioapic_in_kernel()) {
1660 1661 1662 1663 1664 1665 1666 1667 1668
        dev = qdev_create(NULL, "kvm-ioapic");
    } else {
        dev = qdev_create(NULL, "ioapic");
    }
    if (parent_name) {
        object_property_add_child(object_resolve_path(parent_name, NULL),
                                  "ioapic", OBJECT(dev), NULL);
    }
    qdev_init_nofail(dev);
1669
    d = SYS_BUS_DEVICE(dev);
1670
    sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
1671 1672 1673 1674 1675

    for (i = 0; i < IOAPIC_NUM_PINS; i++) {
        gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
    }
}
1676

1677 1678 1679
static void pc_dimm_plug(HotplugHandler *hotplug_dev,
                         DeviceState *dev, Error **errp)
{
1680
    HotplugHandlerClass *hhc;
1681 1682
    Error *local_err = NULL;
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1683
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1684 1685
    PCDIMMDevice *dimm = PC_DIMM(dev);
    PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1686
    MemoryRegion *mr;
1687
    uint64_t align = TARGET_PAGE_SIZE;
1688
    bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
1689

1690 1691 1692 1693 1694
    mr = ddc->get_memory_region(dimm, &local_err);
    if (local_err) {
        goto out;
    }

1695
    if (memory_region_get_alignment(mr) && pcmc->enforce_aligned_dimm) {
1696 1697 1698
        align = memory_region_get_alignment(mr);
    }

1699 1700 1701 1702 1703 1704
    /*
     * When -no-acpi is used with Q35 machine type, no ACPI is built,
     * but pcms->acpi_dev is still created. Check !acpi_enabled in
     * addition to cover this case.
     */
    if (!pcms->acpi_dev || !acpi_enabled) {
1705
        error_setg(&local_err,
1706
                   "memory hotplug is not enabled: missing acpi device or acpi disabled");
1707 1708 1709
        goto out;
    }

1710 1711 1712 1713 1714 1715
    if (is_nvdimm && !pcms->acpi_nvdimm_state.is_enabled) {
        error_setg(&local_err,
                   "nvdimm is not enabled: missing 'nvdimm' in '-M'");
        goto out;
    }

1716
    pc_dimm_memory_plug(dev, MACHINE(pcms), align, &local_err);
1717
    if (local_err) {
1718 1719 1720
        goto out;
    }

1721
    if (is_nvdimm) {
1722
        nvdimm_plug(&pcms->acpi_nvdimm_state);
1723 1724
    }

1725
    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1726
    hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
1727 1728 1729 1730
out:
    error_propagate(errp, local_err);
}

1731 1732 1733 1734 1735 1736 1737
static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
                                   DeviceState *dev, Error **errp)
{
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

1738 1739 1740 1741 1742 1743
    /*
     * When -no-acpi is used with Q35 machine type, no ACPI is built,
     * but pcms->acpi_dev is still created. Check !acpi_enabled in
     * addition to cover this case.
     */
    if (!pcms->acpi_dev || !acpi_enabled) {
1744
        error_setg(&local_err,
1745
                   "memory hotplug is not enabled: missing acpi device or acpi disabled");
1746 1747 1748
        goto out;
    }

1749 1750 1751 1752 1753 1754
    if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
        error_setg(&local_err,
                   "nvdimm device hot unplug is not supported yet.");
        goto out;
    }

1755 1756 1757 1758 1759 1760 1761
    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
    hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);

out:
    error_propagate(errp, local_err);
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
                           DeviceState *dev, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;

    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
    hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);

    if (local_err) {
        goto out;
    }

1776
    pc_dimm_memory_unplug(dev, MACHINE(pcms));
1777 1778 1779 1780 1781 1782
    object_unparent(OBJECT(dev));

 out:
    error_propagate(errp, local_err);
}

1783 1784 1785 1786 1787 1788 1789 1790
static int pc_apic_cmp(const void *a, const void *b)
{
   CPUArchId *apic_a = (CPUArchId *)a;
   CPUArchId *apic_b = (CPUArchId *)b;

   return apic_a->arch_id - apic_b->arch_id;
}

1791
/* returns pointer to CPUArchId descriptor that matches CPU's apic_id
1792
 * in ms->possible_cpus->cpus, if ms->possible_cpus->cpus has no
S
Stefan Weil 已提交
1793
 * entry corresponding to CPU's apic_id returns NULL.
1794
 */
1795
static CPUArchId *pc_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
1796 1797 1798
{
    CPUArchId apic_id, *found_cpu;

1799
    apic_id.arch_id = id;
1800 1801
    found_cpu = bsearch(&apic_id, ms->possible_cpus->cpus,
        ms->possible_cpus->len, sizeof(*ms->possible_cpus->cpus),
1802 1803
        pc_apic_cmp);
    if (found_cpu && idx) {
1804
        *idx = found_cpu - ms->possible_cpus->cpus;
1805 1806 1807 1808
    }
    return found_cpu;
}

1809 1810 1811
static void pc_cpu_plug(HotplugHandler *hotplug_dev,
                        DeviceState *dev, Error **errp)
{
1812
    CPUArchId *found_cpu;
1813 1814
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;
1815
    X86CPU *cpu = X86_CPU(dev);
1816 1817
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

1818 1819 1820 1821 1822 1823
    if (pcms->acpi_dev) {
        hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
        hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
        if (local_err) {
            goto out;
        }
1824 1825
    }

1826 1827
    /* increment the number of CPUs */
    pcms->boot_cpus++;
1828
    if (pcms->rtc) {
1829
        rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
1830 1831
    }
    if (pcms->fw_cfg) {
1832
        fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
G
Gu Zheng 已提交
1833 1834
    }

1835
    found_cpu = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, NULL);
1836
    found_cpu->cpu = OBJECT(dev);
1837 1838 1839
out:
    error_propagate(errp, local_err);
}
1840 1841 1842
static void pc_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
                                     DeviceState *dev, Error **errp)
{
I
Igor Mammedov 已提交
1843
    int idx = -1;
1844 1845
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;
1846
    X86CPU *cpu = X86_CPU(dev);
1847 1848
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

1849 1850 1851 1852 1853
    if (!pcms->acpi_dev) {
        error_setg(&local_err, "CPU hot unplug not supported without ACPI");
        goto out;
    }

1854
    pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, &idx);
I
Igor Mammedov 已提交
1855 1856 1857 1858 1859 1860
    assert(idx != -1);
    if (idx == 0) {
        error_setg(&local_err, "Boot CPU is unpluggable");
        goto out;
    }

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
    hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);

    if (local_err) {
        goto out;
    }

 out:
    error_propagate(errp, local_err);

}

static void pc_cpu_unplug_cb(HotplugHandler *hotplug_dev,
                             DeviceState *dev, Error **errp)
{
1876
    CPUArchId *found_cpu;
1877 1878
    HotplugHandlerClass *hhc;
    Error *local_err = NULL;
1879
    X86CPU *cpu = X86_CPU(dev);
1880 1881 1882 1883 1884 1885 1886 1887 1888
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

    hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
    hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);

    if (local_err) {
        goto out;
    }

1889
    found_cpu = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, NULL);
1890 1891
    found_cpu->cpu = NULL;
    object_unparent(OBJECT(dev));
1892

1893 1894 1895 1896 1897
    /* decrement the number of CPUs */
    pcms->boot_cpus--;
    /* Update the number of CPUs in CMOS */
    rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
    fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
1898 1899 1900
 out:
    error_propagate(errp, local_err);
}
1901

1902 1903 1904 1905
static void pc_cpu_pre_plug(HotplugHandler *hotplug_dev,
                            DeviceState *dev, Error **errp)
{
    int idx;
1906
    CPUState *cs;
1907
    CPUArchId *cpu_slot;
1908
    X86CPUTopoInfo topo;
1909
    X86CPU *cpu = X86_CPU(dev);
1910
    MachineState *ms = MACHINE(hotplug_dev);
1911 1912
    PCMachineState *pcms = PC_MACHINE(hotplug_dev);

1913 1914 1915 1916 1917 1918
    if(!object_dynamic_cast(OBJECT(cpu), ms->cpu_type)) {
        error_setg(errp, "Invalid CPU type, expected cpu type: '%s'",
                   ms->cpu_type);
        return;
    }

1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
    /* if APIC ID is not set, set it based on socket/core/thread properties */
    if (cpu->apic_id == UNASSIGNED_APIC_ID) {
        int max_socket = (max_cpus - 1) / smp_threads / smp_cores;

        if (cpu->socket_id < 0) {
            error_setg(errp, "CPU socket-id is not set");
            return;
        } else if (cpu->socket_id > max_socket) {
            error_setg(errp, "Invalid CPU socket-id: %u must be in range 0:%u",
                       cpu->socket_id, max_socket);
            return;
        }
        if (cpu->core_id < 0) {
            error_setg(errp, "CPU core-id is not set");
            return;
        } else if (cpu->core_id > (smp_cores - 1)) {
            error_setg(errp, "Invalid CPU core-id: %u must be in range 0:%u",
                       cpu->core_id, smp_cores - 1);
            return;
        }
        if (cpu->thread_id < 0) {
            error_setg(errp, "CPU thread-id is not set");
            return;
        } else if (cpu->thread_id > (smp_threads - 1)) {
            error_setg(errp, "Invalid CPU thread-id: %u must be in range 0:%u",
                       cpu->thread_id, smp_threads - 1);
            return;
        }

        topo.pkg_id = cpu->socket_id;
        topo.core_id = cpu->core_id;
        topo.smt_id = cpu->thread_id;
        cpu->apic_id = apicid_from_topo_ids(smp_cores, smp_threads, &topo);
    }

1954
    cpu_slot = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, &idx);
1955
    if (!cpu_slot) {
1956 1957
        MachineState *ms = MACHINE(pcms);

1958 1959 1960 1961
        x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
        error_setg(errp, "Invalid CPU [socket: %u, core: %u, thread: %u] with"
                  " APIC ID %" PRIu32 ", valid index range 0:%d",
                   topo.pkg_id, topo.core_id, topo.smt_id, cpu->apic_id,
1962
                   ms->possible_cpus->len - 1);
1963 1964 1965 1966 1967 1968 1969 1970
        return;
    }

    if (cpu_slot->cpu) {
        error_setg(errp, "CPU[%d] with APIC ID %" PRIu32 " exists",
                   idx, cpu->apic_id);
        return;
    }
1971 1972

    /* if 'address' properties socket-id/core-id/thread-id are not set, set them
1973
     * so that machine_query_hotpluggable_cpus would show correct values
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
     */
    /* TODO: move socket_id/core_id/thread_id checks into x86_cpu_realizefn()
     * once -smp refactoring is complete and there will be CPU private
     * CPUState::nr_cores and CPUState::nr_threads fields instead of globals */
    x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
    if (cpu->socket_id != -1 && cpu->socket_id != topo.pkg_id) {
        error_setg(errp, "property socket-id: %u doesn't match set apic-id:"
            " 0x%x (socket-id: %u)", cpu->socket_id, cpu->apic_id, topo.pkg_id);
        return;
    }
    cpu->socket_id = topo.pkg_id;

    if (cpu->core_id != -1 && cpu->core_id != topo.core_id) {
        error_setg(errp, "property core-id: %u doesn't match set apic-id:"
            " 0x%x (core-id: %u)", cpu->core_id, cpu->apic_id, topo.core_id);
        return;
    }
    cpu->core_id = topo.core_id;

    if (cpu->thread_id != -1 && cpu->thread_id != topo.smt_id) {
        error_setg(errp, "property thread-id: %u doesn't match set apic-id:"
            " 0x%x (thread-id: %u)", cpu->thread_id, cpu->apic_id, topo.smt_id);
        return;
    }
    cpu->thread_id = topo.smt_id;
1999 2000 2001

    cs = CPU(cpu);
    cs->cpu_index = idx;
I
Igor Mammedov 已提交
2002

2003
    numa_cpu_pre_plug(cpu_slot, dev, errp);
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
}

static void pc_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
                                          DeviceState *dev, Error **errp)
{
    if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
        pc_cpu_pre_plug(hotplug_dev, dev, errp);
    }
}

2014 2015 2016 2017 2018
static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
                                      DeviceState *dev, Error **errp)
{
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        pc_dimm_plug(hotplug_dev, dev, errp);
2019 2020
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
        pc_cpu_plug(hotplug_dev, dev, errp);
2021 2022 2023
    }
}

2024 2025 2026
static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
                                                DeviceState *dev, Error **errp)
{
2027 2028
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        pc_dimm_unplug_request(hotplug_dev, dev, errp);
2029 2030
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
        pc_cpu_unplug_request_cb(hotplug_dev, dev, errp);
2031 2032 2033 2034
    } else {
        error_setg(errp, "acpi: device unplug request for not supported device"
                   " type: %s", object_get_typename(OBJECT(dev)));
    }
2035 2036
}

2037 2038 2039
static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
                                        DeviceState *dev, Error **errp)
{
2040 2041
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        pc_dimm_unplug(hotplug_dev, dev, errp);
2042 2043
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
        pc_cpu_unplug_cb(hotplug_dev, dev, errp);
2044 2045 2046 2047
    } else {
        error_setg(errp, "acpi: device unplug for not supported device"
                   " type: %s", object_get_typename(OBJECT(dev)));
    }
2048 2049
}

2050 2051 2052
static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
                                             DeviceState *dev)
{
2053 2054
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
        object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2055 2056 2057
        return HOTPLUG_HANDLER(machine);
    }

2058
    return NULL;
2059 2060
}

2061
static void
2062 2063 2064
pc_machine_get_device_memory_region_size(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
2065
{
2066 2067
    MachineState *ms = MACHINE(obj);
    int64_t value = memory_region_size(&ms->device_memory->mr);
2068

2069
    visit_type_int(v, name, &value, errp);
2070 2071
}

2072
static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
2073 2074
                                            const char *name, void *opaque,
                                            Error **errp)
2075 2076 2077 2078
{
    PCMachineState *pcms = PC_MACHINE(obj);
    uint64_t value = pcms->max_ram_below_4g;

2079
    visit_type_size(v, name, &value, errp);
2080 2081 2082
}

static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
2083 2084
                                            const char *name, void *opaque,
                                            Error **errp)
2085 2086 2087 2088 2089
{
    PCMachineState *pcms = PC_MACHINE(obj);
    Error *error = NULL;
    uint64_t value;

2090
    visit_type_size(v, name, &value, &error);
2091 2092 2093 2094 2095
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value > (1ULL << 32)) {
E
Eric Blake 已提交
2096 2097 2098
        error_setg(&error,
                   "Machine option 'max-ram-below-4g=%"PRIu64
                   "' expects size less than or equal to 4G", value);
2099 2100 2101 2102 2103
        error_propagate(errp, error);
        return;
    }

    if (value < (1ULL << 20)) {
2104 2105
        warn_report("Only %" PRIu64 " bytes of RAM below the 4GiB boundary,"
                    "BIOS may not work with less than 1MiB", value);
2106 2107 2108 2109 2110
    }

    pcms->max_ram_below_4g = value;
}

2111 2112
static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
2113 2114
{
    PCMachineState *pcms = PC_MACHINE(obj);
2115
    OnOffAuto vmport = pcms->vmport;
2116

2117
    visit_type_OnOffAuto(v, name, &vmport, errp);
2118 2119
}

2120 2121
static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
2122 2123 2124
{
    PCMachineState *pcms = PC_MACHINE(obj);

2125
    visit_type_OnOffAuto(v, name, &pcms->vmport, errp);
2126 2127
}

P
Paolo Bonzini 已提交
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
bool pc_machine_is_smm_enabled(PCMachineState *pcms)
{
    bool smm_available = false;

    if (pcms->smm == ON_OFF_AUTO_OFF) {
        return false;
    }

    if (tcg_enabled() || qtest_enabled()) {
        smm_available = true;
    } else if (kvm_enabled()) {
        smm_available = kvm_has_smm();
    }

    if (smm_available) {
        return true;
    }

    if (pcms->smm == ON_OFF_AUTO_ON) {
        error_report("System Management Mode not supported by this hypervisor.");
        exit(1);
    }
    return false;
}

2153 2154
static void pc_machine_get_smm(Object *obj, Visitor *v, const char *name,
                               void *opaque, Error **errp)
P
Paolo Bonzini 已提交
2155 2156 2157 2158
{
    PCMachineState *pcms = PC_MACHINE(obj);
    OnOffAuto smm = pcms->smm;

2159
    visit_type_OnOffAuto(v, name, &smm, errp);
P
Paolo Bonzini 已提交
2160 2161
}

2162 2163
static void pc_machine_set_smm(Object *obj, Visitor *v, const char *name,
                               void *opaque, Error **errp)
P
Paolo Bonzini 已提交
2164 2165 2166
{
    PCMachineState *pcms = PC_MACHINE(obj);

2167
    visit_type_OnOffAuto(v, name, &pcms->smm, errp);
P
Paolo Bonzini 已提交
2168 2169
}

2170 2171 2172 2173
static bool pc_machine_get_nvdimm(Object *obj, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

2174
    return pcms->acpi_nvdimm_state.is_enabled;
2175 2176 2177 2178 2179 2180
}

static void pc_machine_set_nvdimm(Object *obj, bool value, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

2181
    pcms->acpi_nvdimm_state.is_enabled = value;
2182 2183
}

2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
static void pc_machine_get_nvdimm_capabilities(Object *obj, Visitor *v,
                                               const char *name, void *opaque,
                                               Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);
    uint32_t value = pcms->acpi_nvdimm_state.capabilities;

    visit_type_uint32(v, name, &value, errp);
}

static void pc_machine_set_nvdimm_capabilities(Object *obj, Visitor *v,
                                               const char *name, void *opaque,
                                               Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);
    Error *error = NULL;
    uint32_t value;

    visit_type_uint32(v, name, &value, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }

    pcms->acpi_nvdimm_state.capabilities = value;
}

C
Chao Peng 已提交
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
static bool pc_machine_get_smbus(Object *obj, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    return pcms->smbus;
}

static void pc_machine_set_smbus(Object *obj, bool value, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    pcms->smbus = value;
}

C
Chao Peng 已提交
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
static bool pc_machine_get_sata(Object *obj, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    return pcms->sata;
}

static void pc_machine_set_sata(Object *obj, bool value, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    pcms->sata = value;
}

C
Chao Peng 已提交
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
static bool pc_machine_get_pit(Object *obj, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    return pcms->pit;
}

static void pc_machine_set_pit(Object *obj, bool value, Error **errp)
{
    PCMachineState *pcms = PC_MACHINE(obj);

    pcms->pit = value;
}

2253 2254
static void pc_machine_initfn(Object *obj)
{
2255 2256
    PCMachineState *pcms = PC_MACHINE(obj);

G
Gerd Hoffmann 已提交
2257
    pcms->max_ram_below_4g = 0; /* use default */
P
Paolo Bonzini 已提交
2258
    pcms->smm = ON_OFF_AUTO_AUTO;
2259
    pcms->vmport = ON_OFF_AUTO_AUTO;
2260
    /* nvdimm is disabled on default. */
2261
    pcms->acpi_nvdimm_state.is_enabled = false;
2262 2263
    /* acpi build is enabled by default if machine supports it */
    pcms->acpi_build_enabled = PC_MACHINE_GET_CLASS(pcms)->has_acpi_build;
C
Chao Peng 已提交
2264
    pcms->smbus = true;
C
Chao Peng 已提交
2265
    pcms->sata = true;
C
Chao Peng 已提交
2266
    pcms->pit = true;
2267 2268
}

2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
static void pc_machine_reset(void)
{
    CPUState *cs;
    X86CPU *cpu;

    qemu_devices_reset();

    /* Reset APIC after devices have been reset to cancel
     * any changes that qemu_devices_reset() might have done.
     */
    CPU_FOREACH(cs) {
        cpu = X86_CPU(cs);

        if (cpu->apic_state) {
            device_reset(cpu->apic_state);
        }
    }
}

2288 2289
static CpuInstanceProperties
pc_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
2290
{
2291 2292 2293 2294 2295
    MachineClass *mc = MACHINE_GET_CLASS(ms);
    const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);

    assert(cpu_index < possible_cpus->len);
    return possible_cpus->cpus[cpu_index].props;
2296 2297
}

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
static int64_t pc_get_default_cpu_node_id(const MachineState *ms, int idx)
{
   X86CPUTopoInfo topo;

   assert(idx < ms->possible_cpus->len);
   x86_topo_ids_from_apicid(ms->possible_cpus->cpus[idx].arch_id,
                            smp_cores, smp_threads, &topo);
   return topo.pkg_id % nb_numa_nodes;
}

2308
static const CPUArchIdList *pc_possible_cpu_arch_ids(MachineState *ms)
2309
{
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
    int i;

    if (ms->possible_cpus) {
        /*
         * make sure that max_cpus hasn't changed since the first use, i.e.
         * -smp hasn't been parsed after it
        */
        assert(ms->possible_cpus->len == max_cpus);
        return ms->possible_cpus;
    }

    ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
                                  sizeof(CPUArchId) * max_cpus);
    ms->possible_cpus->len = max_cpus;
    for (i = 0; i < ms->possible_cpus->len; i++) {
2325 2326
        X86CPUTopoInfo topo;

2327
        ms->possible_cpus->cpus[i].type = ms->cpu_type;
2328
        ms->possible_cpus->cpus[i].vcpus_count = 1;
2329
        ms->possible_cpus->cpus[i].arch_id = x86_cpu_apic_id_from_index(i);
2330 2331 2332 2333 2334 2335 2336 2337
        x86_topo_ids_from_apicid(ms->possible_cpus->cpus[i].arch_id,
                                 smp_cores, smp_threads, &topo);
        ms->possible_cpus->cpus[i].props.has_socket_id = true;
        ms->possible_cpus->cpus[i].props.socket_id = topo.pkg_id;
        ms->possible_cpus->cpus[i].props.has_core_id = true;
        ms->possible_cpus->cpus[i].props.core_id = topo.core_id;
        ms->possible_cpus->cpus[i].props.has_thread_id = true;
        ms->possible_cpus->cpus[i].props.thread_id = topo.smt_id;
2338 2339
    }
    return ms->possible_cpus;
2340 2341
}

2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
static void x86_nmi(NMIState *n, int cpu_index, Error **errp)
{
    /* cpu index isn't used */
    CPUState *cs;

    CPU_FOREACH(cs) {
        X86CPU *cpu = X86_CPU(cs);

        if (!cpu->apic_state) {
            cpu_interrupt(cs, CPU_INTERRUPT_NMI);
        } else {
            apic_deliver_nmi(cpu->apic_state);
        }
    }
}

2358 2359 2360 2361 2362
static void pc_machine_class_init(ObjectClass *oc, void *data)
{
    MachineClass *mc = MACHINE_CLASS(oc);
    PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
    HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
2363
    NMIClass *nc = NMI_CLASS(oc);
2364

2365 2366 2367 2368 2369 2370 2371 2372
    pcmc->pci_enabled = true;
    pcmc->has_acpi_build = true;
    pcmc->rsdp_in_ram = true;
    pcmc->smbios_defaults = true;
    pcmc->smbios_uuid_encoded = true;
    pcmc->gigabyte_align = true;
    pcmc->has_reserved_memory = true;
    pcmc->kvmclock_enabled = true;
2373
    pcmc->enforce_aligned_dimm = true;
2374 2375 2376
    /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
     * to be used at the moment, 32K should be enough for a while.  */
    pcmc->acpi_data_size = 0x20000 + 0x8000;
2377
    pcmc->save_tsc_khz = true;
2378
    pcmc->linuxboot_dma_enabled = true;
2379
    assert(!mc->get_hotplug_handler);
2380
    mc->get_hotplug_handler = pc_get_hotpug_handler;
2381
    mc->cpu_index_to_instance_props = pc_cpu_index_to_props;
2382
    mc->get_default_cpu_node_id = pc_get_default_cpu_node_id;
2383
    mc->possible_cpu_arch_ids = pc_possible_cpu_arch_ids;
2384
    mc->auto_enable_numa_with_memhp = true;
2385
    mc->has_hotpluggable_cpus = true;
2386
    mc->default_boot_order = "cad";
2387
    mc->hot_add_cpu = pc_hot_add_cpu;
2388
    mc->block_default_type = IF_IDE;
2389
    mc->max_cpus = 255;
2390
    mc->reset = pc_machine_reset;
2391
    hc->pre_plug = pc_machine_device_pre_plug_cb;
2392
    hc->plug = pc_machine_device_plug_cb;
2393
    hc->unplug_request = pc_machine_device_unplug_request_cb;
2394
    hc->unplug = pc_machine_device_unplug_cb;
2395
    nc->nmi_monitor_handler = x86_nmi;
2396
    mc->default_cpu_type = TARGET_DEFAULT_CPU_TYPE;
2397

2398 2399
    object_class_property_add(oc, PC_MACHINE_DEVMEM_REGION_SIZE, "int",
        pc_machine_get_device_memory_region_size, NULL,
2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
        NULL, NULL, &error_abort);

    object_class_property_add(oc, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
        pc_machine_get_max_ram_below_4g, pc_machine_set_max_ram_below_4g,
        NULL, NULL, &error_abort);

    object_class_property_set_description(oc, PC_MACHINE_MAX_RAM_BELOW_4G,
        "Maximum ram below the 4G boundary (32bit boundary)", &error_abort);

    object_class_property_add(oc, PC_MACHINE_SMM, "OnOffAuto",
        pc_machine_get_smm, pc_machine_set_smm,
        NULL, NULL, &error_abort);
    object_class_property_set_description(oc, PC_MACHINE_SMM,
        "Enable SMM (pc & q35)", &error_abort);

    object_class_property_add(oc, PC_MACHINE_VMPORT, "OnOffAuto",
        pc_machine_get_vmport, pc_machine_set_vmport,
        NULL, NULL, &error_abort);
    object_class_property_set_description(oc, PC_MACHINE_VMPORT,
        "Enable vmport (pc & q35)", &error_abort);

    object_class_property_add_bool(oc, PC_MACHINE_NVDIMM,
        pc_machine_get_nvdimm, pc_machine_set_nvdimm, &error_abort);
C
Chao Peng 已提交
2423

2424 2425 2426 2427
    object_class_property_add(oc, PC_MACHINE_NVDIMM_CAP, "uint32",
        pc_machine_get_nvdimm_capabilities,
        pc_machine_set_nvdimm_capabilities, NULL, NULL, &error_abort);

C
Chao Peng 已提交
2428 2429
    object_class_property_add_bool(oc, PC_MACHINE_SMBUS,
        pc_machine_get_smbus, pc_machine_set_smbus, &error_abort);
C
Chao Peng 已提交
2430 2431 2432

    object_class_property_add_bool(oc, PC_MACHINE_SATA,
        pc_machine_get_sata, pc_machine_set_sata, &error_abort);
C
Chao Peng 已提交
2433 2434 2435

    object_class_property_add_bool(oc, PC_MACHINE_PIT,
        pc_machine_get_pit, pc_machine_set_pit, &error_abort);
2436 2437
}

2438 2439 2440 2441 2442
static const TypeInfo pc_machine_info = {
    .name = TYPE_PC_MACHINE,
    .parent = TYPE_MACHINE,
    .abstract = true,
    .instance_size = sizeof(PCMachineState),
2443
    .instance_init = pc_machine_initfn,
2444
    .class_size = sizeof(PCMachineClass),
2445 2446 2447
    .class_init = pc_machine_class_init,
    .interfaces = (InterfaceInfo[]) {
         { TYPE_HOTPLUG_HANDLER },
2448
         { TYPE_NMI },
2449 2450
         { }
    },
2451 2452 2453 2454 2455 2456 2457 2458
};

static void pc_machine_register_types(void)
{
    type_register_static(&pc_machine_info);
}

type_init(pc_machine_register_types)