pci.c 69.5 KB
Newer Older
B
bellard 已提交
1 2 3 4
/*
 * QEMU PCI bus manager
 *
 * Copyright (c) 2004 Fabrice Bellard
5
 *
B
bellard 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
24 25 26
#include "hw/hw.h"
#include "hw/pci/pci.h"
#include "hw/pci/pci_bridge.h"
27
#include "hw/pci/pci_bus.h"
28
#include "hw/pci/pci_host.h"
29
#include "monitor/monitor.h"
P
Paolo Bonzini 已提交
30
#include "net/net.h"
31
#include "sysemu/sysemu.h"
32
#include "hw/loader.h"
33
#include "qemu/range.h"
L
Luiz Capitulino 已提交
34
#include "qmp-commands.h"
35 36
#include "hw/pci/msi.h"
#include "hw/pci/msix.h"
37
#include "exec/address-spaces.h"
B
bellard 已提交
38 39

//#define DEBUG_PCI
40
#ifdef DEBUG_PCI
41
# define PCI_DPRINTF(format, ...)       printf(format, ## __VA_ARGS__)
42 43 44
#else
# define PCI_DPRINTF(format, ...)       do { } while (0)
#endif
B
bellard 已提交
45

46
static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
47
static char *pcibus_get_dev_path(DeviceState *dev);
48
static char *pcibus_get_fw_dev_path(DeviceState *dev);
P
Paolo Bonzini 已提交
49
static void pcibus_reset(BusState *qbus);
50
static void pci_bus_finalize(Object *obj);
51

52 53 54 55 56 57 58 59 60 61 62
static Property pci_props[] = {
    DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
    DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
    DEFINE_PROP_UINT32("rombar",  PCIDevice, rom_bar, 1),
    DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
                    QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
    DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
                    QEMU_PCI_CAP_SERR_BITNR, true),
    DEFINE_PROP_END_OF_LIST()
};

63 64 65 66 67 68 69 70 71 72 73 74 75 76
static void pci_bus_class_init(ObjectClass *klass, void *data)
{
    BusClass *k = BUS_CLASS(klass);

    k->print_dev = pcibus_dev_print;
    k->get_dev_path = pcibus_get_dev_path;
    k->get_fw_dev_path = pcibus_get_fw_dev_path;
    k->reset = pcibus_reset;
}

static const TypeInfo pci_bus_info = {
    .name = TYPE_PCI_BUS,
    .parent = TYPE_BUS,
    .instance_size = sizeof(PCIBus),
77
    .instance_finalize = pci_bus_finalize,
78
    .class_init = pci_bus_class_init,
79
};
B
bellard 已提交
80

81 82 83 84 85
static const TypeInfo pcie_bus_info = {
    .name = TYPE_PCIE_BUS,
    .parent = TYPE_PCI_BUS,
};

86
static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
B
bellard 已提交
87
static void pci_update_mappings(PCIDevice *d);
88
static void pci_irq_handler(void *opaque, int irq_num, int level);
89
static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
90
static void pci_del_option_rom(PCIDevice *pdev);
B
bellard 已提交
91

92 93
static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
94

95
static QLIST_HEAD(, PCIHostState) pci_host_bridges;
96

J
Juan Quintela 已提交
97 98 99 100 101 102 103
static const VMStateDescription vmstate_pcibus = {
    .name = "PCIBUS",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_INT32_EQUAL(nirq, PCIBus),
104
        VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
J
Juan Quintela 已提交
105
        VMSTATE_END_OF_LIST()
106
    }
J
Juan Quintela 已提交
107
};
108
static int pci_bar(PCIDevice *d, int reg)
109
{
110 111 112 113 114 115 116
    uint8_t type;

    if (reg != PCI_ROM_SLOT)
        return PCI_BASE_ADDRESS_0 + reg * 4;

    type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
    return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
117 118
}

119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
static inline int pci_irq_state(PCIDevice *d, int irq_num)
{
	return (d->irq_state >> irq_num) & 0x1;
}

static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
{
	d->irq_state &= ~(0x1 << irq_num);
	d->irq_state |= level << irq_num;
}

static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
{
    PCIBus *bus;
    for (;;) {
        bus = pci_dev->bus;
        irq_num = bus->map_irq(pci_dev, irq_num);
        if (bus->set_irq)
            break;
        pci_dev = bus->parent_dev;
    }
    bus->irq_count[irq_num] += change;
    bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
}

144 145 146 147 148 149 150
int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
{
    assert(irq_num >= 0);
    assert(irq_num < bus->nirq);
    return !!bus->irq_count[irq_num];
}

151 152 153 154 155 156 157 158 159 160 161
/* Update interrupt status bit in config space on interrupt
 * state change. */
static void pci_update_irq_status(PCIDevice *dev)
{
    if (dev->irq_state) {
        dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
    } else {
        dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
    }
}

I
Isaku Yamahata 已提交
162 163 164 165
void pci_device_deassert_intx(PCIDevice *dev)
{
    int i;
    for (i = 0; i < PCI_NUM_PINS; ++i) {
166
        pci_irq_handler(dev, i, 0);
I
Isaku Yamahata 已提交
167 168 169
    }
}

P
Paolo Bonzini 已提交
170
static void pci_do_device_reset(PCIDevice *dev)
171
{
172
    int r;
173

174
    dev->irq_state = 0;
175
    pci_update_irq_status(dev);
I
Isaku Yamahata 已提交
176
    pci_device_deassert_intx(dev);
S
Stefan Weil 已提交
177
    /* Clear all writable bits */
178
    pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
179 180
                                 pci_get_word(dev->wmask + PCI_COMMAND) |
                                 pci_get_word(dev->w1cmask + PCI_COMMAND));
181 182 183
    pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
                                 pci_get_word(dev->wmask + PCI_STATUS) |
                                 pci_get_word(dev->w1cmask + PCI_STATUS));
184 185 186
    dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
    dev->config[PCI_INTERRUPT_LINE] = 0x0;
    for (r = 0; r < PCI_NUM_REGIONS; ++r) {
I
Isaku Yamahata 已提交
187 188
        PCIIORegion *region = &dev->io_regions[r];
        if (!region->size) {
189 190
            continue;
        }
I
Isaku Yamahata 已提交
191 192 193 194 195 196 197

        if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
            region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
            pci_set_quad(dev->config + pci_bar(dev, r), region->type);
        } else {
            pci_set_long(dev->config + pci_bar(dev, r), region->type);
        }
198 199
    }
    pci_update_mappings(dev);
200 201 202

    msi_reset(dev);
    msix_reset(dev);
203 204
}

P
Paolo Bonzini 已提交
205 206 207 208 209 210 211 212 213 214
/*
 * This function is called on #RST and FLR.
 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
 */
void pci_device_reset(PCIDevice *dev)
{
    qdev_reset_all(&dev->qdev);
    pci_do_device_reset(dev);
}

215 216
/*
 * Trigger pci bus reset under a given bus.
P
Paolo Bonzini 已提交
217 218
 * Called via qbus_reset_all on RST# assert, after the devices
 * have been reset qdev_reset_all-ed already.
219
 */
P
Paolo Bonzini 已提交
220
static void pcibus_reset(BusState *qbus)
G
Gleb Natapov 已提交
221
{
P
Paolo Bonzini 已提交
222
    PCIBus *bus = DO_UPCAST(PCIBus, qbus, qbus);
G
Gleb Natapov 已提交
223 224
    int i;

225 226
    for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
        if (bus->devices[i]) {
P
Paolo Bonzini 已提交
227
            pci_do_device_reset(bus->devices[i]);
228
        }
G
Gleb Natapov 已提交
229
    }
230

P
Paolo Bonzini 已提交
231 232 233
    for (i = 0; i < bus->nirq; i++) {
        assert(bus->irq_count[i] == 0);
    }
234 235
}

236
static void pci_host_bus_register(PCIBus *bus, DeviceState *parent)
237
{
238 239 240
    PCIHostState *host_bridge = PCI_HOST_BRIDGE(parent);

    QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
241 242
}

D
David Gibson 已提交
243
PCIBus *pci_find_primary_bus(void)
244
{
245
    PCIBus *primary_bus = NULL;
246
    PCIHostState *host;
247

248
    QLIST_FOREACH(host, &pci_host_bridges, next) {
249 250 251
        if (primary_bus) {
            /* We have multiple root buses, refuse to select a primary */
            return NULL;
252
        }
253
        primary_bus = host->bus;
254 255
    }

256
    return primary_bus;
257 258
}

259
PCIBus *pci_device_root_bus(const PCIDevice *d)
260
{
261
    PCIBus *bus = d->bus;
262 263 264 265 266

    while ((d = bus->parent_dev) != NULL) {
        bus = d->bus;
    }

267 268 269
    return bus;
}

270
const char *pci_root_bus_path(PCIDevice *dev)
271
{
272 273 274
    PCIBus *rootbus = pci_device_root_bus(dev);
    PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
    PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
275

276 277 278 279 280
    assert(!rootbus->parent_dev);
    assert(host_bridge->bus == rootbus);

    if (hc->root_bus_path) {
        return (*hc->root_bus_path)(host_bridge, rootbus);
281 282
    }

283
    return rootbus->qbus.name;
284 285
}

286
static void pci_bus_init(PCIBus *bus, DeviceState *parent,
287
                         const char *name,
288 289
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
290
                         uint8_t devfn_min)
291
{
292
    assert(PCI_FUNC(devfn_min) == 0);
P
pbrook 已提交
293
    bus->devfn_min = devfn_min;
294 295
    bus->address_space_mem = address_space_mem;
    bus->address_space_io = address_space_io;
296 297 298

    /* host bridge */
    QLIST_INIT(&bus->child);
299

300
    pci_host_bus_register(bus, parent);
301

A
Alex Williamson 已提交
302
    vmstate_register(NULL, -1, &vmstate_pcibus, bus);
303 304
}

305 306 307 308 309
bool pci_bus_is_express(PCIBus *bus)
{
    return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
}

310 311 312 313 314
bool pci_bus_is_root(PCIBus *bus)
{
    return !bus->parent_dev;
}

315
void pci_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
316 317 318
                         const char *name,
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
319
                         uint8_t devfn_min, const char *typename)
320
{
321
    qbus_create_inplace(bus, bus_size, typename, parent, name);
322 323 324 325
    pci_bus_init(bus, parent, name, address_space_mem,
                 address_space_io, devfn_min);
}

326
PCIBus *pci_bus_new(DeviceState *parent, const char *name,
327 328
                    MemoryRegion *address_space_mem,
                    MemoryRegion *address_space_io,
329
                    uint8_t devfn_min, const char *typename)
330 331 332
{
    PCIBus *bus;

333
    bus = PCI_BUS(qbus_create(typename, parent, name));
334 335
    pci_bus_init(bus, parent, name, address_space_mem,
                 address_space_io, devfn_min);
336 337 338 339 340 341 342 343 344 345
    return bus;
}

void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq)
{
    bus->set_irq = set_irq;
    bus->map_irq = map_irq;
    bus->irq_opaque = irq_opaque;
    bus->nirq = nirq;
346
    bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
347 348
}

349
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
G
Gerd Hoffmann 已提交
350 351 352
{
    bus->qbus.allow_hotplug = 1;
    bus->hotplug = hotplug;
353
    bus->hotplug_qdev = qdev;
G
Gerd Hoffmann 已提交
354 355
}

356 357
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
358
                         void *irq_opaque,
359 360
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
361
                         uint8_t devfn_min, int nirq, const char *typename)
362 363 364
{
    PCIBus *bus;

365
    bus = pci_bus_new(parent, name, address_space_mem,
366
                      address_space_io, devfn_min, typename);
367
    pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
368 369
    return bus;
}
B
bellard 已提交
370

P
pbrook 已提交
371 372
int pci_bus_num(PCIBus *s)
{
373
    if (pci_bus_is_root(s))
374 375
        return 0;       /* pci host bridge */
    return s->parent_dev->config[PCI_SECONDARY_BUS];
P
pbrook 已提交
376 377
}

378 379 380 381 382 383
static void pci_bus_finalize(Object *obj)
{
    PCIBus *bus = PCI_BUS(obj);
    vmstate_unregister(NULL, &vmstate_pcibus, bus);
}

J
Juan Quintela 已提交
384
static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
385
{
J
Juan Quintela 已提交
386
    PCIDevice *s = container_of(pv, PCIDevice, config);
387
    PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s);
I
Isaku Yamahata 已提交
388
    uint8_t *config;
389 390
    int i;

I
Isaku Yamahata 已提交
391
    assert(size == pci_config_size(s));
392
    config = g_malloc(size);
I
Isaku Yamahata 已提交
393 394 395

    qemu_get_buffer(f, config, size);
    for (i = 0; i < size; ++i) {
396 397
        if ((config[i] ^ s->config[i]) &
            s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
398
            g_free(config);
399
            return -EINVAL;
I
Isaku Yamahata 已提交
400 401 402
        }
    }
    memcpy(s->config, config, size);
403

B
bellard 已提交
404
    pci_update_mappings(s);
405
    if (pc->is_bridge) {
406
        PCIBridge *b = PCI_BRIDGE(s);
407 408
        pci_bridge_update_mappings(b);
    }
409

G
Gerd Hoffmann 已提交
410 411 412 413
    memory_region_set_enabled(&s->bus_master_enable_region,
                              pci_get_word(s->config + PCI_COMMAND)
                              & PCI_COMMAND_MASTER);

414
    g_free(config);
415 416 417
    return 0;
}

J
Juan Quintela 已提交
418
/* just put buffer */
419
static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
J
Juan Quintela 已提交
420
{
421
    const uint8_t **v = pv;
I
Isaku Yamahata 已提交
422
    assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
423
    qemu_put_buffer(f, *v, size);
J
Juan Quintela 已提交
424 425 426 427 428 429 430 431
}

static VMStateInfo vmstate_info_pci_config = {
    .name = "pci config",
    .get  = get_pci_config_device,
    .put  = put_pci_config_device,
};

432 433
static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
{
434
    PCIDevice *s = container_of(pv, PCIDevice, irq_state);
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
    uint32_t irq_state[PCI_NUM_PINS];
    int i;
    for (i = 0; i < PCI_NUM_PINS; ++i) {
        irq_state[i] = qemu_get_be32(f);
        if (irq_state[i] != 0x1 && irq_state[i] != 0) {
            fprintf(stderr, "irq state %d: must be 0 or 1.\n",
                    irq_state[i]);
            return -EINVAL;
        }
    }

    for (i = 0; i < PCI_NUM_PINS; ++i) {
        pci_set_irq_state(s, i, irq_state[i]);
    }

    return 0;
}

static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
{
    int i;
456
    PCIDevice *s = container_of(pv, PCIDevice, irq_state);
457 458 459 460 461 462 463 464 465 466 467 468

    for (i = 0; i < PCI_NUM_PINS; ++i) {
        qemu_put_be32(f, pci_irq_state(s, i));
    }
}

static VMStateInfo vmstate_info_pci_irq_state = {
    .name = "pci irq state",
    .get  = get_pci_irq_state,
    .put  = put_pci_irq_state,
};

J
Juan Quintela 已提交
469 470 471 472 473 474 475
const VMStateDescription vmstate_pci_device = {
    .name = "PCIDevice",
    .version_id = 2,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_INT32_LE(version_id, PCIDevice),
I
Isaku Yamahata 已提交
476 477 478
        VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
                                   vmstate_info_pci_config,
                                   PCI_CONFIG_SPACE_SIZE),
479 480 481
        VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
				   vmstate_info_pci_irq_state,
				   PCI_NUM_PINS * sizeof(int32_t)),
I
Isaku Yamahata 已提交
482 483 484 485 486
        VMSTATE_END_OF_LIST()
    }
};

const VMStateDescription vmstate_pcie_device = {
487
    .name = "PCIEDevice",
I
Isaku Yamahata 已提交
488 489 490 491 492 493 494 495
    .version_id = 2,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_INT32_LE(version_id, PCIDevice),
        VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
                                   vmstate_info_pci_config,
                                   PCIE_CONFIG_SPACE_SIZE),
496 497 498
        VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
				   vmstate_info_pci_irq_state,
				   PCI_NUM_PINS * sizeof(int32_t)),
J
Juan Quintela 已提交
499 500 501 502
        VMSTATE_END_OF_LIST()
    }
};

I
Isaku Yamahata 已提交
503 504 505 506 507
static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
{
    return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
}

J
Juan Quintela 已提交
508 509
void pci_device_save(PCIDevice *s, QEMUFile *f)
{
510 511 512 513 514
    /* Clear interrupt status bit: it is implicit
     * in irq_state which we are saving.
     * This makes us compatible with old devices
     * which never set or clear this bit. */
    s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
I
Isaku Yamahata 已提交
515
    vmstate_save_state(f, pci_get_vmstate(s), s);
516 517
    /* Restore the interrupt status bit. */
    pci_update_irq_status(s);
J
Juan Quintela 已提交
518 519 520 521
}

int pci_device_load(PCIDevice *s, QEMUFile *f)
{
522 523 524 525 526
    int ret;
    ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
    /* Restore the interrupt status bit. */
    pci_update_irq_status(s);
    return ret;
J
Juan Quintela 已提交
527 528
}

529
static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
530
{
531 532 533 534
    pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
                 pci_default_sub_vendor_id);
    pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
                 pci_default_sub_device_id);
535 536
}

537
/*
538 539
 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
 *       [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
540
 */
541
int pci_parse_devaddr(const char *addr, int *domp, int *busp,
542
                      unsigned int *slotp, unsigned int *funcp)
543 544 545 546 547
{
    const char *p;
    char *e;
    unsigned long val;
    unsigned long dom = 0, bus = 0;
548 549
    unsigned int slot = 0;
    unsigned int func = 0;
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572

    p = addr;
    val = strtoul(p, &e, 16);
    if (e == p)
	return -1;
    if (*e == ':') {
	bus = val;
	p = e + 1;
	val = strtoul(p, &e, 16);
	if (e == p)
	    return -1;
	if (*e == ':') {
	    dom = bus;
	    bus = val;
	    p = e + 1;
	    val = strtoul(p, &e, 16);
	    if (e == p)
		return -1;
	}
    }

    slot = val;

573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
    if (funcp != NULL) {
        if (*e != '.')
            return -1;

        p = e + 1;
        val = strtoul(p, &e, 16);
        if (e == p)
            return -1;

        func = val;
    }

    /* if funcp == NULL func is 0 */
    if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
	return -1;

589 590 591 592 593 594
    if (*e)
	return -1;

    *domp = dom;
    *busp = bus;
    *slotp = slot;
595 596
    if (funcp != NULL)
        *funcp = func;
597 598 599
    return 0;
}

600
PCIBus *pci_get_bus_devfn(int *devfnp, PCIBus *root, const char *devaddr)
601 602 603 604
{
    int dom, bus;
    unsigned slot;

605 606
    assert(!root->parent_dev);

D
David Gibson 已提交
607 608 609 610 611
    if (!root) {
        fprintf(stderr, "No primary PCI bus\n");
        return NULL;
    }

612 613
    if (!devaddr) {
        *devfnp = -1;
D
David Gibson 已提交
614
        return pci_find_bus_nr(root, 0);
615 616
    }

617
    if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
618 619 620
        return NULL;
    }

D
David Gibson 已提交
621 622 623 624 625
    if (dom != 0) {
        fprintf(stderr, "No support for non-zero PCI domains\n");
        return NULL;
    }

626
    *devfnp = PCI_DEVFN(slot, 0);
D
David Gibson 已提交
627
    return pci_find_bus_nr(root, bus);
628 629
}

630 631 632 633 634 635 636 637 638 639 640 641
static void pci_init_cmask(PCIDevice *dev)
{
    pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
    pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
    dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
    dev->cmask[PCI_REVISION_ID] = 0xff;
    dev->cmask[PCI_CLASS_PROG] = 0xff;
    pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
    dev->cmask[PCI_HEADER_TYPE] = 0xff;
    dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
}

642 643
static void pci_init_wmask(PCIDevice *dev)
{
I
Isaku Yamahata 已提交
644 645
    int config_size = pci_config_size(dev);

646 647
    dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
    dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
I
Isaku Yamahata 已提交
648
    pci_set_word(dev->wmask + PCI_COMMAND,
649 650
                 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
                 PCI_COMMAND_INTX_DISABLE);
651 652 653
    if (dev->cap_present & QEMU_PCI_CAP_SERR) {
        pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
    }
654 655 656

    memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
           config_size - PCI_CONFIG_HEADER_SIZE);
657 658
}

659 660 661
static void pci_init_w1cmask(PCIDevice *dev)
{
    /*
662
     * Note: It's okay to set w1cmask even for readonly bits as
663 664 665 666 667 668 669 670
     * long as their value is hardwired to 0.
     */
    pci_set_word(dev->w1cmask + PCI_STATUS,
                 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
                 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
                 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
}

671
static void pci_init_mask_bridge(PCIDevice *d)
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
{
    /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
       PCI_SEC_LETENCY_TIMER */
    memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);

    /* base and limit */
    d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
    d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
    pci_set_word(d->wmask + PCI_MEMORY_BASE,
                 PCI_MEMORY_RANGE_MASK & 0xffff);
    pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
                 PCI_MEMORY_RANGE_MASK & 0xffff);
    pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
                 PCI_PREF_RANGE_MASK & 0xffff);
    pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
                 PCI_PREF_RANGE_MASK & 0xffff);

    /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
    memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);

692
    /* Supported memory and i/o types */
M
Michael S. Tsirkin 已提交
693 694
    d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
    d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
695 696 697 698 699
    pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
                               PCI_PREF_RANGE_TYPE_64);
    pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
                               PCI_PREF_RANGE_TYPE_64);

700 701 702 703
    /*
     * TODO: Bridges default to 10-bit VGA decoding but we currently only
     * implement 16-bit decoding (no alias support).
     */
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
    pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
                 PCI_BRIDGE_CTL_PARITY |
                 PCI_BRIDGE_CTL_SERR |
                 PCI_BRIDGE_CTL_ISA |
                 PCI_BRIDGE_CTL_VGA |
                 PCI_BRIDGE_CTL_VGA_16BIT |
                 PCI_BRIDGE_CTL_MASTER_ABORT |
                 PCI_BRIDGE_CTL_BUS_RESET |
                 PCI_BRIDGE_CTL_FAST_BACK |
                 PCI_BRIDGE_CTL_DISCARD |
                 PCI_BRIDGE_CTL_SEC_DISCARD |
                 PCI_BRIDGE_CTL_DISCARD_SERR);
    /* Below does not do anything as we never set this bit, put here for
     * completeness. */
    pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
                 PCI_BRIDGE_CTL_DISCARD_STATUS);
720
    d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
721
    d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
722 723
    pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
                               PCI_PREF_RANGE_TYPE_MASK);
724 725
    pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
                               PCI_PREF_RANGE_TYPE_MASK);
726 727
}

728 729 730 731 732 733 734 735 736 737
static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
{
    uint8_t slot = PCI_SLOT(dev->devfn);
    uint8_t func;

    if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
        dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
    }

    /*
S
Stefan Weil 已提交
738
     * multifunction bit is interpreted in two ways as follows.
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
     *   - all functions must set the bit to 1.
     *     Example: Intel X53
     *   - function 0 must set the bit, but the rest function (> 0)
     *     is allowed to leave the bit to 0.
     *     Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
     *
     * So OS (at least Linux) checks the bit of only function 0,
     * and doesn't see the bit of function > 0.
     *
     * The below check allows both interpretation.
     */
    if (PCI_FUNC(dev->devfn)) {
        PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
        if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
            /* function 0 should set multifunction bit */
            error_report("PCI: single function device can't be populated "
                         "in function %x.%x", slot, PCI_FUNC(dev->devfn));
            return -1;
        }
        return 0;
    }

    if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
        return 0;
    }
    /* function 0 indicates single function, so function > 0 must be NULL */
    for (func = 1; func < PCI_FUNC_MAX; ++func) {
        if (bus->devices[PCI_DEVFN(slot, func)]) {
            error_report("PCI: %x.0 indicates single function, "
                         "but %x.%x is already populated.",
                         slot, slot, func);
            return -1;
        }
    }
    return 0;
}

I
Isaku Yamahata 已提交
776 777 778 779
static void pci_config_alloc(PCIDevice *pci_dev)
{
    int config_size = pci_config_size(pci_dev);

780 781 782 783 784
    pci_dev->config = g_malloc0(config_size);
    pci_dev->cmask = g_malloc0(config_size);
    pci_dev->wmask = g_malloc0(config_size);
    pci_dev->w1cmask = g_malloc0(config_size);
    pci_dev->used = g_malloc0(config_size);
I
Isaku Yamahata 已提交
785 786 787 788
}

static void pci_config_free(PCIDevice *pci_dev)
{
789 790 791 792 793
    g_free(pci_dev->config);
    g_free(pci_dev->cmask);
    g_free(pci_dev->wmask);
    g_free(pci_dev->w1cmask);
    g_free(pci_dev->used);
I
Isaku Yamahata 已提交
794 795
}

B
bellard 已提交
796
/* -1 for devfn means auto assign */
P
Paul Brook 已提交
797
static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
798
                                         const char *name, int devfn)
B
bellard 已提交
799
{
800 801 802
    PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
    PCIConfigReadFunc *config_read = pc->config_read;
    PCIConfigWriteFunc *config_write = pc->config_write;
803
    AddressSpace *dma_as;
804

B
bellard 已提交
805
    if (devfn < 0) {
806
        for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
807
            devfn += PCI_FUNC_MAX) {
808
            if (!bus->devices[devfn])
B
bellard 已提交
809 810
                goto found;
        }
811
        error_report("PCI: no slot/function available for %s, all in use", name);
812
        return NULL;
B
bellard 已提交
813
    found: ;
814
    } else if (bus->devices[devfn]) {
815 816
        error_report("PCI: slot %d function %d not available for %s, in use by %s",
                     PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
817
        return NULL;
B
bellard 已提交
818
    }
819

820
    pci_dev->bus = bus;
821
    dma_as = pci_device_iommu_address_space(pci_dev);
822

823 824
    memory_region_init_alias(&pci_dev->bus_master_enable_region,
                             OBJECT(pci_dev), "bus master",
825 826
                             dma_as->root, 0, memory_region_size(dma_as->root));
    memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
827 828
    address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region,
                       name);
829

B
bellard 已提交
830 831
    pci_dev->devfn = devfn;
    pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
832
    pci_dev->irq_state = 0;
I
Isaku Yamahata 已提交
833
    pci_config_alloc(pci_dev);
834

835 836 837 838
    pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
    pci_config_set_device_id(pci_dev->config, pc->device_id);
    pci_config_set_revision(pci_dev->config, pc->revision);
    pci_config_set_class(pci_dev->config, pc->class_id);
839

840 841
    if (!pc->is_bridge) {
        if (pc->subsystem_vendor_id || pc->subsystem_id) {
842
            pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
843
                         pc->subsystem_vendor_id);
844
            pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
845
                         pc->subsystem_id);
846 847 848 849 850
        } else {
            pci_set_default_subsystem_id(pci_dev);
        }
    } else {
        /* subsystem_vendor_id/subsystem_id are only for header type 0 */
851 852
        assert(!pc->subsystem_vendor_id);
        assert(!pc->subsystem_id);
853
    }
854
    pci_init_cmask(pci_dev);
855
    pci_init_wmask(pci_dev);
856
    pci_init_w1cmask(pci_dev);
857
    if (pc->is_bridge) {
858
        pci_init_mask_bridge(pci_dev);
859
    }
860 861 862 863
    if (pci_init_multifunction(bus, pci_dev)) {
        pci_config_free(pci_dev);
        return NULL;
    }
864 865 866 867 868

    if (!config_read)
        config_read = pci_default_read_config;
    if (!config_write)
        config_write = pci_default_write_config;
B
bellard 已提交
869 870
    pci_dev->config_read = config_read;
    pci_dev->config_write = config_write;
871
    bus->devices[devfn] = pci_dev;
J
Juan Quintela 已提交
872
    pci_dev->version_id = 2; /* Current pci device vmstate version */
B
bellard 已提交
873 874 875
    return pci_dev;
}

876 877 878 879
static void do_pci_unregister_device(PCIDevice *pci_dev)
{
    pci_dev->bus->devices[pci_dev->devfn] = NULL;
    pci_config_free(pci_dev);
880

881 882
    address_space_destroy(&pci_dev->bus_master_as);
    memory_region_destroy(&pci_dev->bus_master_enable_region);
883 884
}

885 886 887 888 889 890 891
static void pci_unregister_io_regions(PCIDevice *pci_dev)
{
    PCIIORegion *r;
    int i;

    for(i = 0; i < PCI_NUM_REGIONS; i++) {
        r = &pci_dev->io_regions[i];
892
        if (!r->size || r->addr == PCI_BAR_UNMAPPED)
893
            continue;
894
        memory_region_del_subregion(r->address_space, r->memory);
895
    }
A
Alex Williamson 已提交
896 897

    pci_unregister_vga(pci_dev);
898 899
}

900
static int pci_unregister_device(DeviceState *dev)
901
{
902 903
    PCIDevice *pci_dev = PCI_DEVICE(dev);
    PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
904 905

    pci_unregister_io_regions(pci_dev);
906
    pci_del_option_rom(pci_dev);
907

908 909 910
    if (pc->exit) {
        pc->exit(pci_dev);
    }
911

912
    do_pci_unregister_device(pci_dev);
913 914 915
    return 0;
}

916 917
void pci_register_bar(PCIDevice *pci_dev, int region_num,
                      uint8_t type, MemoryRegion *memory)
B
bellard 已提交
918 919
{
    PCIIORegion *r;
P
pbrook 已提交
920
    uint32_t addr;
921
    uint64_t wmask;
A
Avi Kivity 已提交
922
    pcibus_t size = memory_region_size(memory);
923

924 925
    assert(region_num >= 0);
    assert(region_num < PCI_NUM_REGIONS);
926 927
    if (size & (size-1)) {
        fprintf(stderr, "ERROR: PCI region size must be pow2 "
928
                    "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
929 930 931
        exit(1);
    }

B
bellard 已提交
932
    r = &pci_dev->io_regions[region_num];
933
    r->addr = PCI_BAR_UNMAPPED;
B
bellard 已提交
934 935
    r->size = size;
    r->type = type;
936
    r->memory = NULL;
937 938

    wmask = ~(size - 1);
939
    addr = pci_bar(pci_dev, region_num);
P
pbrook 已提交
940
    if (region_num == PCI_ROM_SLOT) {
S
Stefan Weil 已提交
941
        /* ROM enable bit is writable */
942
        wmask |= PCI_ROM_ADDRESS_ENABLE;
P
pbrook 已提交
943
    }
944
    pci_set_long(pci_dev->config + addr, type);
I
Isaku Yamahata 已提交
945 946 947 948 949 950 951 952
    if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
        r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
        pci_set_quad(pci_dev->wmask + addr, wmask);
        pci_set_quad(pci_dev->cmask + addr, ~0ULL);
    } else {
        pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
        pci_set_long(pci_dev->cmask + addr, 0xffffffff);
    }
953
    pci_dev->io_regions[region_num].memory = memory;
954
    pci_dev->io_regions[region_num].address_space
A
Avi Kivity 已提交
955
        = type & PCI_BASE_ADDRESS_SPACE_IO
956 957
        ? pci_dev->bus->address_space_io
        : pci_dev->bus->address_space_mem;
958 959
}

A
Alex Williamson 已提交
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
static void pci_update_vga(PCIDevice *pci_dev)
{
    uint16_t cmd;

    if (!pci_dev->has_vga) {
        return;
    }

    cmd = pci_get_word(pci_dev->config + PCI_COMMAND);

    memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
                              cmd & PCI_COMMAND_MEMORY);
    memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
                              cmd & PCI_COMMAND_IO);
    memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
                              cmd & PCI_COMMAND_IO);
}

void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
                      MemoryRegion *io_lo, MemoryRegion *io_hi)
{
    assert(!pci_dev->has_vga);

    assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
    pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
    memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem,
                                        QEMU_PCI_VGA_MEM_BASE, mem, 1);

    assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
    pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
    memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
                                        QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);

    assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
    pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
    memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
                                        QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
    pci_dev->has_vga = true;

    pci_update_vga(pci_dev);
}

void pci_unregister_vga(PCIDevice *pci_dev)
{
    if (!pci_dev->has_vga) {
        return;
    }

    memory_region_del_subregion(pci_dev->bus->address_space_mem,
                                pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
    memory_region_del_subregion(pci_dev->bus->address_space_io,
                                pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
    memory_region_del_subregion(pci_dev->bus->address_space_io,
                                pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
    pci_dev->has_vga = false;
}

1017 1018 1019 1020 1021
pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
{
    return pci_dev->io_regions[region_num].addr;
}

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
static pcibus_t pci_bar_address(PCIDevice *d,
				int reg, uint8_t type, pcibus_t size)
{
    pcibus_t new_addr, last_addr;
    int bar = pci_bar(d, reg);
    uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);

    if (type & PCI_BASE_ADDRESS_SPACE_IO) {
        if (!(cmd & PCI_COMMAND_IO)) {
            return PCI_BAR_UNMAPPED;
        }
        new_addr = pci_get_long(d->config + bar) & ~(size - 1);
        last_addr = new_addr + size - 1;
1035 1036 1037 1038
        /* Check if 32 bit BAR wraps around explicitly.
         * TODO: make priorities correct and remove this work around.
         */
        if (last_addr <= new_addr || new_addr == 0 || last_addr >= UINT32_MAX) {
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
            return PCI_BAR_UNMAPPED;
        }
        return new_addr;
    }

    if (!(cmd & PCI_COMMAND_MEMORY)) {
        return PCI_BAR_UNMAPPED;
    }
    if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
        new_addr = pci_get_quad(d->config + bar);
    } else {
        new_addr = pci_get_long(d->config + bar);
    }
    /* the ROM slot has a specific enable bit */
    if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
        return PCI_BAR_UNMAPPED;
    }
    new_addr &= ~(size - 1);
    last_addr = new_addr + size - 1;
    /* NOTE: we do not support wrapping */
    /* XXX: as we cannot support really dynamic
       mappings, we handle specific values as invalid
       mappings. */
    if (last_addr <= new_addr || new_addr == 0 ||
        last_addr == PCI_BAR_UNMAPPED) {
        return PCI_BAR_UNMAPPED;
    }

    /* Now pcibus_t is 64bit.
     * Check if 32 bit BAR wraps around explicitly.
     * Without this, PC ide doesn't work well.
     * TODO: remove this work around.
     */
    if  (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
        return PCI_BAR_UNMAPPED;
    }

    /*
     * OS is allowed to set BAR beyond its addressable
     * bits. For example, 32 bit OS can set 64bit bar
     * to >4G. Check it. TODO: we might need to support
     * it in the future for e.g. PAE.
     */
A
Avi Kivity 已提交
1082
    if (last_addr >= HWADDR_MAX) {
1083 1084 1085 1086 1087 1088
        return PCI_BAR_UNMAPPED;
    }

    return new_addr;
}

1089 1090 1091
static void pci_update_mappings(PCIDevice *d)
{
    PCIIORegion *r;
1092
    int i;
1093
    pcibus_t new_addr;
1094

1095
    for(i = 0; i < PCI_NUM_REGIONS; i++) {
1096
        r = &d->io_regions[i];
1097 1098

        /* this region isn't registered */
1099
        if (!r->size)
1100 1101
            continue;

1102
        new_addr = pci_bar_address(d, i, r->type, r->size);
1103 1104

        /* This bar isn't changed */
1105
        if (new_addr == r->addr)
1106 1107 1108 1109
            continue;

        /* now do the real mapping */
        if (r->addr != PCI_BAR_UNMAPPED) {
1110
            memory_region_del_subregion(r->address_space, r->memory);
1111
        }
1112 1113
        r->addr = new_addr;
        if (r->addr != PCI_BAR_UNMAPPED) {
1114 1115
            memory_region_add_subregion_overlap(r->address_space,
                                                r->addr, r->memory, 1);
1116
        }
1117
    }
A
Alex Williamson 已提交
1118 1119

    pci_update_vga(d);
1120 1121
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
static inline int pci_irq_disabled(PCIDevice *d)
{
    return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
}

/* Called after interrupt disabled field update in config space,
 * assert/deassert interrupts if necessary.
 * Gets original interrupt disable bit value (before update). */
static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
{
    int i, disabled = pci_irq_disabled(d);
    if (disabled == was_irq_disabled)
        return;
    for (i = 0; i < PCI_NUM_PINS; ++i) {
        int state = pci_irq_state(d, i);
        pci_change_irq_level(d, i, disabled ? -state : state);
    }
}

1141
uint32_t pci_default_read_config(PCIDevice *d,
1142
                                 uint32_t address, int len)
B
bellard 已提交
1143
{
1144
    uint32_t val = 0;
J
Jan Kiszka 已提交
1145

1146 1147
    memcpy(&val, d->config + address, len);
    return le32_to_cpu(val);
1148 1149
}

1150
void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
1151
{
1152
    int i, was_irq_disabled = pci_irq_disabled(d);
1153

J
Jan Kiszka 已提交
1154
    for (i = 0; i < l; val >>= 8, ++i) {
1155
        uint8_t wmask = d->wmask[addr + i];
1156 1157
        uint8_t w1cmask = d->w1cmask[addr + i];
        assert(!(wmask & w1cmask));
1158
        d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1159
        d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1160
    }
I
Isaku Yamahata 已提交
1161
    if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1162 1163
        ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
        ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
I
Isaku Yamahata 已提交
1164
        range_covers_byte(addr, l, PCI_COMMAND))
1165
        pci_update_mappings(d);
1166

A
Avi Kivity 已提交
1167
    if (range_covers_byte(addr, l, PCI_COMMAND)) {
1168
        pci_update_irq_disabled(d, was_irq_disabled);
A
Avi Kivity 已提交
1169 1170 1171 1172
        memory_region_set_enabled(&d->bus_master_enable_region,
                                  pci_get_word(d->config + PCI_COMMAND)
                                    & PCI_COMMAND_MASTER);
    }
1173 1174 1175

    msi_write_config(d, addr, val, l);
    msix_write_config(d, addr, val, l);
B
bellard 已提交
1176 1177
}

P
pbrook 已提交
1178 1179
/***********************************************************/
/* generic PCI irq support */
1180

P
pbrook 已提交
1181
/* 0 <= irq_num <= 3. level must be 0 or 1 */
1182
static void pci_irq_handler(void *opaque, int irq_num, int level)
B
bellard 已提交
1183
{
1184
    PCIDevice *pci_dev = opaque;
P
pbrook 已提交
1185
    int change;
1186

1187
    change = level - pci_irq_state(pci_dev, irq_num);
P
pbrook 已提交
1188 1189
    if (!change)
        return;
1190

1191
    pci_set_irq_state(pci_dev, irq_num, level);
1192
    pci_update_irq_status(pci_dev);
1193 1194
    if (pci_irq_disabled(pci_dev))
        return;
1195
    pci_change_irq_level(pci_dev, irq_num, change);
B
bellard 已提交
1196 1197
}

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
static inline int pci_intx(PCIDevice *pci_dev)
{
    return pci_get_byte(pci_dev->config + PCI_INTERRUPT_PIN) - 1;
}

qemu_irq pci_allocate_irq(PCIDevice *pci_dev)
{
    int intx = pci_intx(pci_dev);

    return qemu_allocate_irq(pci_irq_handler, pci_dev, intx);
}

void pci_set_irq(PCIDevice *pci_dev, int level)
{
    int intx = pci_intx(pci_dev);
    pci_irq_handler(pci_dev, intx, level);
}

1216 1217 1218
/* Special hooks used by device assignment */
void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
{
1219
    assert(pci_bus_is_root(bus));
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
    bus->route_intx_to_irq = route_intx_to_irq;
}

PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
{
    PCIBus *bus;

    do {
         bus = dev->bus;
         pin = bus->map_irq(dev, pin);
         dev = bus->parent_dev;
    } while (dev);
1232 1233

    if (!bus->route_intx_to_irq) {
1234
        error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1235 1236 1237 1238
                     object_get_typename(OBJECT(bus->qbus.parent)));
        return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
    }

1239
    return bus->route_intx_to_irq(bus->irq_opaque, pin);
J
Jan Kiszka 已提交
1240 1241
}

1242 1243 1244 1245 1246
bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
{
    return old->mode != new->mode || old->irq != new->irq;
}

J
Jan Kiszka 已提交
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
{
    PCIDevice *dev;
    PCIBus *sec;
    int i;

    for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
        dev = bus->devices[i];
        if (dev && dev->intx_routing_notifier) {
            dev->intx_routing_notifier(dev);
        }
1258 1259 1260 1261
    }

    QLIST_FOREACH(sec, &bus->child, sibling) {
        pci_bus_fire_intx_routing_notifier(sec);
J
Jan Kiszka 已提交
1262 1263 1264 1265 1266 1267 1268
    }
}

void pci_device_set_intx_routing_notifier(PCIDevice *dev,
                                          PCIINTxRoutingNotifier notifier)
{
    dev->intx_routing_notifier = notifier;
B
bellard 已提交
1269 1270
}

1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
/*
 * PCI-to-PCI bridge specification
 * 9.1: Interrupt routing. Table 9-1
 *
 * the PCI Express Base Specification, Revision 2.1
 * 2.2.8.1: INTx interrutp signaling - Rules
 *          the Implementation Note
 *          Table 2-20
 */
/*
 * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
 * 0-origin unlike PCI interrupt pin register.
 */
int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
{
    return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS;
}

P
pbrook 已提交
1289 1290
/***********************************************************/
/* monitor info on PCI */
1291

1292 1293 1294
typedef struct {
    uint16_t class;
    const char *desc;
1295 1296
    const char *fw_name;
    uint16_t fw_ign_bits;
1297 1298
} pci_class_desc;

1299
static const pci_class_desc pci_class_descriptions[] =
1300
{
1301 1302 1303 1304 1305 1306
    { 0x0001, "VGA controller", "display"},
    { 0x0100, "SCSI controller", "scsi"},
    { 0x0101, "IDE controller", "ide"},
    { 0x0102, "Floppy controller", "fdc"},
    { 0x0103, "IPI controller", "ipi"},
    { 0x0104, "RAID controller", "raid"},
T
ths 已提交
1307 1308 1309
    { 0x0106, "SATA controller"},
    { 0x0107, "SAS controller"},
    { 0x0180, "Storage controller"},
1310 1311 1312 1313
    { 0x0200, "Ethernet controller", "ethernet"},
    { 0x0201, "Token Ring controller", "token-ring"},
    { 0x0202, "FDDI controller", "fddi"},
    { 0x0203, "ATM controller", "atm"},
T
ths 已提交
1314
    { 0x0280, "Network controller"},
1315
    { 0x0300, "VGA controller", "display", 0x00ff},
T
ths 已提交
1316 1317 1318
    { 0x0301, "XGA controller"},
    { 0x0302, "3D controller"},
    { 0x0380, "Display controller"},
1319 1320
    { 0x0400, "Video controller", "video"},
    { 0x0401, "Audio controller", "sound"},
T
ths 已提交
1321
    { 0x0402, "Phone"},
1322
    { 0x0403, "Audio controller", "sound"},
T
ths 已提交
1323
    { 0x0480, "Multimedia controller"},
1324 1325
    { 0x0500, "RAM controller", "memory"},
    { 0x0501, "Flash controller", "flash"},
T
ths 已提交
1326
    { 0x0580, "Memory controller"},
1327 1328 1329 1330
    { 0x0600, "Host bridge", "host"},
    { 0x0601, "ISA bridge", "isa"},
    { 0x0602, "EISA bridge", "eisa"},
    { 0x0603, "MC bridge", "mca"},
G
Gerd Hoffmann 已提交
1331
    { 0x0604, "PCI bridge", "pci-bridge"},
1332 1333 1334
    { 0x0605, "PCMCIA bridge", "pcmcia"},
    { 0x0606, "NUBUS bridge", "nubus"},
    { 0x0607, "CARDBUS bridge", "cardbus"},
T
ths 已提交
1335 1336
    { 0x0608, "RACEWAY bridge"},
    { 0x0680, "Bridge"},
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
    { 0x0700, "Serial port", "serial"},
    { 0x0701, "Parallel port", "parallel"},
    { 0x0800, "Interrupt controller", "interrupt-controller"},
    { 0x0801, "DMA controller", "dma-controller"},
    { 0x0802, "Timer", "timer"},
    { 0x0803, "RTC", "rtc"},
    { 0x0900, "Keyboard", "keyboard"},
    { 0x0901, "Pen", "pen"},
    { 0x0902, "Mouse", "mouse"},
    { 0x0A00, "Dock station", "dock", 0x00ff},
    { 0x0B00, "i386 cpu", "cpu", 0x00ff},
    { 0x0c00, "Fireware contorller", "fireware"},
    { 0x0c01, "Access bus controller", "access-bus"},
    { 0x0c02, "SSA controller", "ssa"},
    { 0x0c03, "USB controller", "usb"},
    { 0x0c04, "Fibre channel controller", "fibre-channel"},
J
Jan Kiszka 已提交
1353
    { 0x0c05, "SMBus"},
1354 1355 1356
    { 0, NULL}
};

1357
static void pci_for_each_device_under_bus(PCIBus *bus,
1358 1359 1360
                                          void (*fn)(PCIBus *b, PCIDevice *d,
                                                     void *opaque),
                                          void *opaque)
1361
{
1362 1363
    PCIDevice *d;
    int devfn;
1364

1365 1366 1367
    for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
        d = bus->devices[devfn];
        if (d) {
1368
            fn(bus, d, opaque);
1369 1370 1371 1372 1373
        }
    }
}

void pci_for_each_device(PCIBus *bus, int bus_num,
1374 1375
                         void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
                         void *opaque)
1376
{
1377
    bus = pci_find_bus_nr(bus, bus_num);
1378 1379

    if (bus) {
1380
        pci_for_each_device_under_bus(bus, fn, opaque);
1381 1382 1383
    }
}

L
Luiz Capitulino 已提交
1384
static const pci_class_desc *get_class_desc(int class)
1385
{
L
Luiz Capitulino 已提交
1386
    const pci_class_desc *desc;
1387

L
Luiz Capitulino 已提交
1388 1389 1390
    desc = pci_class_descriptions;
    while (desc->desc && class != desc->class) {
        desc++;
1391
    }
1392

L
Luiz Capitulino 已提交
1393 1394
    return desc;
}
I
Isaku Yamahata 已提交
1395

L
Luiz Capitulino 已提交
1396
static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
1397

L
Luiz Capitulino 已提交
1398 1399 1400 1401
static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
{
    PciMemoryRegionList *head = NULL, *cur_item = NULL;
    int i;
1402

L
Luiz Capitulino 已提交
1403 1404 1405 1406 1407 1408
    for (i = 0; i < PCI_NUM_REGIONS; i++) {
        const PCIIORegion *r = &dev->io_regions[i];
        PciMemoryRegionList *region;

        if (!r->size) {
            continue;
P
pbrook 已提交
1409
        }
1410

L
Luiz Capitulino 已提交
1411 1412
        region = g_malloc0(sizeof(*region));
        region->value = g_malloc0(sizeof(*region->value));
1413

L
Luiz Capitulino 已提交
1414 1415 1416 1417 1418 1419 1420 1421
        if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
            region->value->type = g_strdup("io");
        } else {
            region->value->type = g_strdup("memory");
            region->value->has_prefetch = true;
            region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
            region->value->has_mem_type_64 = true;
            region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
1422
        }
1423

L
Luiz Capitulino 已提交
1424 1425 1426
        region->value->bar = i;
        region->value->address = r->addr;
        region->value->size = r->size;
1427

L
Luiz Capitulino 已提交
1428 1429 1430 1431 1432 1433
        /* XXX: waiting for the qapi to support GSList */
        if (!cur_item) {
            head = cur_item = region;
        } else {
            cur_item->next = region;
            cur_item = region;
1434
        }
P
pbrook 已提交
1435
    }
1436

L
Luiz Capitulino 已提交
1437
    return head;
1438 1439
}

L
Luiz Capitulino 已提交
1440 1441
static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
                                           int bus_num)
1442
{
L
Luiz Capitulino 已提交
1443
    PciBridgeInfo *info;
1444

L
Luiz Capitulino 已提交
1445
    info = g_malloc0(sizeof(*info));
1446

L
Luiz Capitulino 已提交
1447 1448 1449
    info->bus.number = dev->config[PCI_PRIMARY_BUS];
    info->bus.secondary = dev->config[PCI_SECONDARY_BUS];
    info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS];
1450

L
Luiz Capitulino 已提交
1451 1452 1453
    info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range));
    info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
    info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
1454

L
Luiz Capitulino 已提交
1455 1456 1457
    info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range));
    info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
    info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1458

L
Luiz Capitulino 已提交
1459 1460 1461
    info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range));
    info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
    info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1462

L
Luiz Capitulino 已提交
1463
    if (dev->config[PCI_SECONDARY_BUS] != 0) {
1464
        PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
L
Luiz Capitulino 已提交
1465 1466 1467 1468
        if (child_bus) {
            info->has_devices = true;
            info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
        }
1469 1470
    }

L
Luiz Capitulino 已提交
1471
    return info;
1472 1473
}

L
Luiz Capitulino 已提交
1474 1475
static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
                                           int bus_num)
1476
{
L
Luiz Capitulino 已提交
1477 1478
    const pci_class_desc *desc;
    PciDeviceInfo *info;
1479
    uint8_t type;
L
Luiz Capitulino 已提交
1480
    int class;
1481

L
Luiz Capitulino 已提交
1482 1483 1484 1485 1486 1487
    info = g_malloc0(sizeof(*info));
    info->bus = bus_num;
    info->slot = PCI_SLOT(dev->devfn);
    info->function = PCI_FUNC(dev->devfn);

    class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1488
    info->class_info.q_class = class;
L
Luiz Capitulino 已提交
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
    desc = get_class_desc(class);
    if (desc->desc) {
        info->class_info.has_desc = true;
        info->class_info.desc = g_strdup(desc->desc);
    }

    info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
    info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID);
    info->regions = qmp_query_pci_regions(dev);
    info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
1499 1500

    if (dev->config[PCI_INTERRUPT_PIN] != 0) {
L
Luiz Capitulino 已提交
1501 1502
        info->has_irq = true;
        info->irq = dev->config[PCI_INTERRUPT_LINE];
1503 1504
    }

1505 1506
    type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
    if (type == PCI_HEADER_TYPE_BRIDGE) {
L
Luiz Capitulino 已提交
1507 1508
        info->has_pci_bridge = true;
        info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
1509 1510
    }

L
Luiz Capitulino 已提交
1511
    return info;
1512 1513
}

L
Luiz Capitulino 已提交
1514
static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
1515
{
L
Luiz Capitulino 已提交
1516
    PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
1517
    PCIDevice *dev;
L
Luiz Capitulino 已提交
1518
    int devfn;
1519 1520 1521 1522

    for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
        dev = bus->devices[devfn];
        if (dev) {
L
Luiz Capitulino 已提交
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
            info = g_malloc0(sizeof(*info));
            info->value = qmp_query_pci_device(dev, bus, bus_num);

            /* XXX: waiting for the qapi to support GSList */
            if (!cur_item) {
                head = cur_item = info;
            } else {
                cur_item->next = info;
                cur_item = info;
            }
1533
        }
1534
    }
1535

L
Luiz Capitulino 已提交
1536
    return head;
1537 1538
}

L
Luiz Capitulino 已提交
1539
static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1540
{
L
Luiz Capitulino 已提交
1541 1542
    PciInfo *info = NULL;

1543
    bus = pci_find_bus_nr(bus, bus_num);
P
pbrook 已提交
1544
    if (bus) {
L
Luiz Capitulino 已提交
1545 1546 1547
        info = g_malloc0(sizeof(*info));
        info->bus = bus_num;
        info->devices = qmp_query_pci_devices(bus, bus_num);
B
bellard 已提交
1548
    }
1549

L
Luiz Capitulino 已提交
1550
    return info;
B
bellard 已提交
1551 1552
}

L
Luiz Capitulino 已提交
1553
PciInfoList *qmp_query_pci(Error **errp)
B
bellard 已提交
1554
{
L
Luiz Capitulino 已提交
1555
    PciInfoList *info, *head = NULL, *cur_item = NULL;
1556
    PCIHostState *host_bridge;
1557

1558
    QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
L
Luiz Capitulino 已提交
1559
        info = g_malloc0(sizeof(*info));
1560
        info->value = qmp_query_pci_bus(host_bridge->bus, 0);
L
Luiz Capitulino 已提交
1561 1562 1563 1564 1565 1566 1567

        /* XXX: waiting for the qapi to support GSList */
        if (!cur_item) {
            head = cur_item = info;
        } else {
            cur_item->next = info;
            cur_item = info;
1568
        }
1569
    }
1570

L
Luiz Capitulino 已提交
1571
    return head;
B
bellard 已提交
1572
}
1573

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
static const char * const pci_nic_models[] = {
    "ne2k_pci",
    "i82551",
    "i82557b",
    "i82559er",
    "rtl8139",
    "e1000",
    "pcnet",
    "virtio",
    NULL
};

P
Paul Brook 已提交
1586 1587 1588 1589 1590 1591 1592 1593
static const char * const pci_nic_names[] = {
    "ne2k_pci",
    "i82551",
    "i82557b",
    "i82559er",
    "rtl8139",
    "e1000",
    "pcnet",
P
Paul Brook 已提交
1594
    "virtio-net-pci",
1595 1596 1597
    NULL
};

1598
/* Initialize a PCI NIC.  */
1599
/* FIXME callers should check for failure, but don't */
1600 1601
PCIDevice *pci_nic_init(NICInfo *nd, PCIBus *rootbus,
                        const char *default_model,
1602
                        const char *default_devaddr)
1603
{
1604
    const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1605 1606
    PCIBus *bus;
    int devfn;
1607
    PCIDevice *pci_dev;
P
Paul Brook 已提交
1608
    DeviceState *dev;
1609 1610
    int i;

1611 1612 1613 1614
    i = qemu_find_nic_model(nd, pci_nic_models, default_model);
    if (i < 0)
        return NULL;

1615
    bus = pci_get_bus_devfn(&devfn, rootbus, devaddr);
1616
    if (!bus) {
1617 1618
        error_report("Invalid PCI device address %s for device %s",
                     devaddr, pci_nic_names[i]);
1619 1620 1621
        return NULL;
    }

1622
    pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
1623
    dev = &pci_dev->qdev;
G
Gerd Hoffmann 已提交
1624
    qdev_set_nic_properties(dev, nd);
1625 1626
    if (qdev_init(dev) < 0)
        return NULL;
1627
    return pci_dev;
1628 1629
}

1630 1631
PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
                               const char *default_model,
1632 1633 1634 1635 1636 1637 1638
                               const char *default_devaddr)
{
    PCIDevice *res;

    if (qemu_show_nic_models(nd->model, pci_nic_models))
        exit(0);

1639
    res = pci_nic_init(nd, rootbus, default_model, default_devaddr);
1640 1641 1642 1643 1644
    if (!res)
        exit(1);
    return res;
}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
PCIDevice *pci_vga_init(PCIBus *bus)
{
    switch (vga_interface_type) {
    case VGA_CIRRUS:
        return pci_create_simple(bus, -1, "cirrus-vga");
    case VGA_QXL:
        return pci_create_simple(bus, -1, "qxl-vga");
    case VGA_STD:
        return pci_create_simple(bus, -1, "VGA");
    case VGA_VMWARE:
        return pci_create_simple(bus, -1, "vmware-svga");
    case VGA_NONE:
    default: /* Other non-PCI types. Checking for unsupported types is already
                done in vl.c. */
        return NULL;
    }
}

1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
/* Whether a given bus number is in range of the secondary
 * bus of the given bridge device. */
static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
{
    return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
             PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
        dev->config[PCI_SECONDARY_BUS] < bus_num &&
        bus_num <= dev->config[PCI_SUBORDINATE_BUS];
}

1673
static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
1674
{
I
Isaku Yamahata 已提交
1675
    PCIBus *sec;
1676

I
Isaku Yamahata 已提交
1677
    if (!bus) {
1678
        return NULL;
I
Isaku Yamahata 已提交
1679
    }
1680

1681 1682 1683 1684
    if (pci_bus_num(bus) == bus_num) {
        return bus;
    }

1685
    /* Consider all bus numbers in range for the host pci bridge. */
1686
    if (!pci_bus_is_root(bus) &&
1687 1688 1689 1690
        !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
        return NULL;
    }

1691
    /* try child bus */
1692 1693
    for (; bus; bus = sec) {
        QLIST_FOREACH(sec, &bus->child, sibling) {
1694
            assert(!pci_bus_is_root(sec));
1695 1696 1697 1698 1699
            if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
                return sec;
            }
            if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
                break;
B
Blue Swirl 已提交
1700
            }
1701 1702 1703 1704
        }
    }

    return NULL;
1705 1706
}

1707
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
1708
{
1709
    bus = pci_find_bus_nr(bus, bus_num);
1710 1711 1712 1713

    if (!bus)
        return NULL;

1714
    return bus->devices[devfn];
1715 1716
}

A
Anthony Liguori 已提交
1717
static int pci_qdev_init(DeviceState *qdev)
P
Paul Brook 已提交
1718 1719
{
    PCIDevice *pci_dev = (PCIDevice *)qdev;
1720
    PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
P
Paul Brook 已提交
1721
    PCIBus *bus;
1722
    int rc;
1723
    bool is_default_rom;
P
Paul Brook 已提交
1724

I
Isaku Yamahata 已提交
1725
    /* initialize cap_present for pci_is_express() and pci_config_size() */
1726
    if (pc->is_express) {
I
Isaku Yamahata 已提交
1727 1728 1729
        pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
    }

A
Andreas Färber 已提交
1730
    bus = PCI_BUS(qdev_get_parent_bus(qdev));
A
Anthony Liguori 已提交
1731 1732 1733
    pci_dev = do_pci_register_device(pci_dev, bus,
                                     object_get_typename(OBJECT(qdev)),
                                     pci_dev->devfn);
1734 1735
    if (pci_dev == NULL)
        return -1;
1736
    if (qdev->hotplugged && pc->no_hotplug) {
1737
        qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(pci_dev)));
1738 1739 1740
        do_pci_unregister_device(pci_dev);
        return -1;
    }
1741 1742
    if (pc->init) {
        rc = pc->init(pci_dev);
1743 1744 1745 1746
        if (rc != 0) {
            do_pci_unregister_device(pci_dev);
            return rc;
        }
1747
    }
1748 1749

    /* rom loading */
1750
    is_default_rom = false;
1751 1752
    if (pci_dev->romfile == NULL && pc->romfile != NULL) {
        pci_dev->romfile = g_strdup(pc->romfile);
1753 1754 1755
        is_default_rom = true;
    }
    pci_add_option_rom(pci_dev, is_default_rom);
1756

1757
    if (bus->hotplug) {
1758 1759 1760 1761 1762
        /* Let buses differentiate between hotplug and when device is
         * enabled during qemu machine creation. */
        rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
                          qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
                          PCI_COLDPLUG_ENABLED);
1763 1764 1765 1766 1767 1768
        if (rc != 0) {
            int r = pci_unregister_device(&pci_dev->qdev);
            assert(!r);
            return rc;
        }
    }
G
Gerd Hoffmann 已提交
1769 1770 1771 1772 1773
    return 0;
}

static int pci_unplug_device(DeviceState *qdev)
{
1774 1775
    PCIDevice *dev = PCI_DEVICE(qdev);
    PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
G
Gerd Hoffmann 已提交
1776

1777
    if (pc->no_hotplug) {
1778
        qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(dev)));
1779 1780
        return -1;
    }
1781 1782
    return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
                             PCI_HOTPLUG_DISABLED);
P
Paul Brook 已提交
1783 1784
}

1785 1786
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
                                    const char *name)
P
Paul Brook 已提交
1787 1788 1789
{
    DeviceState *dev;

P
Paul Brook 已提交
1790
    dev = qdev_create(&bus->qbus, name);
1791
    qdev_prop_set_int32(dev, "addr", devfn);
1792
    qdev_prop_set_bit(dev, "multifunction", multifunction);
1793
    return PCI_DEVICE(dev);
1794
}
P
Paul Brook 已提交
1795

1796 1797 1798
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
                                           bool multifunction,
                                           const char *name)
1799
{
1800
    PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
M
Markus Armbruster 已提交
1801
    qdev_init_nofail(&dev->qdev);
1802
    return dev;
P
Paul Brook 已提交
1803
}
1804

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
{
    return pci_create_multifunction(bus, devfn, false, name);
}

PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
{
    return pci_create_simple_multifunction(bus, devfn, false, name);
}

1815
static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
1816 1817 1818
{
    int offset = PCI_CONFIG_HEADER_SIZE;
    int i;
1819
    for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
1820 1821 1822 1823
        if (pdev->used[i])
            offset = i + 1;
        else if (i - offset + 1 == size)
            return offset;
1824
    }
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
    return 0;
}

static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
                                        uint8_t *prev_p)
{
    uint8_t next, prev;

    if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
        return 0;

    for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
         prev = next + PCI_CAP_LIST_NEXT)
        if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
            break;

    if (prev_p)
        *prev_p = prev;
    return next;
}

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
{
    uint8_t next, prev, found = 0;

    if (!(pdev->used[offset])) {
        return 0;
    }

    assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);

    for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
         prev = next + PCI_CAP_LIST_NEXT) {
        if (next <= offset && next > found) {
            found = next;
        }
    }
    return found;
}

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
/* Patch the PCI vendor and device ids in a PCI rom image if necessary.
   This is needed for an option rom which is used for more than one device. */
static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
{
    uint16_t vendor_id;
    uint16_t device_id;
    uint16_t rom_vendor_id;
    uint16_t rom_device_id;
    uint16_t rom_magic;
    uint16_t pcir_offset;
    uint8_t checksum;

    /* Words in rom data are little endian (like in PCI configuration),
       so they can be read / written with pci_get_word / pci_set_word. */

    /* Only a valid rom will be patched. */
    rom_magic = pci_get_word(ptr);
    if (rom_magic != 0xaa55) {
        PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
        return;
    }
    pcir_offset = pci_get_word(ptr + 0x18);
    if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
        PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
        return;
    }

    vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
    device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
    rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
    rom_device_id = pci_get_word(ptr + pcir_offset + 6);

    PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
                vendor_id, device_id, rom_vendor_id, rom_device_id);

    checksum = ptr[6];

    if (vendor_id != rom_vendor_id) {
        /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
        checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
        checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
        PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
        ptr[6] = checksum;
        pci_set_word(ptr + pcir_offset + 4, vendor_id);
    }

    if (device_id != rom_device_id) {
        /* Patch device id and checksum (at offset 6 for etherboot roms). */
        checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
        checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
        PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
        ptr[6] = checksum;
        pci_set_word(ptr + pcir_offset + 6, device_id);
    }
}

1921
/* Add an option rom for the device */
1922
static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
1923 1924 1925 1926
{
    int size;
    char *path;
    void *ptr;
1927
    char name[32];
A
Anthony Liguori 已提交
1928
    const VMStateDescription *vmsd;
1929

1930 1931 1932 1933 1934
    if (!pdev->romfile)
        return 0;
    if (strlen(pdev->romfile) == 0)
        return 0;

1935 1936 1937 1938 1939 1940 1941 1942 1943
    if (!pdev->rom_bar) {
        /*
         * Load rom via fw_cfg instead of creating a rom bar,
         * for 0.11 compatibility.
         */
        int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
        if (class == 0x0300) {
            rom_add_vga(pdev->romfile);
        } else {
G
Gleb Natapov 已提交
1944
            rom_add_option(pdev->romfile, -1);
1945 1946 1947 1948
        }
        return 0;
    }

1949
    path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
1950
    if (path == NULL) {
1951
        path = g_strdup(pdev->romfile);
1952 1953 1954
    }

    size = get_image_size(path);
1955
    if (size < 0) {
1956
        error_report("%s: failed to find romfile \"%s\"",
S
Stefan Hajnoczi 已提交
1957 1958 1959 1960 1961 1962
                     __func__, pdev->romfile);
        g_free(path);
        return -1;
    } else if (size == 0) {
        error_report("%s: ignoring empty romfile \"%s\"",
                     __func__, pdev->romfile);
1963
        g_free(path);
1964 1965
        return -1;
    }
1966 1967 1968 1969
    if (size & (size - 1)) {
        size = 1 << qemu_fls(size);
    }

A
Anthony Liguori 已提交
1970 1971 1972 1973 1974
    vmsd = qdev_get_vmsd(DEVICE(pdev));

    if (vmsd) {
        snprintf(name, sizeof(name), "%s.rom", vmsd->name);
    } else {
1975
        snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
A
Anthony Liguori 已提交
1976
    }
A
Avi Kivity 已提交
1977
    pdev->has_rom = true;
1978
    memory_region_init_ram(&pdev->rom, OBJECT(pdev), name, size);
1979
    vmstate_register_ram(&pdev->rom, &pdev->qdev);
A
Avi Kivity 已提交
1980
    ptr = memory_region_get_ram_ptr(&pdev->rom);
1981
    load_image(path, ptr);
1982
    g_free(path);
1983

1984 1985 1986 1987 1988
    if (is_default_rom) {
        /* Only the default rom images will be patched (if needed). */
        pci_patch_ids(pdev, ptr, size);
    }

1989
    pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
1990 1991 1992 1993

    return 0;
}

1994 1995
static void pci_del_option_rom(PCIDevice *pdev)
{
A
Avi Kivity 已提交
1996
    if (!pdev->has_rom)
1997 1998
        return;

1999
    vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
A
Avi Kivity 已提交
2000 2001
    memory_region_destroy(&pdev->rom);
    pdev->has_rom = false;
2002 2003
}

2004 2005 2006 2007 2008 2009 2010 2011 2012
/*
 * if !offset
 * Reserve space and add capability to the linked list in pci config space
 *
 * if offset = 0,
 * Find and reserve space and add capability to the linked list
 * in pci config space */
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
                       uint8_t offset, uint8_t size)
2013
{
2014
    uint8_t *config;
2015 2016
    int i, overlapping_cap;

2017 2018 2019 2020 2021
    if (!offset) {
        offset = pci_find_space(pdev, size);
        if (!offset) {
            return -ENOSPC;
        }
2022 2023 2024 2025 2026 2027 2028 2029
    } else {
        /* Verify that capabilities don't overlap.  Note: device assignment
         * depends on this check to verify that the device is not broken.
         * Should never trigger for emulated devices, but it's helpful
         * for debugging these. */
        for (i = offset; i < offset + size; i++) {
            overlapping_cap = pci_find_capability_at_offset(pdev, i);
            if (overlapping_cap) {
2030
                fprintf(stderr, "ERROR: %s:%02x:%02x.%x "
2031 2032
                        "Attempt to add PCI capability %x at offset "
                        "%x overlaps existing capability %x at offset %x\n",
2033
                        pci_root_bus_path(pdev), pci_bus_num(pdev->bus),
2034 2035 2036 2037 2038
                        PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
                        cap_id, offset, overlapping_cap, i);
                return -EINVAL;
            }
        }
2039 2040 2041
    }

    config = pdev->config + offset;
2042 2043 2044 2045
    config[PCI_CAP_LIST_ID] = cap_id;
    config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
    pdev->config[PCI_CAPABILITY_LIST] = offset;
    pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2046
    memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
2047 2048
    /* Make capability read-only by default */
    memset(pdev->wmask + offset, 0, size);
2049 2050
    /* Check capability by default */
    memset(pdev->cmask + offset, 0xFF, size);
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
    return offset;
}

/* Unlink capability from the pci config space. */
void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
{
    uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
    if (!offset)
        return;
    pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
S
Stefan Weil 已提交
2061
    /* Make capability writable again */
2062
    memset(pdev->wmask + offset, 0xff, size);
2063
    memset(pdev->w1cmask + offset, 0, size);
2064 2065
    /* Clear cmask as device-specific registers can't be checked */
    memset(pdev->cmask + offset, 0, size);
2066
    memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
2067 2068 2069 2070 2071 2072 2073 2074 2075

    if (!pdev->config[PCI_CAPABILITY_LIST])
        pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
}

uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
{
    return pci_find_capability_list(pdev, cap_id, NULL);
}
2076 2077 2078 2079 2080 2081 2082 2083 2084

static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
{
    PCIDevice *d = (PCIDevice *)dev;
    const pci_class_desc *desc;
    char ctxt[64];
    PCIIORegion *r;
    int i, class;

2085
    class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
    desc = pci_class_descriptions;
    while (desc->desc && class != desc->class)
        desc++;
    if (desc->desc) {
        snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
    } else {
        snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
    }

    monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
                   "pci id %04x:%04x (sub %04x:%04x)\n",
2097
                   indent, "", ctxt, pci_bus_num(d->bus),
2098
                   PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2099 2100 2101 2102
                   pci_get_word(d->config + PCI_VENDOR_ID),
                   pci_get_word(d->config + PCI_DEVICE_ID),
                   pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
                   pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2103 2104 2105 2106
    for (i = 0; i < PCI_NUM_REGIONS; i++) {
        r = &d->io_regions[i];
        if (!r->size)
            continue;
2107 2108 2109
        monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
                       " [0x%"FMT_PCIBUS"]\n",
                       indent, "",
2110
                       i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2111 2112 2113
                       r->addr, r->addr + r->size - 1);
    }
}
G
Gerd Hoffmann 已提交
2114

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
{
    PCIDevice *d = (PCIDevice *)dev;
    const char *name = NULL;
    const pci_class_desc *desc =  pci_class_descriptions;
    int class = pci_get_word(d->config + PCI_CLASS_DEVICE);

    while (desc->desc &&
          (class & ~desc->fw_ign_bits) !=
          (desc->class & ~desc->fw_ign_bits)) {
        desc++;
    }

    if (desc->desc) {
        name = desc->fw_name;
    }

    if (name) {
        pstrcpy(buf, len, name);
    } else {
        snprintf(buf, len, "pci%04x,%04x",
                 pci_get_word(d->config + PCI_VENDOR_ID),
                 pci_get_word(d->config + PCI_DEVICE_ID));
    }

    return buf;
}

static char *pcibus_get_fw_dev_path(DeviceState *dev)
{
    PCIDevice *d = (PCIDevice *)dev;
    char path[50], name[33];
    int off;

    off = snprintf(path, sizeof(path), "%s@%x",
                   pci_dev_fw_name(dev, name, sizeof name),
                   PCI_SLOT(d->devfn));
    if (PCI_FUNC(d->devfn))
        snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2154
    return g_strdup(path);
2155 2156
}

2157 2158
static char *pcibus_get_dev_path(DeviceState *dev)
{
2159 2160 2161 2162 2163 2164 2165 2166
    PCIDevice *d = container_of(dev, PCIDevice, qdev);
    PCIDevice *t;
    int slot_depth;
    /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
     * 00 is added here to make this format compatible with
     * domain:Bus:Slot.Func for systems without nested PCI bridges.
     * Slot.Function list specifies the slot and function numbers for all
     * devices on the path from root to the specific device. */
2167 2168
    const char *root_bus_path;
    int root_bus_len;
M
Michael S. Tsirkin 已提交
2169 2170
    char slot[] = ":SS.F";
    int slot_len = sizeof slot - 1 /* For '\0' */;
2171 2172
    int path_len;
    char *path, *p;
M
Michael S. Tsirkin 已提交
2173
    int s;
2174

2175 2176 2177
    root_bus_path = pci_root_bus_path(d);
    root_bus_len = strlen(root_bus_path);

2178 2179 2180 2181 2182 2183
    /* Calculate # of slots on path between device and root. */;
    slot_depth = 0;
    for (t = d; t; t = t->bus->parent_dev) {
        ++slot_depth;
    }

2184
    path_len = root_bus_len + slot_len * slot_depth;
2185 2186

    /* Allocate memory, fill in the terminating null byte. */
2187
    path = g_malloc(path_len + 1 /* For '\0' */);
2188 2189
    path[path_len] = '\0';

2190
    memcpy(path, root_bus_path, root_bus_len);
2191 2192 2193 2194 2195 2196

    /* Fill in slot numbers. We walk up from device to root, so need to print
     * them in the reverse order, last to first. */
    p = path + path_len;
    for (t = d; t; t = t->bus->parent_dev) {
        p -= slot_len;
M
Michael S. Tsirkin 已提交
2197
        s = snprintf(slot, sizeof slot, ":%02x.%x",
2198
                     PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
M
Michael S. Tsirkin 已提交
2199 2200
        assert(s == slot_len);
        memcpy(p, slot, slot_len);
2201 2202 2203
    }

    return path;
2204 2205
}

2206 2207 2208 2209 2210 2211 2212 2213 2214
static int pci_qdev_find_recursive(PCIBus *bus,
                                   const char *id, PCIDevice **pdev)
{
    DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
    if (!qdev) {
        return -ENODEV;
    }

    /* roughly check if given qdev is pci device */
A
Anthony Liguori 已提交
2215
    if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
2216
        *pdev = PCI_DEVICE(qdev);
2217 2218 2219 2220 2221 2222 2223
        return 0;
    }
    return -EINVAL;
}

int pci_qdev_find_device(const char *id, PCIDevice **pdev)
{
2224
    PCIHostState *host_bridge;
2225 2226
    int rc = -ENODEV;

2227 2228
    QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
        int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
        if (!tmp) {
            rc = 0;
            break;
        }
        if (tmp != -ENODEV) {
            rc = tmp;
        }
    }

    return rc;
}
A
Avi Kivity 已提交
2240 2241 2242 2243 2244

MemoryRegion *pci_address_space(PCIDevice *dev)
{
    return dev->bus->address_space_mem;
}
2245 2246 2247 2248 2249

MemoryRegion *pci_address_space_io(PCIDevice *dev)
{
    return dev->bus->address_space_io;
}
2250

2251 2252 2253 2254 2255 2256
static void pci_device_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *k = DEVICE_CLASS(klass);
    k->init = pci_qdev_init;
    k->unplug = pci_unplug_device;
    k->exit = pci_unregister_device;
2257
    k->bus_type = TYPE_PCI_BUS;
2258
    k->props = pci_props;
2259 2260
}

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
{
    PCIBus *bus = PCI_BUS(dev->bus);

    if (bus->iommu_fn) {
        return bus->iommu_fn(bus, bus->iommu_opaque, dev->devfn);
    }

    if (bus->parent_dev) {
        /** We are ignoring the bus master DMA bit of the bridge
         *  as it would complicate things such as VFIO for no good reason */
        return pci_device_iommu_address_space(bus->parent_dev);
    }

    return &address_space_memory;
}

2278
void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
2279
{
2280 2281
    bus->iommu_fn = fn;
    bus->iommu_opaque = opaque;
2282 2283
}

2284 2285 2286 2287 2288
static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
{
    Range *range = opaque;
    PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
    uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
2289
    int i;
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307

    if (!(cmd & PCI_COMMAND_MEMORY)) {
        return;
    }

    if (pc->is_bridge) {
        pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
        pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);

        base = MAX(base, 0x1ULL << 32);

        if (limit >= base) {
            Range pref_range;
            pref_range.begin = base;
            pref_range.end = limit + 1;
            range_extend(range, &pref_range);
        }
    }
2308 2309
    for (i = 0; i < PCI_NUM_REGIONS; ++i) {
        PCIIORegion *r = &dev->io_regions[i];
2310 2311
        Range region_range;

2312 2313 2314 2315 2316 2317 2318 2319 2320
        if (!r->size ||
            (r->type & PCI_BASE_ADDRESS_SPACE_IO) ||
            !(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
            continue;
        }
        region_range.begin = pci_bar_address(dev, i, r->type, r->size);
        region_range.end = region_range.begin + r->size;

        if (region_range.begin == PCI_BAR_UNMAPPED) {
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
            continue;
        }

        region_range.begin = MAX(region_range.begin, 0x1ULL << 32);

        if (region_range.end - 1 >= region_range.begin) {
            range_extend(range, &region_range);
        }
    }
}

void pci_bus_get_w64_range(PCIBus *bus, Range *range)
{
    range->begin = range->end = 0;
    pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
}

2338
static const TypeInfo pci_device_type_info = {
2339 2340 2341 2342 2343
    .name = TYPE_PCI_DEVICE,
    .parent = TYPE_DEVICE,
    .instance_size = sizeof(PCIDevice),
    .abstract = true,
    .class_size = sizeof(PCIDeviceClass),
2344
    .class_init = pci_device_class_init,
2345 2346
};

A
Andreas Färber 已提交
2347
static void pci_register_types(void)
2348
{
2349
    type_register_static(&pci_bus_info);
2350
    type_register_static(&pcie_bus_info);
2351 2352 2353
    type_register_static(&pci_device_type_info);
}

A
Andreas Färber 已提交
2354
type_init(pci_register_types)