mips_malta.c 37.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * QEMU Malta board support
 *
 * Copyright (c) 2006 Aurelien Jarno
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */

25
#include "hw/hw.h"
P
Paolo Bonzini 已提交
26 27 28
#include "hw/i386/pc.h"
#include "hw/char/serial.h"
#include "hw/block/fdc.h"
P
Paolo Bonzini 已提交
29
#include "net/net.h"
30
#include "hw/boards.h"
P
Paolo Bonzini 已提交
31
#include "hw/i2c/smbus.h"
32
#include "block/block.h"
P
Paolo Bonzini 已提交
33 34 35
#include "hw/block/flash.h"
#include "hw/mips/mips.h"
#include "hw/mips/cpudevs.h"
36
#include "hw/pci/pci.h"
37
#include "sysemu/char.h"
38 39
#include "sysemu/sysemu.h"
#include "sysemu/arch_init.h"
40
#include "qemu/log.h"
P
Paolo Bonzini 已提交
41
#include "hw/mips/bios.h"
42 43
#include "hw/ide.h"
#include "hw/loader.h"
B
Blue Swirl 已提交
44
#include "elf.h"
P
Paolo Bonzini 已提交
45 46
#include "hw/timer/mc146818rtc.h"
#include "hw/timer/i8254.h"
47
#include "sysemu/blockdev.h"
48
#include "exec/address-spaces.h"
49
#include "hw/sysbus.h"             /* SysBusDevice */
50
#include "qemu/host-utils.h"
51
#include "sysemu/qtest.h"
52
#include "qemu/error-report.h"
53
#include "hw/empty_slot.h"
54

T
ths 已提交
55 56
//#define DEBUG_BOARD_INIT

57
#define ENVP_ADDR		0x80002000l
58 59 60
#define ENVP_NB_ENTRIES	 	16
#define ENVP_ENTRY_SIZE	 	256

61 62 63 64 65 66 67
/* Hardware addresses */
#define FLASH_ADDRESS 0x1e000000ULL
#define FPGA_ADDRESS  0x1f000000ULL
#define RESET_ADDRESS 0x1fc00000ULL

#define FLASH_SIZE    0x400000

T
ths 已提交
68 69
#define MAX_IDE_BUS 2

70
typedef struct {
A
Avi Kivity 已提交
71 72 73
    MemoryRegion iomem;
    MemoryRegion iomem_lo; /* 0 - 0x900 */
    MemoryRegion iomem_hi; /* 0xa00 - 0x100000 */
74 75 76
    uint32_t leds;
    uint32_t brk;
    uint32_t gpout;
77
    uint32_t i2cin;
78 79 80 81 82
    uint32_t i2coe;
    uint32_t i2cout;
    uint32_t i2csel;
    CharDriverState *display;
    char display_text[9];
T
ths 已提交
83
    SerialState *uart;
84 85
} MaltaFPGAState;

A
Andreas Färber 已提交
86 87 88
#define TYPE_MIPS_MALTA "mips-malta"
#define MIPS_MALTA(obj) OBJECT_CHECK(MaltaState, (obj), TYPE_MIPS_MALTA)

89
typedef struct {
A
Andreas Färber 已提交
90 91
    SysBusDevice parent_obj;

92 93 94
    qemu_irq *i8259;
} MaltaState;

B
Blue Swirl 已提交
95
static ISADevice *pit;
96

97 98 99 100 101 102 103
static struct _loaderparams {
    int ram_size;
    const char *kernel_filename;
    const char *kernel_cmdline;
    const char *initrd_filename;
} loaderparams;

104 105 106 107 108 109 110
/* Malta FPGA */
static void malta_fpga_update_display(void *opaque)
{
    char leds_text[9];
    int i;
    MaltaFPGAState *s = opaque;

T
ths 已提交
111 112 113 114 115
    for (i = 7 ; i >= 0 ; i--) {
        if (s->leds & (1 << i))
            leds_text[i] = '#';
        else
            leds_text[i] = ' ';
116
    }
T
ths 已提交
117 118
    leds_text[8] = '\0';

119 120
    qemu_chr_fe_printf(s->display, "\e[H\n\n|\e[32m%-8.8s\e[00m|\r\n", leds_text);
    qemu_chr_fe_printf(s->display, "\n\n\n\n|\e[31m%-8.8s\e[00m|", s->display_text);
121 122
}

123 124 125 126 127 128 129 130 131 132 133 134 135
/*
 * EEPROM 24C01 / 24C02 emulation.
 *
 * Emulation for serial EEPROMs:
 * 24C01 - 1024 bit (128 x 8)
 * 24C02 - 2048 bit (256 x 8)
 *
 * Typical device names include Microchip 24C02SC or SGS Thomson ST24C02.
 */

//~ #define DEBUG

#if defined(DEBUG)
136
#  define logout(fmt, ...) fprintf(stderr, "MALTA\t%-24s" fmt, __func__, ## __VA_ARGS__)
137
#else
138
#  define logout(fmt, ...) ((void)0)
139 140
#endif

A
Anthony Liguori 已提交
141
struct _eeprom24c0x_t {
142 143 144 145 146 147 148 149 150 151 152
  uint8_t tick;
  uint8_t address;
  uint8_t command;
  uint8_t ack;
  uint8_t scl;
  uint8_t sda;
  uint8_t data;
  //~ uint16_t size;
  uint8_t contents[256];
};

A
Anthony Liguori 已提交
153
typedef struct _eeprom24c0x_t eeprom24c0x_t;
154

155
static eeprom24c0x_t spd_eeprom = {
156
    .contents = {
157
        /* 00000000: */ 0x80,0x08,0xFF,0x0D,0x0A,0xFF,0x40,0x00,
158
        /* 00000008: */ 0x01,0x75,0x54,0x00,0x82,0x08,0x00,0x01,
159 160
        /* 00000010: */ 0x8F,0x04,0x02,0x01,0x01,0x00,0x00,0x00,
        /* 00000018: */ 0x00,0x00,0x00,0x14,0x0F,0x14,0x2D,0xFF,
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
        /* 00000020: */ 0x15,0x08,0x15,0x08,0x00,0x00,0x00,0x00,
        /* 00000028: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000030: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000038: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x12,0xD0,
        /* 00000040: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000048: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000050: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000058: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000060: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000068: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000070: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000078: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x64,0xF4,
    },
};

176
static void generate_eeprom_spd(uint8_t *eeprom, ram_addr_t ram_size)
177 178
{
    enum { SDR = 0x4, DDR2 = 0x8 } type;
179
    uint8_t *spd = spd_eeprom.contents;
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
    uint8_t nbanks = 0;
    uint16_t density = 0;
    int i;

    /* work in terms of MB */
    ram_size >>= 20;

    while ((ram_size >= 4) && (nbanks <= 2)) {
        int sz_log2 = MIN(31 - clz32(ram_size), 14);
        nbanks++;
        density |= 1 << (sz_log2 - 2);
        ram_size -= 1 << sz_log2;
    }

    /* split to 2 banks if possible */
    if ((nbanks == 1) && (density > 1)) {
        nbanks++;
        density >>= 1;
    }

    if (density & 0xff00) {
        density = (density & 0xe0) | ((density >> 8) & 0x1f);
        type = DDR2;
    } else if (!(density & 0x1f)) {
        type = DDR2;
    } else {
        type = SDR;
    }

    if (ram_size) {
        fprintf(stderr, "Warning: SPD cannot represent final %dMB"
                " of SDRAM\n", (int)ram_size);
    }

    /* fill in SPD memory information */
    spd[2] = type;
    spd[5] = nbanks;
    spd[31] = density;

    /* checksum */
    spd[63] = 0;
    for (i = 0; i < 63; i++) {
        spd[63] += spd[i];
    }
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257

    /* copy for SMBUS */
    memcpy(eeprom, spd, sizeof(spd_eeprom.contents));
}

static void generate_eeprom_serial(uint8_t *eeprom)
{
    int i, pos = 0;
    uint8_t mac[6] = { 0x00 };
    uint8_t sn[5] = { 0x01, 0x23, 0x45, 0x67, 0x89 };

    /* version */
    eeprom[pos++] = 0x01;

    /* count */
    eeprom[pos++] = 0x02;

    /* MAC address */
    eeprom[pos++] = 0x01; /* MAC */
    eeprom[pos++] = 0x06; /* length */
    memcpy(&eeprom[pos], mac, sizeof(mac));
    pos += sizeof(mac);

    /* serial number */
    eeprom[pos++] = 0x02; /* serial */
    eeprom[pos++] = 0x05; /* length */
    memcpy(&eeprom[pos], sn, sizeof(sn));
    pos += sizeof(sn);

    /* checksum */
    eeprom[pos] = 0;
    for (i = 0; i < pos; i++) {
        eeprom[pos] += eeprom[i];
    }
258 259
}

260
static uint8_t eeprom24c0x_read(eeprom24c0x_t *eeprom)
261 262
{
    logout("%u: scl = %u, sda = %u, data = 0x%02x\n",
263 264
        eeprom->tick, eeprom->scl, eeprom->sda, eeprom->data);
    return eeprom->sda;
265 266
}

267
static void eeprom24c0x_write(eeprom24c0x_t *eeprom, int scl, int sda)
268
{
269
    if (eeprom->scl && scl && (eeprom->sda != sda)) {
270
        logout("%u: scl = %u->%u, sda = %u->%u i2c %s\n",
271 272
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda,
                sda ? "stop" : "start");
273
        if (!sda) {
274 275
            eeprom->tick = 1;
            eeprom->command = 0;
276
        }
277
    } else if (eeprom->tick == 0 && !eeprom->ack) {
278 279
        /* Waiting for start. */
        logout("%u: scl = %u->%u, sda = %u->%u wait for i2c start\n",
280 281
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda);
    } else if (!eeprom->scl && scl) {
282
        logout("%u: scl = %u->%u, sda = %u->%u trigger bit\n",
283 284
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda);
        if (eeprom->ack) {
285 286
            logout("\ti2c ack bit = 0\n");
            sda = 0;
287 288
            eeprom->ack = 0;
        } else if (eeprom->sda == sda) {
289 290
            uint8_t bit = (sda != 0);
            logout("\ti2c bit = %d\n", bit);
291 292 293 294 295 296 297 298
            if (eeprom->tick < 9) {
                eeprom->command <<= 1;
                eeprom->command += bit;
                eeprom->tick++;
                if (eeprom->tick == 9) {
                    logout("\tcommand 0x%04x, %s\n", eeprom->command,
                           bit ? "read" : "write");
                    eeprom->ack = 1;
299
                }
300 301 302
            } else if (eeprom->tick < 17) {
                if (eeprom->command & 1) {
                    sda = ((eeprom->data & 0x80) != 0);
303
                }
304 305 306 307 308 309 310 311 312 313
                eeprom->address <<= 1;
                eeprom->address += bit;
                eeprom->tick++;
                eeprom->data <<= 1;
                if (eeprom->tick == 17) {
                    eeprom->data = eeprom->contents[eeprom->address];
                    logout("\taddress 0x%04x, data 0x%02x\n",
                           eeprom->address, eeprom->data);
                    eeprom->ack = 1;
                    eeprom->tick = 0;
314
                }
315
            } else if (eeprom->tick >= 17) {
316 317 318 319 320 321
                sda = 0;
            }
        } else {
            logout("\tsda changed with raising scl\n");
        }
    } else {
322 323
        logout("%u: scl = %u->%u, sda = %u->%u\n", eeprom->tick, eeprom->scl,
               scl, eeprom->sda, sda);
324
    }
325 326
    eeprom->scl = scl;
    eeprom->sda = sda;
327 328
}

A
Avi Kivity 已提交
329
static uint64_t malta_fpga_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
330
                                unsigned size)
331 332 333 334 335 336 337 338 339 340 341 342
{
    MaltaFPGAState *s = opaque;
    uint32_t val = 0;
    uint32_t saddr;

    saddr = (addr & 0xfffff);

    switch (saddr) {

    /* SWITCH Register */
    case 0x00200:
        val = 0x00000000;		/* All switches closed */
A
Aurelien Jarno 已提交
343
        break;
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368

    /* STATUS Register */
    case 0x00208:
#ifdef TARGET_WORDS_BIGENDIAN
        val = 0x00000012;
#else
        val = 0x00000010;
#endif
        break;

    /* JMPRS Register */
    case 0x00210:
        val = 0x00;
        break;

    /* LEDBAR Register */
    case 0x00408:
        val = s->leds;
        break;

    /* BRKRES Register */
    case 0x00508:
        val = s->brk;
        break;

T
ths 已提交
369
    /* UART Registers are handled directly by the serial device */
T
ths 已提交
370

371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
    /* GPOUT Register */
    case 0x00a00:
        val = s->gpout;
        break;

    /* XXX: implement a real I2C controller */

    /* GPINP Register */
    case 0x00a08:
        /* IN = OUT until a real I2C control is implemented */
        if (s->i2csel)
            val = s->i2cout;
        else
            val = 0x00;
        break;

    /* I2CINP Register */
    case 0x00b00:
389
        val = ((s->i2cin & ~1) | eeprom24c0x_read(&spd_eeprom));
390 391 392 393 394 395 396 397 398 399 400 401 402 403
        break;

    /* I2COE Register */
    case 0x00b08:
        val = s->i2coe;
        break;

    /* I2COUT Register */
    case 0x00b10:
        val = s->i2cout;
        break;

    /* I2CSEL Register */
    case 0x00b18:
404
        val = s->i2csel;
405 406 407 408
        break;

    default:
#if 0
T
ths 已提交
409
        printf ("malta_fpga_read: Bad register offset 0x" TARGET_FMT_lx "\n",
A
Aurelien Jarno 已提交
410
                addr);
411 412 413 414 415 416
#endif
        break;
    }
    return val;
}

A
Avi Kivity 已提交
417
static void malta_fpga_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
418
                             uint64_t val, unsigned size)
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
{
    MaltaFPGAState *s = opaque;
    uint32_t saddr;

    saddr = (addr & 0xfffff);

    switch (saddr) {

    /* SWITCH Register */
    case 0x00200:
        break;

    /* JMPRS Register */
    case 0x00210:
        break;

    /* LEDBAR Register */
    case 0x00408:
        s->leds = val & 0xff;
S
Stefan Weil 已提交
438
        malta_fpga_update_display(s);
439 440 441 442
        break;

    /* ASCIIWORD Register */
    case 0x00410:
A
Avi Kivity 已提交
443
        snprintf(s->display_text, 9, "%08X", (uint32_t)val);
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
        malta_fpga_update_display(s);
        break;

    /* ASCIIPOS0 to ASCIIPOS7 Registers */
    case 0x00418:
    case 0x00420:
    case 0x00428:
    case 0x00430:
    case 0x00438:
    case 0x00440:
    case 0x00448:
    case 0x00450:
        s->display_text[(saddr - 0x00418) >> 3] = (char) val;
        malta_fpga_update_display(s);
        break;

    /* SOFTRES Register */
    case 0x00500:
        if (val == 0x42)
            qemu_system_reset_request ();
        break;

    /* BRKRES Register */
    case 0x00508:
        s->brk = val & 0xff;
        break;

T
ths 已提交
471
    /* UART Registers are handled directly by the serial device */
T
ths 已提交
472

473 474 475 476 477 478 479 480 481 482 483 484
    /* GPOUT Register */
    case 0x00a00:
        s->gpout = val & 0xff;
        break;

    /* I2COE Register */
    case 0x00b08:
        s->i2coe = val & 0x03;
        break;

    /* I2COUT Register */
    case 0x00b10:
485
        eeprom24c0x_write(&spd_eeprom, val & 0x02, val & 0x01);
486
        s->i2cout = val;
487 488 489 490
        break;

    /* I2CSEL Register */
    case 0x00b18:
491
        s->i2csel = val & 0x01;
492 493 494 495
        break;

    default:
#if 0
T
ths 已提交
496
        printf ("malta_fpga_write: Bad register offset 0x" TARGET_FMT_lx "\n",
A
Aurelien Jarno 已提交
497
                addr);
498 499 500 501 502
#endif
        break;
    }
}

A
Avi Kivity 已提交
503 504 505 506
static const MemoryRegionOps malta_fpga_ops = {
    .read = malta_fpga_read,
    .write = malta_fpga_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
507 508
};

509
static void malta_fpga_reset(void *opaque)
510 511 512 513 514 515
{
    MaltaFPGAState *s = opaque;

    s->leds   = 0x00;
    s->brk    = 0x0a;
    s->gpout  = 0x00;
516
    s->i2cin  = 0x3;
517 518 519 520 521 522
    s->i2coe  = 0x0;
    s->i2cout = 0x3;
    s->i2csel = 0x1;

    s->display_text[8] = '\0';
    snprintf(s->display_text, 9, "        ");
523 524 525 526
}

static void malta_fpga_led_init(CharDriverState *chr)
{
527 528 529 530 531 532 533 534 535
    qemu_chr_fe_printf(chr, "\e[HMalta LEDBAR\r\n");
    qemu_chr_fe_printf(chr, "+--------+\r\n");
    qemu_chr_fe_printf(chr, "+        +\r\n");
    qemu_chr_fe_printf(chr, "+--------+\r\n");
    qemu_chr_fe_printf(chr, "\n");
    qemu_chr_fe_printf(chr, "Malta ASCII\r\n");
    qemu_chr_fe_printf(chr, "+--------+\r\n");
    qemu_chr_fe_printf(chr, "+        +\r\n");
    qemu_chr_fe_printf(chr, "+--------+\r\n");
536 537
}

A
Avi Kivity 已提交
538
static MaltaFPGAState *malta_fpga_init(MemoryRegion *address_space,
A
Avi Kivity 已提交
539
         hwaddr base, qemu_irq uart_irq, CharDriverState *uart_chr)
540 541 542
{
    MaltaFPGAState *s;

543
    s = (MaltaFPGAState *)g_malloc0(sizeof(MaltaFPGAState));
544

545
    memory_region_init_io(&s->iomem, NULL, &malta_fpga_ops, s,
A
Avi Kivity 已提交
546
                          "malta-fpga", 0x100000);
547
    memory_region_init_alias(&s->iomem_lo, NULL, "malta-fpga",
A
Avi Kivity 已提交
548
                             &s->iomem, 0, 0x900);
549
    memory_region_init_alias(&s->iomem_hi, NULL, "malta-fpga",
A
Avi Kivity 已提交
550
                             &s->iomem, 0xa00, 0x10000-0xa00);
T
ths 已提交
551

A
Avi Kivity 已提交
552 553
    memory_region_add_subregion(address_space, base, &s->iomem_lo);
    memory_region_add_subregion(address_space, base + 0xa00, &s->iomem_hi);
554

555
    s->display = qemu_chr_new("fpga", "vc:320x200", malta_fpga_led_init);
556

557 558
    s->uart = serial_mm_init(address_space, base + 0x900, 3, uart_irq,
                             230400, uart_chr, DEVICE_NATIVE_ENDIAN);
T
ths 已提交
559

560
    malta_fpga_reset(s);
561
    qemu_register_reset(malta_fpga_reset, s);
562 563 564 565 566

    return s;
}

/* Network support */
567
static void network_init(PCIBus *pci_bus)
568 569 570 571
{
    int i;

    for(i = 0; i < nb_nics; i++) {
572
        NICInfo *nd = &nd_table[i];
573
        const char *default_devaddr = NULL;
574 575

        if (i == 0 && (!nd->model || strcmp(nd->model, "pcnet") == 0))
576
            /* The malta board has a PCNet card using PCI SLOT 11 */
577
            default_devaddr = "0b";
578

579
        pci_nic_init_nofail(nd, pci_bus, "pcnet", default_devaddr);
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
    }
}

/* ROM and pseudo bootloader

   The following code implements a very very simple bootloader. It first
   loads the registers a0 to a3 to the values expected by the OS, and
   then jump at the kernel address.

   The bootloader should pass the locations of the kernel arguments and
   environment variables tables. Those tables contain the 32-bit address
   of NULL terminated strings. The environment variables table should be
   terminated by a NULL address.

   For a simpler implementation, the number of kernel arguments is fixed
   to two (the name of the kernel and the command line), and the two
   tables are actually the same one.

   The registers a0 to a3 should contain the following values:
     a0 - number of kernel arguments
     a1 - 32-bit address of the kernel arguments table
     a2 - 32-bit address of the environment variables table
     a3 - RAM size in bytes
*/

A
Andreas Färber 已提交
605
static void write_bootloader (CPUMIPSState *env, uint8_t *base,
P
pbrook 已提交
606
                              int64_t kernel_entry)
607 608 609 610
{
    uint32_t *p;

    /* Small bootloader */
P
pbrook 已提交
611
    p = (uint32_t *)base;
612
    stl_raw(p++, 0x0bf00160);                                      /* j 0x1fc00580 */
613
    stl_raw(p++, 0x00000000);                                      /* nop */
614

615
    /* YAMON service vector */
P
pbrook 已提交
616 617 618 619 620 621 622 623 624 625 626 627 628
    stl_raw(base + 0x500, 0xbfc00580);      /* start: */
    stl_raw(base + 0x504, 0xbfc0083c);      /* print_count: */
    stl_raw(base + 0x520, 0xbfc00580);      /* start: */
    stl_raw(base + 0x52c, 0xbfc00800);      /* flush_cache: */
    stl_raw(base + 0x534, 0xbfc00808);      /* print: */
    stl_raw(base + 0x538, 0xbfc00800);      /* reg_cpu_isr: */
    stl_raw(base + 0x53c, 0xbfc00800);      /* unred_cpu_isr: */
    stl_raw(base + 0x540, 0xbfc00800);      /* reg_ic_isr: */
    stl_raw(base + 0x544, 0xbfc00800);      /* unred_ic_isr: */
    stl_raw(base + 0x548, 0xbfc00800);      /* reg_esr: */
    stl_raw(base + 0x54c, 0xbfc00800);      /* unreg_esr: */
    stl_raw(base + 0x550, 0xbfc00800);      /* getchar: */
    stl_raw(base + 0x554, 0xbfc00800);      /* syscon_read: */
629 630


631
    /* Second part of the bootloader */
P
pbrook 已提交
632
    p = (uint32_t *) (base + 0x580);
633 634
    stl_raw(p++, 0x24040002);                                      /* addiu a0, zero, 2 */
    stl_raw(p++, 0x3c1d0000 | (((ENVP_ADDR - 64) >> 16) & 0xffff)); /* lui sp, high(ENVP_ADDR) */
T
ths 已提交
635
    stl_raw(p++, 0x37bd0000 | ((ENVP_ADDR - 64) & 0xffff));        /* ori sp, sp, low(ENVP_ADDR) */
636
    stl_raw(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff));       /* lui a1, high(ENVP_ADDR) */
T
ths 已提交
637
    stl_raw(p++, 0x34a50000 | (ENVP_ADDR & 0xffff));               /* ori a1, a1, low(ENVP_ADDR) */
638 639
    stl_raw(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
    stl_raw(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff));         /* ori a2, a2, low(ENVP_ADDR + 8) */
640 641
    stl_raw(p++, 0x3c070000 | (loaderparams.ram_size >> 16));     /* lui a3, high(ram_size) */
    stl_raw(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff));  /* ori a3, a3, low(ram_size) */
642 643

    /* Load BAR registers as done by YAMON */
T
ths 已提交
644 645 646 647 648 649 650 651 652
    stl_raw(p++, 0x3c09b400);                                      /* lui t1, 0xb400 */

#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c08df00);                                      /* lui t0, 0xdf00 */
#else
    stl_raw(p++, 0x340800df);                                      /* ori t0, r0, 0x00df */
#endif
    stl_raw(p++, 0xad280068);                                      /* sw t0, 0x0068(t1) */

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
    stl_raw(p++, 0x3c09bbe0);                                      /* lui t1, 0xbbe0 */

#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c08c000);                                      /* lui t0, 0xc000 */
#else
    stl_raw(p++, 0x340800c0);                                      /* ori t0, r0, 0x00c0 */
#endif
    stl_raw(p++, 0xad280048);                                      /* sw t0, 0x0048(t1) */
#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c084000);                                      /* lui t0, 0x4000 */
#else
    stl_raw(p++, 0x34080040);                                      /* ori t0, r0, 0x0040 */
#endif
    stl_raw(p++, 0xad280050);                                      /* sw t0, 0x0050(t1) */

#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c088000);                                      /* lui t0, 0x8000 */
#else
    stl_raw(p++, 0x34080080);                                      /* ori t0, r0, 0x0080 */
#endif
    stl_raw(p++, 0xad280058);                                      /* sw t0, 0x0058(t1) */
#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c083f00);                                      /* lui t0, 0x3f00 */
#else
    stl_raw(p++, 0x3408003f);                                      /* ori t0, r0, 0x003f */
#endif
    stl_raw(p++, 0xad280060);                                      /* sw t0, 0x0060(t1) */

#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c08c100);                                      /* lui t0, 0xc100 */
#else
    stl_raw(p++, 0x340800c1);                                      /* ori t0, r0, 0x00c1 */
#endif
    stl_raw(p++, 0xad280080);                                      /* sw t0, 0x0080(t1) */
#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c085e00);                                      /* lui t0, 0x5e00 */
#else
    stl_raw(p++, 0x3408005e);                                      /* ori t0, r0, 0x005e */
#endif
    stl_raw(p++, 0xad280088);                                      /* sw t0, 0x0088(t1) */

    /* Jump to kernel code */
T
ths 已提交
695 696
    stl_raw(p++, 0x3c1f0000 | ((kernel_entry >> 16) & 0xffff));    /* lui ra, high(kernel_entry) */
    stl_raw(p++, 0x37ff0000 | (kernel_entry & 0xffff));            /* ori ra, ra, low(kernel_entry) */
697 698
    stl_raw(p++, 0x03e00008);                                      /* jr ra */
    stl_raw(p++, 0x00000000);                                      /* nop */
699 700

    /* YAMON subroutines */
P
pbrook 已提交
701
    p = (uint32_t *) (base + 0x800);
702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
    stl_raw(p++, 0x03e00008);                                     /* jr ra */
    stl_raw(p++, 0x24020000);                                     /* li v0,0 */
   /* 808 YAMON print */
    stl_raw(p++, 0x03e06821);                                     /* move t5,ra */
    stl_raw(p++, 0x00805821);                                     /* move t3,a0 */
    stl_raw(p++, 0x00a05021);                                     /* move t2,a1 */
    stl_raw(p++, 0x91440000);                                     /* lbu a0,0(t2) */
    stl_raw(p++, 0x254a0001);                                     /* addiu t2,t2,1 */
    stl_raw(p++, 0x10800005);                                     /* beqz a0,834 */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x0ff0021c);                                     /* jal 870 */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x08000205);                                     /* j 814 */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x01a00008);                                     /* jr t5 */
    stl_raw(p++, 0x01602021);                                     /* move a0,t3 */
    /* 0x83c YAMON print_count */
    stl_raw(p++, 0x03e06821);                                     /* move t5,ra */
    stl_raw(p++, 0x00805821);                                     /* move t3,a0 */
    stl_raw(p++, 0x00a05021);                                     /* move t2,a1 */
    stl_raw(p++, 0x00c06021);                                     /* move t4,a2 */
    stl_raw(p++, 0x91440000);                                     /* lbu a0,0(t2) */
    stl_raw(p++, 0x0ff0021c);                                     /* jal 870 */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x254a0001);                                     /* addiu t2,t2,1 */
    stl_raw(p++, 0x258cffff);                                     /* addiu t4,t4,-1 */
    stl_raw(p++, 0x1580fffa);                                     /* bnez t4,84c */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x01a00008);                                     /* jr t5 */
    stl_raw(p++, 0x01602021);                                     /* move a0,t3 */
    /* 0x870 */
    stl_raw(p++, 0x3c08b800);                                     /* lui t0,0xb400 */
    stl_raw(p++, 0x350803f8);                                     /* ori t0,t0,0x3f8 */
    stl_raw(p++, 0x91090005);                                     /* lbu t1,5(t0) */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x31290040);                                     /* andi t1,t1,0x40 */
    stl_raw(p++, 0x1120fffc);                                     /* beqz t1,878 <outch+0x8> */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x03e00008);                                     /* jr ra */
    stl_raw(p++, 0xa1040000);                                     /* sb a0,0(t0) */

743 744
}

S
Stefan Weil 已提交
745 746
static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index,
                                        const char *string, ...)
747 748
{
    va_list ap;
749
    int32_t table_addr;
750 751 752 753 754

    if (index >= ENVP_NB_ENTRIES)
        return;

    if (string == NULL) {
A
Aurelien Jarno 已提交
755
        prom_buf[index] = 0;
756 757 758
        return;
    }

A
Aurelien Jarno 已提交
759 760
    table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
    prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
761 762

    va_start(ap, string);
A
Aurelien Jarno 已提交
763
    vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
764 765 766 767
    va_end(ap);
}

/* Kernel */
A
Aurelien Jarno 已提交
768
static int64_t load_kernel (void)
769
{
770
    int64_t kernel_entry, kernel_high;
771
    long initrd_size;
A
Anthony Liguori 已提交
772
    ram_addr_t initrd_offset;
B
Blue Swirl 已提交
773
    int big_endian;
A
Aurelien Jarno 已提交
774 775 776
    uint32_t *prom_buf;
    long prom_size;
    int prom_index = 0;
B
Blue Swirl 已提交
777 778 779 780 781 782

#ifdef TARGET_WORDS_BIGENDIAN
    big_endian = 1;
#else
    big_endian = 0;
#endif
783

784 785 786
    if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL,
                 (uint64_t *)&kernel_entry, NULL, (uint64_t *)&kernel_high,
                 big_endian, ELF_MACHINE, 1) < 0) {
787
        fprintf(stderr, "qemu: could not load kernel '%s'\n",
788
                loaderparams.kernel_filename);
T
ths 已提交
789
        exit(1);
790 791 792 793
    }

    /* load initrd */
    initrd_size = 0;
T
ths 已提交
794
    initrd_offset = 0;
795 796
    if (loaderparams.initrd_filename) {
        initrd_size = get_image_size (loaderparams.initrd_filename);
T
ths 已提交
797
        if (initrd_size > 0) {
798
            initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
799
            if (initrd_offset + initrd_size > ram_size) {
T
ths 已提交
800 801
                fprintf(stderr,
                        "qemu: memory too small for initial ram disk '%s'\n",
802
                        loaderparams.initrd_filename);
T
ths 已提交
803 804
                exit(1);
            }
805 806 807
            initrd_size = load_image_targphys(loaderparams.initrd_filename,
                                              initrd_offset,
                                              ram_size - initrd_offset);
T
ths 已提交
808
        }
809 810
        if (initrd_size == (target_ulong) -1) {
            fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
811
                    loaderparams.initrd_filename);
812 813 814 815
            exit(1);
        }
    }

A
Aurelien Jarno 已提交
816 817
    /* Setup prom parameters. */
    prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
818
    prom_buf = g_malloc(prom_size);
A
Aurelien Jarno 已提交
819

S
Stefan Weil 已提交
820
    prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_filename);
A
Aurelien Jarno 已提交
821
    if (initrd_size > 0) {
822 823
        prom_set(prom_buf, prom_index++, "rd_start=0x%" PRIx64 " rd_size=%li %s",
                 cpu_mips_phys_to_kseg0(NULL, initrd_offset), initrd_size,
824
                 loaderparams.kernel_cmdline);
A
Aurelien Jarno 已提交
825
    } else {
S
Stefan Weil 已提交
826
        prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_cmdline);
A
Aurelien Jarno 已提交
827 828 829
    }

    prom_set(prom_buf, prom_index++, "memsize");
P
Paul Burton 已提交
830 831
    prom_set(prom_buf, prom_index++, "%i",
             MIN(loaderparams.ram_size, 256 << 20));
A
Aurelien Jarno 已提交
832 833 834 835 836
    prom_set(prom_buf, prom_index++, "modetty0");
    prom_set(prom_buf, prom_index++, "38400n8r");
    prom_set(prom_buf, prom_index++, NULL);

    rom_add_blob_fixed("prom", prom_buf, prom_size,
837
                       cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
838

T
ths 已提交
839
    return kernel_entry;
840 841
}

842
static void malta_mips_config(MIPSCPU *cpu)
843
{
844 845 846
    CPUMIPSState *env = &cpu->env;
    CPUState *cs = CPU(cpu);

847
    env->mvp->CP0_MVPConf0 |= ((smp_cpus - 1) << CP0MVPC0_PVPE) |
848
                         ((smp_cpus * cs->nr_threads - 1) << CP0MVPC0_PTC);
849 850
}

851 852
static void main_cpu_reset(void *opaque)
{
853 854 855 856
    MIPSCPU *cpu = opaque;
    CPUMIPSState *env = &cpu->env;

    cpu_reset(CPU(cpu));
857

A
Aurelien Jarno 已提交
858
    /* The bootloader does not need to be rewritten as it is located in a
859 860
       read only location. The kernel location and the arguments table
       location does not change. */
861
    if (loaderparams.kernel_filename) {
T
ths 已提交
862 863
        env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
    }
864

865
    malta_mips_config(cpu);
866 867
}

B
Blue Swirl 已提交
868 869
static void cpu_request_exit(void *opaque, int irq, int level)
{
870
    CPUState *cpu = current_cpu;
B
Blue Swirl 已提交
871

872 873
    if (cpu && level) {
        cpu_exit(cpu);
B
Blue Swirl 已提交
874 875 876
    }
}

877
static
878
void mips_malta_init(MachineState *machine)
879
{
880 881 882 883 884
    ram_addr_t ram_size = machine->ram_size;
    const char *cpu_model = machine->cpu_model;
    const char *kernel_filename = machine->kernel_filename;
    const char *kernel_cmdline = machine->kernel_cmdline;
    const char *initrd_filename = machine->initrd_filename;
P
Paul Brook 已提交
885
    char *filename;
886 887
    pflash_t *fl;
    MemoryRegion *system_memory = get_system_memory();
P
Paul Burton 已提交
888 889 890
    MemoryRegion *ram_high = g_new(MemoryRegion, 1);
    MemoryRegion *ram_low_preio = g_new(MemoryRegion, 1);
    MemoryRegion *ram_low_postio;
891
    MemoryRegion *bios, *bios_copy = g_new(MemoryRegion, 1);
892
    target_long bios_size = FLASH_SIZE;
893 894
    const size_t smbus_eeprom_size = 8 * 256;
    uint8_t *smbus_eeprom_buf = g_malloc0(smbus_eeprom_size);
T
ths 已提交
895
    int64_t kernel_entry;
896
    PCIBus *pci_bus;
897
    ISABus *isa_bus;
898
    MIPSCPU *cpu;
A
Andreas Färber 已提交
899
    CPUMIPSState *env;
900
    qemu_irq *isa_irq;
B
Blue Swirl 已提交
901
    qemu_irq *cpu_exit_irq;
T
ths 已提交
902
    int piix4_devfn;
A
Andreas Färber 已提交
903
    I2CBus *smbus;
T
ths 已提交
904
    int i;
G
Gerd Hoffmann 已提交
905
    DriveInfo *dinfo;
906
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
G
Gerd Hoffmann 已提交
907
    DriveInfo *fd[MAX_FD];
T
ths 已提交
908
    int fl_idx = 0;
909
    int fl_sectors = bios_size >> 16;
910
    int be;
911

A
Andreas Färber 已提交
912 913
    DeviceState *dev = qdev_create(NULL, TYPE_MIPS_MALTA);
    MaltaState *s = MIPS_MALTA(dev);
914

915 916 917 918 919
    /* The whole address space decoded by the GT-64120A doesn't generate
       exception when accessing invalid memory. Create an empty slot to
       emulate this feature. */
    empty_slot_init(0, 0x20000000);

920 921
    qdev_init_nofail(dev);

922 923 924 925 926
    /* Make sure the first 3 serial ports are associated with a device. */
    for(i = 0; i < 3; i++) {
        if (!serial_hds[i]) {
            char label[32];
            snprintf(label, sizeof(label), "serial%d", i);
927
            serial_hds[i] = qemu_chr_new(label, "null", NULL);
928 929 930
        }
    }

931 932
    /* init CPUs */
    if (cpu_model == NULL) {
T
ths 已提交
933
#ifdef TARGET_MIPS64
934
        cpu_model = "20Kc";
935
#else
936
        cpu_model = "24Kf";
937 938
#endif
    }
939 940

    for (i = 0; i < smp_cpus; i++) {
941 942
        cpu = cpu_mips_init(cpu_model);
        if (cpu == NULL) {
943 944 945
            fprintf(stderr, "Unable to find CPU definition\n");
            exit(1);
        }
946 947
        env = &cpu->env;

948 949 950
        /* Init internal devices */
        cpu_mips_irq_init_cpu(env);
        cpu_mips_clock_init(env);
951
        qemu_register_reset(main_cpu_reset, cpu);
B
bellard 已提交
952
    }
953 954
    cpu = MIPS_CPU(first_cpu);
    env = &cpu->env;
955 956

    /* allocate RAM */
P
Paul Burton 已提交
957
    if (ram_size > (2048u << 20)) {
958
        fprintf(stderr,
P
Paul Burton 已提交
959
                "qemu: Too much memory for this machine: %d MB, maximum 2048 MB\n",
960 961 962
                ((unsigned int)ram_size / (1 << 20)));
        exit(1);
    }
P
Paul Burton 已提交
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982

    /* register RAM at high address where it is undisturbed by IO */
    memory_region_init_ram(ram_high, NULL, "mips_malta.ram", ram_size);
    vmstate_register_ram_global(ram_high);
    memory_region_add_subregion(system_memory, 0x80000000, ram_high);

    /* alias for pre IO hole access */
    memory_region_init_alias(ram_low_preio, NULL, "mips_malta_low_preio.ram",
                             ram_high, 0, MIN(ram_size, (256 << 20)));
    memory_region_add_subregion(system_memory, 0, ram_low_preio);

    /* alias for post IO hole access, if there is enough RAM */
    if (ram_size > (512 << 20)) {
        ram_low_postio = g_new(MemoryRegion, 1);
        memory_region_init_alias(ram_low_postio, NULL,
                                 "mips_malta_low_postio.ram",
                                 ram_high, 512 << 20,
                                 ram_size - (512 << 20));
        memory_region_add_subregion(system_memory, 512 << 20, ram_low_postio);
    }
983

984
    /* generate SPD EEPROM data */
985 986
    generate_eeprom_spd(&smbus_eeprom_buf[0 * 256], ram_size);
    generate_eeprom_serial(&smbus_eeprom_buf[6 * 256]);
987

988 989 990 991 992
#ifdef TARGET_WORDS_BIGENDIAN
    be = 1;
#else
    be = 0;
#endif
993
    /* FPGA */
994 995
    /* The CBUS UART is attached to the MIPS CPU INT2 pin, ie interrupt 4 */
    malta_fpga_init(system_memory, FPGA_ADDRESS, env->irq[4], serial_hds[2]);
996

997 998 999 1000 1001 1002
    /* Load firmware in flash / BIOS. */
    dinfo = drive_get(IF_PFLASH, 0, fl_idx);
#ifdef DEBUG_BOARD_INIT
    if (dinfo) {
        printf("Register parallel flash %d size " TARGET_FMT_lx " at "
               "addr %08llx '%s' %x\n",
1003
               fl_idx, bios_size, FLASH_ADDRESS,
1004 1005 1006
               bdrv_get_device_name(dinfo->bdrv), fl_sectors);
    }
#endif
1007
    fl = pflash_cfi01_register(FLASH_ADDRESS, NULL, "mips_malta.bios",
1008 1009 1010 1011 1012
                               BIOS_SIZE, dinfo ? dinfo->bdrv : NULL,
                               65536, fl_sectors,
                               4, 0x0000, 0x0000, 0x0000, 0x0000, be);
    bios = pflash_cfi01_get_memory(fl);
    fl_idx++;
T
ths 已提交
1013 1014
    if (kernel_filename) {
        /* Write a small bootloader to the flash location. */
P
Paul Burton 已提交
1015
        loaderparams.ram_size = MIN(ram_size, 256 << 20);
T
ths 已提交
1016 1017 1018
        loaderparams.kernel_filename = kernel_filename;
        loaderparams.kernel_cmdline = kernel_cmdline;
        loaderparams.initrd_filename = initrd_filename;
A
Aurelien Jarno 已提交
1019
        kernel_entry = load_kernel();
1020
        write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry);
T
ths 已提交
1021
    } else {
1022 1023
        /* Load firmware from flash. */
        if (!dinfo) {
T
ths 已提交
1024
            /* Load a BIOS image. */
1025
            if (bios_name == NULL) {
T
ths 已提交
1026
                bios_name = BIOS_FILENAME;
1027
            }
P
Paul Brook 已提交
1028 1029
            filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
            if (filename) {
1030
                bios_size = load_image_targphys(filename, FLASH_ADDRESS,
P
Paul Brook 已提交
1031
                                                BIOS_SIZE);
1032
                g_free(filename);
P
Paul Brook 已提交
1033 1034 1035
            } else {
                bios_size = -1;
            }
1036 1037
            if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
                !kernel_filename && !qtest_enabled()) {
1038 1039 1040
                error_report("Could not load MIPS bios '%s', and no "
                             "-kernel argument was specified", bios_name);
                exit(1);
T
ths 已提交
1041
            }
1042
        }
T
ths 已提交
1043 1044 1045 1046
        /* In little endian mode the 32bit words in the bios are swapped,
           a neat trick which allows bi-endian firmware. */
#ifndef TARGET_WORDS_BIGENDIAN
        {
1047 1048 1049 1050
            uint32_t *end, *addr = rom_ptr(FLASH_ADDRESS);
            if (!addr) {
                addr = memory_region_get_ram_ptr(bios);
            }
1051
            end = (void *)addr + MIN(bios_size, 0x3e0000);
P
pbrook 已提交
1052 1053
            while (addr < end) {
                bswap32s(addr);
1054
                addr++;
T
ths 已提交
1055 1056 1057
            }
        }
#endif
1058 1059
    }

1060 1061 1062 1063 1064 1065 1066 1067
    /*
     * Map the BIOS at a 2nd physical location, as on the real board.
     * Copy it so that we can patch in the MIPS revision, which cannot be
     * handled by an overlapping region as the resulting ROM code subpage
     * regions are not executable.
     */
    memory_region_init_ram(bios_copy, NULL, "bios.1fc", BIOS_SIZE);
    if (!rom_copy(memory_region_get_ram_ptr(bios_copy),
1068
                  FLASH_ADDRESS, BIOS_SIZE)) {
1069
        memcpy(memory_region_get_ram_ptr(bios_copy),
1070
               memory_region_get_ram_ptr(bios), BIOS_SIZE);
1071 1072 1073
    }
    memory_region_set_readonly(bios_copy, true);
    memory_region_add_subregion(system_memory, RESET_ADDRESS, bios_copy);
1074

1075 1076
    /* Board ID = 0x420 (Malta Board with CoreLV) */
    stl_p(memory_region_get_ram_ptr(bios_copy) + 0x10, 0x00000420);
1077 1078

    /* Init internal devices */
P
pbrook 已提交
1079
    cpu_mips_irq_init_cpu(env);
1080 1081
    cpu_mips_clock_init(env);

1082 1083 1084 1085 1086 1087 1088
    /*
     * We have a circular dependency problem: pci_bus depends on isa_irq,
     * isa_irq is provided by i8259, i8259 depends on ISA, ISA depends
     * on piix4, and piix4 depends on pci_bus.  To stop the cycle we have
     * qemu_irq_proxy() adds an extra bit of indirection, allowing us
     * to resolve the isa_irq -> i8259 dependency after i8259 is initialized.
     */
1089
    isa_irq = qemu_irq_proxy(&s->i8259, 16);
1090 1091

    /* Northbridge */
1092
    pci_bus = gt64120_register(isa_irq);
1093 1094

    /* Southbridge */
1095
    ide_drive_get(hd, MAX_IDE_BUS);
T
ths 已提交
1096

1097
    piix4_devfn = piix4_init(pci_bus, &isa_bus, 80);
1098 1099 1100

    /* Interrupt controller */
    /* The 8259 is attached to the MIPS CPU INT0 pin, ie interrupt 2 */
1101
    s->i8259 = i8259_init(isa_bus, env->irq[2]);
1102

1103
    isa_bus_irqs(isa_bus, s->i8259);
1104
    pci_piix4_ide_init(pci_bus, hd, piix4_devfn + 1);
1105
    pci_create_simple(pci_bus, piix4_devfn + 2, "piix4-usb-uhci");
1106
    smbus = piix4_pm_init(pci_bus, piix4_devfn + 3, 0x1100,
1107
                          isa_get_irq(NULL, 9), NULL, 0, NULL);
1108 1109
    smbus_eeprom_init(smbus, 8, smbus_eeprom_buf, smbus_eeprom_size);
    g_free(smbus_eeprom_buf);
1110
    pit = pit_init(isa_bus, 0x40, 0, NULL);
B
Blue Swirl 已提交
1111 1112
    cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
    DMA_init(0, cpu_exit_irq);
1113 1114

    /* Super I/O */
1115
    isa_create_simple(isa_bus, "i8042");
B
Blue Swirl 已提交
1116

1117 1118 1119
    rtc_init(isa_bus, 2000, NULL);
    serial_isa_init(isa_bus, 0, serial_hds[0]);
    serial_isa_init(isa_bus, 1, serial_hds[1]);
1120
    if (parallel_hds[0])
1121
        parallel_init(isa_bus, 0, parallel_hds[0]);
T
ths 已提交
1122
    for(i = 0; i < MAX_FD; i++) {
G
Gerd Hoffmann 已提交
1123
        fd[i] = drive_get(IF_FLOPPY, 0, i);
T
ths 已提交
1124
    }
1125
    fdctrl_init_isa(isa_bus, fd);
1126 1127

    /* Network card */
1128
    network_init(pci_bus);
T
ths 已提交
1129 1130

    /* Optional PCI video card */
1131
    pci_vga_init(pci_bus);
1132 1133
}

1134 1135 1136 1137 1138
static int mips_malta_sysbus_device_init(SysBusDevice *sysbusdev)
{
    return 0;
}

1139 1140 1141 1142 1143 1144 1145
static void mips_malta_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = mips_malta_sysbus_device_init;
}

1146
static const TypeInfo mips_malta_device = {
A
Andreas Färber 已提交
1147
    .name          = TYPE_MIPS_MALTA,
1148 1149 1150
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(MaltaState),
    .class_init    = mips_malta_class_init,
1151 1152
};

1153
static QEMUMachine mips_malta_machine = {
1154 1155 1156
    .name = "malta",
    .desc = "MIPS Malta Core LV",
    .init = mips_malta_init,
1157
    .max_cpus = 16,
1158
    .is_default = 1,
1159
};
1160

A
Andreas Färber 已提交
1161
static void mips_malta_register_types(void)
1162
{
1163
    type_register_static(&mips_malta_device);
1164 1165
}

1166 1167 1168 1169 1170
static void mips_malta_machine_init(void)
{
    qemu_register_machine(&mips_malta_machine);
}

A
Andreas Färber 已提交
1171
type_init(mips_malta_register_types)
1172
machine_init(mips_malta_machine_init);