mips_malta.c 36.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * QEMU Malta board support
 *
 * Copyright (c) 2006 Aurelien Jarno
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */

25
#include "hw/hw.h"
P
Paolo Bonzini 已提交
26 27 28
#include "hw/i386/pc.h"
#include "hw/char/serial.h"
#include "hw/block/fdc.h"
P
Paolo Bonzini 已提交
29
#include "net/net.h"
30
#include "hw/boards.h"
P
Paolo Bonzini 已提交
31
#include "hw/i2c/smbus.h"
32
#include "block/block.h"
P
Paolo Bonzini 已提交
33 34 35
#include "hw/block/flash.h"
#include "hw/mips/mips.h"
#include "hw/mips/cpudevs.h"
36
#include "hw/pci/pci.h"
37
#include "sysemu/char.h"
38 39
#include "sysemu/sysemu.h"
#include "sysemu/arch_init.h"
40
#include "qemu/log.h"
P
Paolo Bonzini 已提交
41
#include "hw/mips/bios.h"
42 43
#include "hw/ide.h"
#include "hw/loader.h"
B
Blue Swirl 已提交
44
#include "elf.h"
P
Paolo Bonzini 已提交
45 46
#include "hw/timer/mc146818rtc.h"
#include "hw/timer/i8254.h"
47
#include "sysemu/blockdev.h"
48
#include "exec/address-spaces.h"
49
#include "hw/sysbus.h"             /* SysBusDevice */
50
#include "qemu/host-utils.h"
51

T
ths 已提交
52 53
//#define DEBUG_BOARD_INIT

54
#define ENVP_ADDR		0x80002000l
55 56 57
#define ENVP_NB_ENTRIES	 	16
#define ENVP_ENTRY_SIZE	 	256

58 59 60 61 62 63 64
/* Hardware addresses */
#define FLASH_ADDRESS 0x1e000000ULL
#define FPGA_ADDRESS  0x1f000000ULL
#define RESET_ADDRESS 0x1fc00000ULL

#define FLASH_SIZE    0x400000

T
ths 已提交
65 66
#define MAX_IDE_BUS 2

67
typedef struct {
A
Avi Kivity 已提交
68 69 70
    MemoryRegion iomem;
    MemoryRegion iomem_lo; /* 0 - 0x900 */
    MemoryRegion iomem_hi; /* 0xa00 - 0x100000 */
71 72 73
    uint32_t leds;
    uint32_t brk;
    uint32_t gpout;
74
    uint32_t i2cin;
75 76 77 78 79
    uint32_t i2coe;
    uint32_t i2cout;
    uint32_t i2csel;
    CharDriverState *display;
    char display_text[9];
T
ths 已提交
80
    SerialState *uart;
81 82
} MaltaFPGAState;

A
Andreas Färber 已提交
83 84 85
#define TYPE_MIPS_MALTA "mips-malta"
#define MIPS_MALTA(obj) OBJECT_CHECK(MaltaState, (obj), TYPE_MIPS_MALTA)

86
typedef struct {
A
Andreas Färber 已提交
87 88
    SysBusDevice parent_obj;

89 90 91
    qemu_irq *i8259;
} MaltaState;

B
Blue Swirl 已提交
92
static ISADevice *pit;
93

94 95 96 97 98 99 100
static struct _loaderparams {
    int ram_size;
    const char *kernel_filename;
    const char *kernel_cmdline;
    const char *initrd_filename;
} loaderparams;

101 102 103 104 105 106 107
/* Malta FPGA */
static void malta_fpga_update_display(void *opaque)
{
    char leds_text[9];
    int i;
    MaltaFPGAState *s = opaque;

T
ths 已提交
108 109 110 111 112
    for (i = 7 ; i >= 0 ; i--) {
        if (s->leds & (1 << i))
            leds_text[i] = '#';
        else
            leds_text[i] = ' ';
113
    }
T
ths 已提交
114 115
    leds_text[8] = '\0';

116 117
    qemu_chr_fe_printf(s->display, "\e[H\n\n|\e[32m%-8.8s\e[00m|\r\n", leds_text);
    qemu_chr_fe_printf(s->display, "\n\n\n\n|\e[31m%-8.8s\e[00m|", s->display_text);
118 119
}

120 121 122 123 124 125 126 127 128 129 130 131 132
/*
 * EEPROM 24C01 / 24C02 emulation.
 *
 * Emulation for serial EEPROMs:
 * 24C01 - 1024 bit (128 x 8)
 * 24C02 - 2048 bit (256 x 8)
 *
 * Typical device names include Microchip 24C02SC or SGS Thomson ST24C02.
 */

//~ #define DEBUG

#if defined(DEBUG)
133
#  define logout(fmt, ...) fprintf(stderr, "MALTA\t%-24s" fmt, __func__, ## __VA_ARGS__)
134
#else
135
#  define logout(fmt, ...) ((void)0)
136 137
#endif

A
Anthony Liguori 已提交
138
struct _eeprom24c0x_t {
139 140 141 142 143 144 145 146 147 148 149
  uint8_t tick;
  uint8_t address;
  uint8_t command;
  uint8_t ack;
  uint8_t scl;
  uint8_t sda;
  uint8_t data;
  //~ uint16_t size;
  uint8_t contents[256];
};

A
Anthony Liguori 已提交
150
typedef struct _eeprom24c0x_t eeprom24c0x_t;
151

152
static eeprom24c0x_t spd_eeprom = {
153
    .contents = {
154
        /* 00000000: */ 0x80,0x08,0xFF,0x0D,0x0A,0xFF,0x40,0x00,
155
        /* 00000008: */ 0x01,0x75,0x54,0x00,0x82,0x08,0x00,0x01,
156 157
        /* 00000010: */ 0x8F,0x04,0x02,0x01,0x01,0x00,0x00,0x00,
        /* 00000018: */ 0x00,0x00,0x00,0x14,0x0F,0x14,0x2D,0xFF,
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
        /* 00000020: */ 0x15,0x08,0x15,0x08,0x00,0x00,0x00,0x00,
        /* 00000028: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000030: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000038: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x12,0xD0,
        /* 00000040: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000048: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000050: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000058: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000060: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000068: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000070: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000078: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x64,0xF4,
    },
};

173
static void generate_eeprom_spd(uint8_t *eeprom, ram_addr_t ram_size)
174 175
{
    enum { SDR = 0x4, DDR2 = 0x8 } type;
176
    uint8_t *spd = spd_eeprom.contents;
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
    uint8_t nbanks = 0;
    uint16_t density = 0;
    int i;

    /* work in terms of MB */
    ram_size >>= 20;

    while ((ram_size >= 4) && (nbanks <= 2)) {
        int sz_log2 = MIN(31 - clz32(ram_size), 14);
        nbanks++;
        density |= 1 << (sz_log2 - 2);
        ram_size -= 1 << sz_log2;
    }

    /* split to 2 banks if possible */
    if ((nbanks == 1) && (density > 1)) {
        nbanks++;
        density >>= 1;
    }

    if (density & 0xff00) {
        density = (density & 0xe0) | ((density >> 8) & 0x1f);
        type = DDR2;
    } else if (!(density & 0x1f)) {
        type = DDR2;
    } else {
        type = SDR;
    }

    if (ram_size) {
        fprintf(stderr, "Warning: SPD cannot represent final %dMB"
                " of SDRAM\n", (int)ram_size);
    }

    /* fill in SPD memory information */
    spd[2] = type;
    spd[5] = nbanks;
    spd[31] = density;

    /* checksum */
    spd[63] = 0;
    for (i = 0; i < 63; i++) {
        spd[63] += spd[i];
    }
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254

    /* copy for SMBUS */
    memcpy(eeprom, spd, sizeof(spd_eeprom.contents));
}

static void generate_eeprom_serial(uint8_t *eeprom)
{
    int i, pos = 0;
    uint8_t mac[6] = { 0x00 };
    uint8_t sn[5] = { 0x01, 0x23, 0x45, 0x67, 0x89 };

    /* version */
    eeprom[pos++] = 0x01;

    /* count */
    eeprom[pos++] = 0x02;

    /* MAC address */
    eeprom[pos++] = 0x01; /* MAC */
    eeprom[pos++] = 0x06; /* length */
    memcpy(&eeprom[pos], mac, sizeof(mac));
    pos += sizeof(mac);

    /* serial number */
    eeprom[pos++] = 0x02; /* serial */
    eeprom[pos++] = 0x05; /* length */
    memcpy(&eeprom[pos], sn, sizeof(sn));
    pos += sizeof(sn);

    /* checksum */
    eeprom[pos] = 0;
    for (i = 0; i < pos; i++) {
        eeprom[pos] += eeprom[i];
    }
255 256
}

257
static uint8_t eeprom24c0x_read(eeprom24c0x_t *eeprom)
258 259
{
    logout("%u: scl = %u, sda = %u, data = 0x%02x\n",
260 261
        eeprom->tick, eeprom->scl, eeprom->sda, eeprom->data);
    return eeprom->sda;
262 263
}

264
static void eeprom24c0x_write(eeprom24c0x_t *eeprom, int scl, int sda)
265
{
266
    if (eeprom->scl && scl && (eeprom->sda != sda)) {
267
        logout("%u: scl = %u->%u, sda = %u->%u i2c %s\n",
268 269
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda,
                sda ? "stop" : "start");
270
        if (!sda) {
271 272
            eeprom->tick = 1;
            eeprom->command = 0;
273
        }
274
    } else if (eeprom->tick == 0 && !eeprom->ack) {
275 276
        /* Waiting for start. */
        logout("%u: scl = %u->%u, sda = %u->%u wait for i2c start\n",
277 278
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda);
    } else if (!eeprom->scl && scl) {
279
        logout("%u: scl = %u->%u, sda = %u->%u trigger bit\n",
280 281
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda);
        if (eeprom->ack) {
282 283
            logout("\ti2c ack bit = 0\n");
            sda = 0;
284 285
            eeprom->ack = 0;
        } else if (eeprom->sda == sda) {
286 287
            uint8_t bit = (sda != 0);
            logout("\ti2c bit = %d\n", bit);
288 289 290 291 292 293 294 295
            if (eeprom->tick < 9) {
                eeprom->command <<= 1;
                eeprom->command += bit;
                eeprom->tick++;
                if (eeprom->tick == 9) {
                    logout("\tcommand 0x%04x, %s\n", eeprom->command,
                           bit ? "read" : "write");
                    eeprom->ack = 1;
296
                }
297 298 299
            } else if (eeprom->tick < 17) {
                if (eeprom->command & 1) {
                    sda = ((eeprom->data & 0x80) != 0);
300
                }
301 302 303 304 305 306 307 308 309 310
                eeprom->address <<= 1;
                eeprom->address += bit;
                eeprom->tick++;
                eeprom->data <<= 1;
                if (eeprom->tick == 17) {
                    eeprom->data = eeprom->contents[eeprom->address];
                    logout("\taddress 0x%04x, data 0x%02x\n",
                           eeprom->address, eeprom->data);
                    eeprom->ack = 1;
                    eeprom->tick = 0;
311
                }
312
            } else if (eeprom->tick >= 17) {
313 314 315 316 317 318
                sda = 0;
            }
        } else {
            logout("\tsda changed with raising scl\n");
        }
    } else {
319 320
        logout("%u: scl = %u->%u, sda = %u->%u\n", eeprom->tick, eeprom->scl,
               scl, eeprom->sda, sda);
321
    }
322 323
    eeprom->scl = scl;
    eeprom->sda = sda;
324 325
}

A
Avi Kivity 已提交
326
static uint64_t malta_fpga_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
327
                                unsigned size)
328 329 330 331 332 333 334 335 336 337 338 339
{
    MaltaFPGAState *s = opaque;
    uint32_t val = 0;
    uint32_t saddr;

    saddr = (addr & 0xfffff);

    switch (saddr) {

    /* SWITCH Register */
    case 0x00200:
        val = 0x00000000;		/* All switches closed */
A
Aurelien Jarno 已提交
340
        break;
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365

    /* STATUS Register */
    case 0x00208:
#ifdef TARGET_WORDS_BIGENDIAN
        val = 0x00000012;
#else
        val = 0x00000010;
#endif
        break;

    /* JMPRS Register */
    case 0x00210:
        val = 0x00;
        break;

    /* LEDBAR Register */
    case 0x00408:
        val = s->leds;
        break;

    /* BRKRES Register */
    case 0x00508:
        val = s->brk;
        break;

T
ths 已提交
366
    /* UART Registers are handled directly by the serial device */
T
ths 已提交
367

368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
    /* GPOUT Register */
    case 0x00a00:
        val = s->gpout;
        break;

    /* XXX: implement a real I2C controller */

    /* GPINP Register */
    case 0x00a08:
        /* IN = OUT until a real I2C control is implemented */
        if (s->i2csel)
            val = s->i2cout;
        else
            val = 0x00;
        break;

    /* I2CINP Register */
    case 0x00b00:
386
        val = ((s->i2cin & ~1) | eeprom24c0x_read(&spd_eeprom));
387 388 389 390 391 392 393 394 395 396 397 398 399 400
        break;

    /* I2COE Register */
    case 0x00b08:
        val = s->i2coe;
        break;

    /* I2COUT Register */
    case 0x00b10:
        val = s->i2cout;
        break;

    /* I2CSEL Register */
    case 0x00b18:
401
        val = s->i2csel;
402 403 404 405
        break;

    default:
#if 0
T
ths 已提交
406
        printf ("malta_fpga_read: Bad register offset 0x" TARGET_FMT_lx "\n",
A
Aurelien Jarno 已提交
407
                addr);
408 409 410 411 412 413
#endif
        break;
    }
    return val;
}

A
Avi Kivity 已提交
414
static void malta_fpga_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
415
                             uint64_t val, unsigned size)
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
{
    MaltaFPGAState *s = opaque;
    uint32_t saddr;

    saddr = (addr & 0xfffff);

    switch (saddr) {

    /* SWITCH Register */
    case 0x00200:
        break;

    /* JMPRS Register */
    case 0x00210:
        break;

    /* LEDBAR Register */
    case 0x00408:
        s->leds = val & 0xff;
S
Stefan Weil 已提交
435
        malta_fpga_update_display(s);
436 437 438 439
        break;

    /* ASCIIWORD Register */
    case 0x00410:
A
Avi Kivity 已提交
440
        snprintf(s->display_text, 9, "%08X", (uint32_t)val);
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
        malta_fpga_update_display(s);
        break;

    /* ASCIIPOS0 to ASCIIPOS7 Registers */
    case 0x00418:
    case 0x00420:
    case 0x00428:
    case 0x00430:
    case 0x00438:
    case 0x00440:
    case 0x00448:
    case 0x00450:
        s->display_text[(saddr - 0x00418) >> 3] = (char) val;
        malta_fpga_update_display(s);
        break;

    /* SOFTRES Register */
    case 0x00500:
        if (val == 0x42)
            qemu_system_reset_request ();
        break;

    /* BRKRES Register */
    case 0x00508:
        s->brk = val & 0xff;
        break;

T
ths 已提交
468
    /* UART Registers are handled directly by the serial device */
T
ths 已提交
469

470 471 472 473 474 475 476 477 478 479 480 481
    /* GPOUT Register */
    case 0x00a00:
        s->gpout = val & 0xff;
        break;

    /* I2COE Register */
    case 0x00b08:
        s->i2coe = val & 0x03;
        break;

    /* I2COUT Register */
    case 0x00b10:
482
        eeprom24c0x_write(&spd_eeprom, val & 0x02, val & 0x01);
483
        s->i2cout = val;
484 485 486 487
        break;

    /* I2CSEL Register */
    case 0x00b18:
488
        s->i2csel = val & 0x01;
489 490 491 492
        break;

    default:
#if 0
T
ths 已提交
493
        printf ("malta_fpga_write: Bad register offset 0x" TARGET_FMT_lx "\n",
A
Aurelien Jarno 已提交
494
                addr);
495 496 497 498 499
#endif
        break;
    }
}

A
Avi Kivity 已提交
500 501 502 503
static const MemoryRegionOps malta_fpga_ops = {
    .read = malta_fpga_read,
    .write = malta_fpga_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
504 505
};

506
static void malta_fpga_reset(void *opaque)
507 508 509 510 511 512
{
    MaltaFPGAState *s = opaque;

    s->leds   = 0x00;
    s->brk    = 0x0a;
    s->gpout  = 0x00;
513
    s->i2cin  = 0x3;
514 515 516 517 518 519
    s->i2coe  = 0x0;
    s->i2cout = 0x3;
    s->i2csel = 0x1;

    s->display_text[8] = '\0';
    snprintf(s->display_text, 9, "        ");
520 521 522 523
}

static void malta_fpga_led_init(CharDriverState *chr)
{
524 525 526 527 528 529 530 531 532
    qemu_chr_fe_printf(chr, "\e[HMalta LEDBAR\r\n");
    qemu_chr_fe_printf(chr, "+--------+\r\n");
    qemu_chr_fe_printf(chr, "+        +\r\n");
    qemu_chr_fe_printf(chr, "+--------+\r\n");
    qemu_chr_fe_printf(chr, "\n");
    qemu_chr_fe_printf(chr, "Malta ASCII\r\n");
    qemu_chr_fe_printf(chr, "+--------+\r\n");
    qemu_chr_fe_printf(chr, "+        +\r\n");
    qemu_chr_fe_printf(chr, "+--------+\r\n");
533 534
}

A
Avi Kivity 已提交
535
static MaltaFPGAState *malta_fpga_init(MemoryRegion *address_space,
A
Avi Kivity 已提交
536
         hwaddr base, qemu_irq uart_irq, CharDriverState *uart_chr)
537 538 539
{
    MaltaFPGAState *s;

540
    s = (MaltaFPGAState *)g_malloc0(sizeof(MaltaFPGAState));
541

542
    memory_region_init_io(&s->iomem, NULL, &malta_fpga_ops, s,
A
Avi Kivity 已提交
543
                          "malta-fpga", 0x100000);
544
    memory_region_init_alias(&s->iomem_lo, NULL, "malta-fpga",
A
Avi Kivity 已提交
545
                             &s->iomem, 0, 0x900);
546
    memory_region_init_alias(&s->iomem_hi, NULL, "malta-fpga",
A
Avi Kivity 已提交
547
                             &s->iomem, 0xa00, 0x10000-0xa00);
T
ths 已提交
548

A
Avi Kivity 已提交
549 550
    memory_region_add_subregion(address_space, base, &s->iomem_lo);
    memory_region_add_subregion(address_space, base + 0xa00, &s->iomem_hi);
551

552
    s->display = qemu_chr_new("fpga", "vc:320x200", malta_fpga_led_init);
553

554 555
    s->uart = serial_mm_init(address_space, base + 0x900, 3, uart_irq,
                             230400, uart_chr, DEVICE_NATIVE_ENDIAN);
T
ths 已提交
556

557
    malta_fpga_reset(s);
558
    qemu_register_reset(malta_fpga_reset, s);
559 560 561 562 563

    return s;
}

/* Network support */
564
static void network_init(PCIBus *pci_bus)
565 566 567 568
{
    int i;

    for(i = 0; i < nb_nics; i++) {
569
        NICInfo *nd = &nd_table[i];
570
        const char *default_devaddr = NULL;
571 572

        if (i == 0 && (!nd->model || strcmp(nd->model, "pcnet") == 0))
573
            /* The malta board has a PCNet card using PCI SLOT 11 */
574
            default_devaddr = "0b";
575

576
        pci_nic_init_nofail(nd, pci_bus, "pcnet", default_devaddr);
577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
    }
}

/* ROM and pseudo bootloader

   The following code implements a very very simple bootloader. It first
   loads the registers a0 to a3 to the values expected by the OS, and
   then jump at the kernel address.

   The bootloader should pass the locations of the kernel arguments and
   environment variables tables. Those tables contain the 32-bit address
   of NULL terminated strings. The environment variables table should be
   terminated by a NULL address.

   For a simpler implementation, the number of kernel arguments is fixed
   to two (the name of the kernel and the command line), and the two
   tables are actually the same one.

   The registers a0 to a3 should contain the following values:
     a0 - number of kernel arguments
     a1 - 32-bit address of the kernel arguments table
     a2 - 32-bit address of the environment variables table
     a3 - RAM size in bytes
*/

A
Andreas Färber 已提交
602
static void write_bootloader (CPUMIPSState *env, uint8_t *base,
P
pbrook 已提交
603
                              int64_t kernel_entry)
604 605 606 607
{
    uint32_t *p;

    /* Small bootloader */
P
pbrook 已提交
608
    p = (uint32_t *)base;
609
    stl_raw(p++, 0x0bf00160);                                      /* j 0x1fc00580 */
610
    stl_raw(p++, 0x00000000);                                      /* nop */
611

612
    /* YAMON service vector */
P
pbrook 已提交
613 614 615 616 617 618 619 620 621 622 623 624 625
    stl_raw(base + 0x500, 0xbfc00580);      /* start: */
    stl_raw(base + 0x504, 0xbfc0083c);      /* print_count: */
    stl_raw(base + 0x520, 0xbfc00580);      /* start: */
    stl_raw(base + 0x52c, 0xbfc00800);      /* flush_cache: */
    stl_raw(base + 0x534, 0xbfc00808);      /* print: */
    stl_raw(base + 0x538, 0xbfc00800);      /* reg_cpu_isr: */
    stl_raw(base + 0x53c, 0xbfc00800);      /* unred_cpu_isr: */
    stl_raw(base + 0x540, 0xbfc00800);      /* reg_ic_isr: */
    stl_raw(base + 0x544, 0xbfc00800);      /* unred_ic_isr: */
    stl_raw(base + 0x548, 0xbfc00800);      /* reg_esr: */
    stl_raw(base + 0x54c, 0xbfc00800);      /* unreg_esr: */
    stl_raw(base + 0x550, 0xbfc00800);      /* getchar: */
    stl_raw(base + 0x554, 0xbfc00800);      /* syscon_read: */
626 627


628
    /* Second part of the bootloader */
P
pbrook 已提交
629
    p = (uint32_t *) (base + 0x580);
630 631
    stl_raw(p++, 0x24040002);                                      /* addiu a0, zero, 2 */
    stl_raw(p++, 0x3c1d0000 | (((ENVP_ADDR - 64) >> 16) & 0xffff)); /* lui sp, high(ENVP_ADDR) */
T
ths 已提交
632
    stl_raw(p++, 0x37bd0000 | ((ENVP_ADDR - 64) & 0xffff));        /* ori sp, sp, low(ENVP_ADDR) */
633
    stl_raw(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff));       /* lui a1, high(ENVP_ADDR) */
T
ths 已提交
634
    stl_raw(p++, 0x34a50000 | (ENVP_ADDR & 0xffff));               /* ori a1, a1, low(ENVP_ADDR) */
635 636
    stl_raw(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
    stl_raw(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff));         /* ori a2, a2, low(ENVP_ADDR + 8) */
637 638
    stl_raw(p++, 0x3c070000 | (loaderparams.ram_size >> 16));     /* lui a3, high(ram_size) */
    stl_raw(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff));  /* ori a3, a3, low(ram_size) */
639 640

    /* Load BAR registers as done by YAMON */
T
ths 已提交
641 642 643 644 645 646 647 648 649
    stl_raw(p++, 0x3c09b400);                                      /* lui t1, 0xb400 */

#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c08df00);                                      /* lui t0, 0xdf00 */
#else
    stl_raw(p++, 0x340800df);                                      /* ori t0, r0, 0x00df */
#endif
    stl_raw(p++, 0xad280068);                                      /* sw t0, 0x0068(t1) */

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
    stl_raw(p++, 0x3c09bbe0);                                      /* lui t1, 0xbbe0 */

#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c08c000);                                      /* lui t0, 0xc000 */
#else
    stl_raw(p++, 0x340800c0);                                      /* ori t0, r0, 0x00c0 */
#endif
    stl_raw(p++, 0xad280048);                                      /* sw t0, 0x0048(t1) */
#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c084000);                                      /* lui t0, 0x4000 */
#else
    stl_raw(p++, 0x34080040);                                      /* ori t0, r0, 0x0040 */
#endif
    stl_raw(p++, 0xad280050);                                      /* sw t0, 0x0050(t1) */

#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c088000);                                      /* lui t0, 0x8000 */
#else
    stl_raw(p++, 0x34080080);                                      /* ori t0, r0, 0x0080 */
#endif
    stl_raw(p++, 0xad280058);                                      /* sw t0, 0x0058(t1) */
#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c083f00);                                      /* lui t0, 0x3f00 */
#else
    stl_raw(p++, 0x3408003f);                                      /* ori t0, r0, 0x003f */
#endif
    stl_raw(p++, 0xad280060);                                      /* sw t0, 0x0060(t1) */

#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c08c100);                                      /* lui t0, 0xc100 */
#else
    stl_raw(p++, 0x340800c1);                                      /* ori t0, r0, 0x00c1 */
#endif
    stl_raw(p++, 0xad280080);                                      /* sw t0, 0x0080(t1) */
#ifdef TARGET_WORDS_BIGENDIAN
    stl_raw(p++, 0x3c085e00);                                      /* lui t0, 0x5e00 */
#else
    stl_raw(p++, 0x3408005e);                                      /* ori t0, r0, 0x005e */
#endif
    stl_raw(p++, 0xad280088);                                      /* sw t0, 0x0088(t1) */

    /* Jump to kernel code */
T
ths 已提交
692 693
    stl_raw(p++, 0x3c1f0000 | ((kernel_entry >> 16) & 0xffff));    /* lui ra, high(kernel_entry) */
    stl_raw(p++, 0x37ff0000 | (kernel_entry & 0xffff));            /* ori ra, ra, low(kernel_entry) */
694 695
    stl_raw(p++, 0x03e00008);                                      /* jr ra */
    stl_raw(p++, 0x00000000);                                      /* nop */
696 697

    /* YAMON subroutines */
P
pbrook 已提交
698
    p = (uint32_t *) (base + 0x800);
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
    stl_raw(p++, 0x03e00008);                                     /* jr ra */
    stl_raw(p++, 0x24020000);                                     /* li v0,0 */
   /* 808 YAMON print */
    stl_raw(p++, 0x03e06821);                                     /* move t5,ra */
    stl_raw(p++, 0x00805821);                                     /* move t3,a0 */
    stl_raw(p++, 0x00a05021);                                     /* move t2,a1 */
    stl_raw(p++, 0x91440000);                                     /* lbu a0,0(t2) */
    stl_raw(p++, 0x254a0001);                                     /* addiu t2,t2,1 */
    stl_raw(p++, 0x10800005);                                     /* beqz a0,834 */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x0ff0021c);                                     /* jal 870 */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x08000205);                                     /* j 814 */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x01a00008);                                     /* jr t5 */
    stl_raw(p++, 0x01602021);                                     /* move a0,t3 */
    /* 0x83c YAMON print_count */
    stl_raw(p++, 0x03e06821);                                     /* move t5,ra */
    stl_raw(p++, 0x00805821);                                     /* move t3,a0 */
    stl_raw(p++, 0x00a05021);                                     /* move t2,a1 */
    stl_raw(p++, 0x00c06021);                                     /* move t4,a2 */
    stl_raw(p++, 0x91440000);                                     /* lbu a0,0(t2) */
    stl_raw(p++, 0x0ff0021c);                                     /* jal 870 */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x254a0001);                                     /* addiu t2,t2,1 */
    stl_raw(p++, 0x258cffff);                                     /* addiu t4,t4,-1 */
    stl_raw(p++, 0x1580fffa);                                     /* bnez t4,84c */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x01a00008);                                     /* jr t5 */
    stl_raw(p++, 0x01602021);                                     /* move a0,t3 */
    /* 0x870 */
    stl_raw(p++, 0x3c08b800);                                     /* lui t0,0xb400 */
    stl_raw(p++, 0x350803f8);                                     /* ori t0,t0,0x3f8 */
    stl_raw(p++, 0x91090005);                                     /* lbu t1,5(t0) */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x31290040);                                     /* andi t1,t1,0x40 */
    stl_raw(p++, 0x1120fffc);                                     /* beqz t1,878 <outch+0x8> */
    stl_raw(p++, 0x00000000);                                     /* nop */
    stl_raw(p++, 0x03e00008);                                     /* jr ra */
    stl_raw(p++, 0xa1040000);                                     /* sb a0,0(t0) */

740 741
}

S
Stefan Weil 已提交
742 743
static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index,
                                        const char *string, ...)
744 745
{
    va_list ap;
746
    int32_t table_addr;
747 748 749 750 751

    if (index >= ENVP_NB_ENTRIES)
        return;

    if (string == NULL) {
A
Aurelien Jarno 已提交
752
        prom_buf[index] = 0;
753 754 755
        return;
    }

A
Aurelien Jarno 已提交
756 757
    table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
    prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
758 759

    va_start(ap, string);
A
Aurelien Jarno 已提交
760
    vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
761 762 763 764
    va_end(ap);
}

/* Kernel */
A
Aurelien Jarno 已提交
765
static int64_t load_kernel (void)
766
{
767
    int64_t kernel_entry, kernel_high;
768
    long initrd_size;
A
Anthony Liguori 已提交
769
    ram_addr_t initrd_offset;
B
Blue Swirl 已提交
770
    int big_endian;
A
Aurelien Jarno 已提交
771 772 773
    uint32_t *prom_buf;
    long prom_size;
    int prom_index = 0;
B
Blue Swirl 已提交
774 775 776 777 778 779

#ifdef TARGET_WORDS_BIGENDIAN
    big_endian = 1;
#else
    big_endian = 0;
#endif
780

781 782 783
    if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL,
                 (uint64_t *)&kernel_entry, NULL, (uint64_t *)&kernel_high,
                 big_endian, ELF_MACHINE, 1) < 0) {
784
        fprintf(stderr, "qemu: could not load kernel '%s'\n",
785
                loaderparams.kernel_filename);
T
ths 已提交
786
        exit(1);
787 788 789 790
    }

    /* load initrd */
    initrd_size = 0;
T
ths 已提交
791
    initrd_offset = 0;
792 793
    if (loaderparams.initrd_filename) {
        initrd_size = get_image_size (loaderparams.initrd_filename);
T
ths 已提交
794 795
        if (initrd_size > 0) {
            initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
796
            if (initrd_offset + initrd_size > ram_size) {
T
ths 已提交
797 798
                fprintf(stderr,
                        "qemu: memory too small for initial ram disk '%s'\n",
799
                        loaderparams.initrd_filename);
T
ths 已提交
800 801
                exit(1);
            }
802 803 804
            initrd_size = load_image_targphys(loaderparams.initrd_filename,
                                              initrd_offset,
                                              ram_size - initrd_offset);
T
ths 已提交
805
        }
806 807
        if (initrd_size == (target_ulong) -1) {
            fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
808
                    loaderparams.initrd_filename);
809 810 811 812
            exit(1);
        }
    }

A
Aurelien Jarno 已提交
813 814
    /* Setup prom parameters. */
    prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
815
    prom_buf = g_malloc(prom_size);
A
Aurelien Jarno 已提交
816

S
Stefan Weil 已提交
817
    prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_filename);
A
Aurelien Jarno 已提交
818
    if (initrd_size > 0) {
819 820
        prom_set(prom_buf, prom_index++, "rd_start=0x%" PRIx64 " rd_size=%li %s",
                 cpu_mips_phys_to_kseg0(NULL, initrd_offset), initrd_size,
821
                 loaderparams.kernel_cmdline);
A
Aurelien Jarno 已提交
822
    } else {
S
Stefan Weil 已提交
823
        prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_cmdline);
A
Aurelien Jarno 已提交
824 825 826 827 828 829 830 831 832
    }

    prom_set(prom_buf, prom_index++, "memsize");
    prom_set(prom_buf, prom_index++, "%i", loaderparams.ram_size);
    prom_set(prom_buf, prom_index++, "modetty0");
    prom_set(prom_buf, prom_index++, "38400n8r");
    prom_set(prom_buf, prom_index++, NULL);

    rom_add_blob_fixed("prom", prom_buf, prom_size,
833
                       cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
834

T
ths 已提交
835
    return kernel_entry;
836 837
}

838
static void malta_mips_config(MIPSCPU *cpu)
839
{
840 841 842
    CPUMIPSState *env = &cpu->env;
    CPUState *cs = CPU(cpu);

843
    env->mvp->CP0_MVPConf0 |= ((smp_cpus - 1) << CP0MVPC0_PVPE) |
844
                         ((smp_cpus * cs->nr_threads - 1) << CP0MVPC0_PTC);
845 846
}

847 848
static void main_cpu_reset(void *opaque)
{
849 850 851 852
    MIPSCPU *cpu = opaque;
    CPUMIPSState *env = &cpu->env;

    cpu_reset(CPU(cpu));
853

A
Aurelien Jarno 已提交
854
    /* The bootloader does not need to be rewritten as it is located in a
855 856
       read only location. The kernel location and the arguments table
       location does not change. */
857
    if (loaderparams.kernel_filename) {
T
ths 已提交
858 859
        env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
    }
860

861
    malta_mips_config(cpu);
862 863
}

B
Blue Swirl 已提交
864 865
static void cpu_request_exit(void *opaque, int irq, int level)
{
866
    CPUState *cpu = current_cpu;
B
Blue Swirl 已提交
867

868 869
    if (cpu && level) {
        cpu_exit(cpu);
B
Blue Swirl 已提交
870 871 872
    }
}

873
static
874
void mips_malta_init(QEMUMachineInitArgs *args)
875
{
876 877 878 879 880
    ram_addr_t ram_size = args->ram_size;
    const char *cpu_model = args->cpu_model;
    const char *kernel_filename = args->kernel_filename;
    const char *kernel_cmdline = args->kernel_cmdline;
    const char *initrd_filename = args->initrd_filename;
P
Paul Brook 已提交
881
    char *filename;
882 883
    pflash_t *fl;
    MemoryRegion *system_memory = get_system_memory();
A
Avi Kivity 已提交
884
    MemoryRegion *ram = g_new(MemoryRegion, 1);
885
    MemoryRegion *bios, *bios_copy = g_new(MemoryRegion, 1);
886
    target_long bios_size = FLASH_SIZE;
887 888
    const size_t smbus_eeprom_size = 8 * 256;
    uint8_t *smbus_eeprom_buf = g_malloc0(smbus_eeprom_size);
T
ths 已提交
889
    int64_t kernel_entry;
890
    PCIBus *pci_bus;
891
    ISABus *isa_bus;
892
    MIPSCPU *cpu;
A
Andreas Färber 已提交
893
    CPUMIPSState *env;
894
    qemu_irq *isa_irq;
B
Blue Swirl 已提交
895
    qemu_irq *cpu_exit_irq;
T
ths 已提交
896 897 898
    int piix4_devfn;
    i2c_bus *smbus;
    int i;
G
Gerd Hoffmann 已提交
899
    DriveInfo *dinfo;
900
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
G
Gerd Hoffmann 已提交
901
    DriveInfo *fd[MAX_FD];
T
ths 已提交
902
    int fl_idx = 0;
903
    int fl_sectors = bios_size >> 16;
904
    int be;
905

A
Andreas Färber 已提交
906 907
    DeviceState *dev = qdev_create(NULL, TYPE_MIPS_MALTA);
    MaltaState *s = MIPS_MALTA(dev);
908 909 910

    qdev_init_nofail(dev);

911 912 913 914 915
    /* Make sure the first 3 serial ports are associated with a device. */
    for(i = 0; i < 3; i++) {
        if (!serial_hds[i]) {
            char label[32];
            snprintf(label, sizeof(label), "serial%d", i);
916
            serial_hds[i] = qemu_chr_new(label, "null", NULL);
917 918 919
        }
    }

920 921
    /* init CPUs */
    if (cpu_model == NULL) {
T
ths 已提交
922
#ifdef TARGET_MIPS64
923
        cpu_model = "20Kc";
924
#else
925
        cpu_model = "24Kf";
926 927
#endif
    }
928 929

    for (i = 0; i < smp_cpus; i++) {
930 931
        cpu = cpu_mips_init(cpu_model);
        if (cpu == NULL) {
932 933 934
            fprintf(stderr, "Unable to find CPU definition\n");
            exit(1);
        }
935 936
        env = &cpu->env;

937 938 939
        /* Init internal devices */
        cpu_mips_irq_init_cpu(env);
        cpu_mips_clock_init(env);
940
        qemu_register_reset(main_cpu_reset, cpu);
B
bellard 已提交
941
    }
942 943
    cpu = MIPS_CPU(first_cpu);
    env = &cpu->env;
944 945

    /* allocate RAM */
946 947 948 949 950 951
    if (ram_size > (256 << 20)) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
                ((unsigned int)ram_size / (1 << 20)));
        exit(1);
    }
952
    memory_region_init_ram(ram, NULL, "mips_malta.ram", ram_size);
953
    vmstate_register_ram_global(ram);
A
Avi Kivity 已提交
954
    memory_region_add_subregion(system_memory, 0, ram);
955

956
    /* generate SPD EEPROM data */
957 958
    generate_eeprom_spd(&smbus_eeprom_buf[0 * 256], ram_size);
    generate_eeprom_serial(&smbus_eeprom_buf[6 * 256]);
959

960 961 962 963 964
#ifdef TARGET_WORDS_BIGENDIAN
    be = 1;
#else
    be = 0;
#endif
965
    /* FPGA */
966 967
    /* The CBUS UART is attached to the MIPS CPU INT2 pin, ie interrupt 4 */
    malta_fpga_init(system_memory, FPGA_ADDRESS, env->irq[4], serial_hds[2]);
968

969 970 971 972 973 974
    /* Load firmware in flash / BIOS. */
    dinfo = drive_get(IF_PFLASH, 0, fl_idx);
#ifdef DEBUG_BOARD_INIT
    if (dinfo) {
        printf("Register parallel flash %d size " TARGET_FMT_lx " at "
               "addr %08llx '%s' %x\n",
975
               fl_idx, bios_size, FLASH_ADDRESS,
976 977 978
               bdrv_get_device_name(dinfo->bdrv), fl_sectors);
    }
#endif
979
    fl = pflash_cfi01_register(FLASH_ADDRESS, NULL, "mips_malta.bios",
980 981 982 983 984
                               BIOS_SIZE, dinfo ? dinfo->bdrv : NULL,
                               65536, fl_sectors,
                               4, 0x0000, 0x0000, 0x0000, 0x0000, be);
    bios = pflash_cfi01_get_memory(fl);
    fl_idx++;
T
ths 已提交
985 986 987 988 989 990
    if (kernel_filename) {
        /* Write a small bootloader to the flash location. */
        loaderparams.ram_size = ram_size;
        loaderparams.kernel_filename = kernel_filename;
        loaderparams.kernel_cmdline = kernel_cmdline;
        loaderparams.initrd_filename = initrd_filename;
A
Aurelien Jarno 已提交
991
        kernel_entry = load_kernel();
992
        write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry);
T
ths 已提交
993
    } else {
994 995
        /* Load firmware from flash. */
        if (!dinfo) {
T
ths 已提交
996
            /* Load a BIOS image. */
997
            if (bios_name == NULL) {
T
ths 已提交
998
                bios_name = BIOS_FILENAME;
999
            }
P
Paul Brook 已提交
1000 1001
            filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
            if (filename) {
1002
                bios_size = load_image_targphys(filename, FLASH_ADDRESS,
P
Paul Brook 已提交
1003
                                                BIOS_SIZE);
1004
                g_free(filename);
P
Paul Brook 已提交
1005 1006 1007
            } else {
                bios_size = -1;
            }
T
ths 已提交
1008 1009
            if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) {
                fprintf(stderr,
1010
                        "qemu: Warning, could not load MIPS bios '%s', and no -kernel argument was specified\n",
P
Paul Brook 已提交
1011
                        bios_name);
T
ths 已提交
1012
            }
1013
        }
T
ths 已提交
1014 1015 1016 1017
        /* In little endian mode the 32bit words in the bios are swapped,
           a neat trick which allows bi-endian firmware. */
#ifndef TARGET_WORDS_BIGENDIAN
        {
1018 1019 1020 1021
            uint32_t *end, *addr = rom_ptr(FLASH_ADDRESS);
            if (!addr) {
                addr = memory_region_get_ram_ptr(bios);
            }
1022
            end = (void *)addr + MIN(bios_size, 0x3e0000);
P
pbrook 已提交
1023 1024
            while (addr < end) {
                bswap32s(addr);
1025
                addr++;
T
ths 已提交
1026 1027 1028
            }
        }
#endif
1029 1030
    }

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
    /*
     * Map the BIOS at a 2nd physical location, as on the real board.
     * Copy it so that we can patch in the MIPS revision, which cannot be
     * handled by an overlapping region as the resulting ROM code subpage
     * regions are not executable.
     */
    memory_region_init_ram(bios_copy, NULL, "bios.1fc", BIOS_SIZE);
    if (!rom_copy(memory_region_get_ram_ptr(bios_copy),
                  FLASH_ADDRESS, bios_size)) {
        memcpy(memory_region_get_ram_ptr(bios_copy),
               memory_region_get_ram_ptr(bios), bios_size);
    }
    memory_region_set_readonly(bios_copy, true);
    memory_region_add_subregion(system_memory, RESET_ADDRESS, bios_copy);
1045

1046 1047
    /* Board ID = 0x420 (Malta Board with CoreLV) */
    stl_p(memory_region_get_ram_ptr(bios_copy) + 0x10, 0x00000420);
1048 1049

    /* Init internal devices */
P
pbrook 已提交
1050
    cpu_mips_irq_init_cpu(env);
1051 1052
    cpu_mips_clock_init(env);

1053 1054 1055 1056 1057 1058 1059
    /*
     * We have a circular dependency problem: pci_bus depends on isa_irq,
     * isa_irq is provided by i8259, i8259 depends on ISA, ISA depends
     * on piix4, and piix4 depends on pci_bus.  To stop the cycle we have
     * qemu_irq_proxy() adds an extra bit of indirection, allowing us
     * to resolve the isa_irq -> i8259 dependency after i8259 is initialized.
     */
1060
    isa_irq = qemu_irq_proxy(&s->i8259, 16);
1061 1062

    /* Northbridge */
1063
    pci_bus = gt64120_register(isa_irq);
1064 1065

    /* Southbridge */
1066
    ide_drive_get(hd, MAX_IDE_BUS);
T
ths 已提交
1067

1068
    piix4_devfn = piix4_init(pci_bus, &isa_bus, 80);
1069 1070 1071

    /* Interrupt controller */
    /* The 8259 is attached to the MIPS CPU INT0 pin, ie interrupt 2 */
1072
    s->i8259 = i8259_init(isa_bus, env->irq[2]);
1073

1074
    isa_bus_irqs(isa_bus, s->i8259);
1075
    pci_piix4_ide_init(pci_bus, hd, piix4_devfn + 1);
1076
    pci_create_simple(pci_bus, piix4_devfn + 2, "piix4-usb-uhci");
1077
    smbus = piix4_pm_init(pci_bus, piix4_devfn + 3, 0x1100,
1078
                          isa_get_irq(NULL, 9), NULL, 0, NULL);
1079 1080
    smbus_eeprom_init(smbus, 8, smbus_eeprom_buf, smbus_eeprom_size);
    g_free(smbus_eeprom_buf);
1081
    pit = pit_init(isa_bus, 0x40, 0, NULL);
B
Blue Swirl 已提交
1082 1083
    cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
    DMA_init(0, cpu_exit_irq);
1084 1085

    /* Super I/O */
1086
    isa_create_simple(isa_bus, "i8042");
B
Blue Swirl 已提交
1087

1088 1089 1090
    rtc_init(isa_bus, 2000, NULL);
    serial_isa_init(isa_bus, 0, serial_hds[0]);
    serial_isa_init(isa_bus, 1, serial_hds[1]);
1091
    if (parallel_hds[0])
1092
        parallel_init(isa_bus, 0, parallel_hds[0]);
T
ths 已提交
1093
    for(i = 0; i < MAX_FD; i++) {
G
Gerd Hoffmann 已提交
1094
        fd[i] = drive_get(IF_FLOPPY, 0, i);
T
ths 已提交
1095
    }
1096
    fdctrl_init_isa(isa_bus, fd);
1097 1098

    /* Network card */
1099
    network_init(pci_bus);
T
ths 已提交
1100 1101

    /* Optional PCI video card */
1102
    pci_vga_init(pci_bus);
1103 1104
}

1105 1106 1107 1108 1109
static int mips_malta_sysbus_device_init(SysBusDevice *sysbusdev)
{
    return 0;
}

1110 1111 1112 1113 1114 1115 1116
static void mips_malta_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = mips_malta_sysbus_device_init;
}

1117
static const TypeInfo mips_malta_device = {
A
Andreas Färber 已提交
1118
    .name          = TYPE_MIPS_MALTA,
1119 1120 1121
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(MaltaState),
    .class_init    = mips_malta_class_init,
1122 1123
};

1124
static QEMUMachine mips_malta_machine = {
1125 1126 1127
    .name = "malta",
    .desc = "MIPS Malta Core LV",
    .init = mips_malta_init,
1128
    .max_cpus = 16,
1129
    .is_default = 1,
1130
    DEFAULT_MACHINE_OPTIONS,
1131
};
1132

A
Andreas Färber 已提交
1133
static void mips_malta_register_types(void)
1134
{
1135
    type_register_static(&mips_malta_device);
1136 1137
}

1138 1139 1140 1141 1142
static void mips_malta_machine_init(void)
{
    qemu_register_machine(&mips_malta_machine);
}

A
Andreas Färber 已提交
1143
type_init(mips_malta_register_types)
1144
machine_init(mips_malta_machine_init);