exec-all.h 17.7 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef EXEC_ALL_H
#define EXEC_ALL_H
B
blueswir1 已提交
22 23

#include "qemu-common.h"
P
Paolo Bonzini 已提交
24
#include "exec/tb-context.h"
R
Richard Henderson 已提交
25
#include "sysemu/cpus.h"
B
blueswir1 已提交
26

B
bellard 已提交
27
/* allow to see translation results - the slowdown should be negligible, so we leave it */
28
#define DEBUG_DISAS
B
bellard 已提交
29

P
Paul Brook 已提交
30 31 32 33
/* Page tracking code uses ram addresses in system mode, and virtual
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
   type.  */
#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
34
typedef abi_ulong tb_page_addr_t;
35
#define TB_PAGE_ADDR_FMT TARGET_ABI_FMT_lx
P
Paul Brook 已提交
36 37
#else
typedef ram_addr_t tb_page_addr_t;
38
#define TB_PAGE_ADDR_FMT RAM_ADDR_FMT
P
Paul Brook 已提交
39 40
#endif

41
#include "qemu/log.h"
B
bellard 已提交
42

43
void gen_intermediate_code(CPUState *cpu, struct TranslationBlock *tb);
44
void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
45
                          target_ulong *data);
A
aurel32 已提交
46

B
bellard 已提交
47
void cpu_gen_init(void);
48 49 50 51 52

/**
 * cpu_restore_state:
 * @cpu: the vCPU state is to be restore to
 * @searched_pc: the host PC the fault occurred at
53 54 55
 * @will_exit: true if the TB executed will be interrupted after some
               cpu adjustments. Required for maintaining the correct
               icount valus
56 57 58 59 60 61
 * @return: true if state was restored, false otherwise
 *
 * Attempt to restore the state for a fault occurring in translated
 * code. If the searched_pc is not in translated code no state is
 * restored and the function returns false.
 */
62
bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc, bool will_exit);
B
Blue Swirl 已提交
63

64
void QEMU_NORETURN cpu_loop_exit_noexc(CPUState *cpu);
65
void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
66
TranslationBlock *tb_gen_code(CPUState *cpu,
67 68
                              target_ulong pc, target_ulong cs_base,
                              uint32_t flags,
P
pbrook 已提交
69
                              int cflags);
70

71
void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
72
void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
R
Richard Henderson 已提交
73
void QEMU_NORETURN cpu_loop_exit_atomic(CPUState *cpu, uintptr_t pc);
74

75
#if !defined(CONFIG_USER_ONLY)
76
void cpu_reloading_memory_map(void);
77 78 79 80
/**
 * cpu_address_space_init:
 * @cpu: CPU to add this address space to
 * @asidx: integer index of this address space
P
Peter Xu 已提交
81 82
 * @prefix: prefix to be used as name of address space
 * @mr: the root memory region of address space
83 84 85 86 87 88 89
 *
 * Add the specified address space to the CPU's cpu_ases list.
 * The address space added with @asidx 0 is the one used for the
 * convenience pointer cpu->as.
 * The target-specific code which registers ASes is responsible
 * for defining what semantics address space 0, 1, 2, etc have.
 *
90 91 92 93
 * Before the first call to this function, the caller must set
 * cpu->num_ases to the total number of address spaces it needs
 * to support.
 *
94 95
 * Note that with KVM only one address space is supported.
 */
P
Peter Xu 已提交
96 97
void cpu_address_space_init(CPUState *cpu, int asidx,
                            const char *prefix, MemoryRegion *mr);
98 99 100
#endif

#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG)
101
/* cputlb.c */
102 103 104 105 106 107 108 109
/**
 * tlb_flush_page:
 * @cpu: CPU whose TLB should be flushed
 * @addr: virtual address of page to be flushed
 *
 * Flush one page from the TLB of the specified CPU, for all
 * MMU indexes.
 */
110
void tlb_flush_page(CPUState *cpu, target_ulong addr);
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
/**
 * tlb_flush_page_all_cpus:
 * @cpu: src CPU of the flush
 * @addr: virtual address of page to be flushed
 *
 * Flush one page from the TLB of the specified CPU, for all
 * MMU indexes.
 */
void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr);
/**
 * tlb_flush_page_all_cpus_synced:
 * @cpu: src CPU of the flush
 * @addr: virtual address of page to be flushed
 *
 * Flush one page from the TLB of the specified CPU, for all MMU
 * indexes like tlb_flush_page_all_cpus except the source vCPUs work
 * is scheduled as safe work meaning all flushes will be complete once
 * the source vCPUs safe work is complete. This will depend on when
 * the guests translation ends the TB.
 */
void tlb_flush_page_all_cpus_synced(CPUState *src, target_ulong addr);
132 133 134 135
/**
 * tlb_flush:
 * @cpu: CPU whose TLB should be flushed
 *
136 137 138 139
 * Flush the entire TLB for the specified CPU. Most CPU architectures
 * allow the implementation to drop entries from the TLB at any time
 * so this is generally safe. If more selective flushing is required
 * use one of the other functions for efficiency.
140
 */
141
void tlb_flush(CPUState *cpu);
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
/**
 * tlb_flush_all_cpus:
 * @cpu: src CPU of the flush
 */
void tlb_flush_all_cpus(CPUState *src_cpu);
/**
 * tlb_flush_all_cpus_synced:
 * @cpu: src CPU of the flush
 *
 * Like tlb_flush_all_cpus except this except the source vCPUs work is
 * scheduled as safe work meaning all flushes will be complete once
 * the source vCPUs safe work is complete. This will depend on when
 * the guests translation ends the TB.
 */
void tlb_flush_all_cpus_synced(CPUState *src_cpu);
157 158 159 160
/**
 * tlb_flush_page_by_mmuidx:
 * @cpu: CPU whose TLB should be flushed
 * @addr: virtual address of page to be flushed
161
 * @idxmap: bitmap of MMU indexes to flush
162 163 164 165
 *
 * Flush one page from the TLB of the specified CPU, for the specified
 * MMU indexes.
 */
166 167
void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr,
                              uint16_t idxmap);
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
/**
 * tlb_flush_page_by_mmuidx_all_cpus:
 * @cpu: Originating CPU of the flush
 * @addr: virtual address of page to be flushed
 * @idxmap: bitmap of MMU indexes to flush
 *
 * Flush one page from the TLB of all CPUs, for the specified
 * MMU indexes.
 */
void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr,
                                       uint16_t idxmap);
/**
 * tlb_flush_page_by_mmuidx_all_cpus_synced:
 * @cpu: Originating CPU of the flush
 * @addr: virtual address of page to be flushed
 * @idxmap: bitmap of MMU indexes to flush
 *
 * Flush one page from the TLB of all CPUs, for the specified MMU
 * indexes like tlb_flush_page_by_mmuidx_all_cpus except the source
 * vCPUs work is scheduled as safe work meaning all flushes will be
 * complete once  the source vCPUs safe work is complete. This will
 * depend on when the guests translation ends the TB.
 */
void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu, target_ulong addr,
                                              uint16_t idxmap);
193 194 195
/**
 * tlb_flush_by_mmuidx:
 * @cpu: CPU whose TLB should be flushed
196
 * @wait: If true ensure synchronisation by exiting the cpu_loop
197
 * @idxmap: bitmap of MMU indexes to flush
198 199 200 201
 *
 * Flush all entries from the TLB of the specified CPU, for the specified
 * MMU indexes.
 */
202
void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap);
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
/**
 * tlb_flush_by_mmuidx_all_cpus:
 * @cpu: Originating CPU of the flush
 * @idxmap: bitmap of MMU indexes to flush
 *
 * Flush all entries from all TLBs of all CPUs, for the specified
 * MMU indexes.
 */
void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap);
/**
 * tlb_flush_by_mmuidx_all_cpus_synced:
 * @cpu: Originating CPU of the flush
 * @idxmap: bitmap of MMU indexes to flush
 *
 * Flush all entries from all TLBs of all CPUs, for the specified
 * MMU indexes like tlb_flush_by_mmuidx_all_cpus except except the source
 * vCPUs work is scheduled as safe work meaning all flushes will be
 * complete once  the source vCPUs safe work is complete. This will
 * depend on when the guests translation ends the TB.
 */
void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, uint16_t idxmap);
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
/**
 * tlb_set_page_with_attrs:
 * @cpu: CPU to add this TLB entry for
 * @vaddr: virtual address of page to add entry for
 * @paddr: physical address of the page
 * @attrs: memory transaction attributes
 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
 * @mmu_idx: MMU index to insert TLB entry for
 * @size: size of the page in bytes
 *
 * Add an entry to this CPU's TLB (a mapping from virtual address
 * @vaddr to physical address @paddr) with the specified memory
 * transaction attributes. This is generally called by the target CPU
 * specific code after it has been called through the tlb_fill()
 * entry point and performed a successful page table walk to find
 * the physical address and attributes for the virtual address
 * which provoked the TLB miss.
 *
 * At most one entry for a given virtual address is permitted. Only a
 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
 * used by tlb_flush_page.
 */
P
Peter Maydell 已提交
246 247 248
void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
                             hwaddr paddr, MemTxAttrs attrs,
                             int prot, int mmu_idx, target_ulong size);
249 250 251 252 253 254 255 256 257
/* tlb_set_page:
 *
 * This function is equivalent to calling tlb_set_page_with_attrs()
 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
 * as a convenience for CPUs which don't use memory transaction attributes.
 */
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
                  hwaddr paddr, int prot,
                  int mmu_idx, target_ulong size);
258
void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
259
void probe_write(CPUArchState *env, target_ulong addr, int size, int mmu_idx,
Y
Yongbok Kim 已提交
260
                 uintptr_t retaddr);
261
#else
262
static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
263 264
{
}
265 266 267 268 269 270 271
static inline void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr)
{
}
static inline void tlb_flush_page_all_cpus_synced(CPUState *src,
                                                  target_ulong addr)
{
}
272
static inline void tlb_flush(CPUState *cpu)
273 274
{
}
275 276 277 278 279 280
static inline void tlb_flush_all_cpus(CPUState *src_cpu)
{
}
static inline void tlb_flush_all_cpus_synced(CPUState *src_cpu)
{
}
281
static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
282
                                            target_ulong addr, uint16_t idxmap)
283 284 285
{
}

286
static inline void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap)
287 288
{
}
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
static inline void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu,
                                                     target_ulong addr,
                                                     uint16_t idxmap)
{
}
static inline void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu,
                                                            target_ulong addr,
                                                            uint16_t idxmap)
{
}
static inline void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap)
{
}
static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu,
                                                       uint16_t idxmap)
{
}
306 307 308
static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr)
{
}
309
#endif
B
bellard 已提交
310 311 312

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

313 314 315 316
/* Estimated block size for TB allocation.  */
/* ??? The following is based on a 2015 survey of x86_64 host output.
   Better would seem to be some sort of dynamically sized TB array,
   adapting to the block sizes actually being produced.  */
317
#if defined(CONFIG_SOFTMMU)
318
#define CODE_GEN_AVG_BLOCK_SIZE 400
319
#else
320
#define CODE_GEN_AVG_BLOCK_SIZE 150
321 322
#endif

323 324
/*
 * Translation Cache-related fields of a TB.
325 326 327 328
 * This struct exists just for convenience; we keep track of TB's in a binary
 * search tree, and the only fields needed to compare TB's in the tree are
 * @ptr and @size.
 * Note: the address of search data can be obtained by adding @size to @ptr.
329 330 331
 */
struct tb_tc {
    void *ptr;    /* pointer to the translated code */
332
    size_t size;
333 334
};

P
pbrook 已提交
335
struct TranslationBlock {
336 337
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
338
    uint32_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
339 340
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
341 342
    uint16_t icount;
    uint32_t cflags;    /* compile flags */
R
Richard Henderson 已提交
343 344 345 346 347 348
#define CF_COUNT_MASK  0x00007fff
#define CF_LAST_IO     0x00008000 /* Last insn may be an IO access.  */
#define CF_NOCACHE     0x00010000 /* To be freed after execution */
#define CF_USE_ICOUNT  0x00020000
#define CF_INVALID     0x00040000 /* TB is stale. Setters need tb_lock */
#define CF_PARALLEL    0x00080000 /* Generate code for a parallel context */
349
/* cflags' mask for hashing/comparison */
350 351
#define CF_HASH_MASK   \
    (CF_COUNT_MASK | CF_LAST_IO | CF_USE_ICOUNT | CF_PARALLEL)
B
bellard 已提交
352

353 354 355
    /* Per-vCPU dynamic tracing state used to generate this TB */
    uint32_t trace_vcpu_dstate;

356 357
    struct tb_tc tc;

358 359
    /* original tb when cflags has CF_NOCACHE */
    struct TranslationBlock *orig_tb;
360 361
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
362
    struct TranslationBlock *page_next[2];
P
Paul Brook 已提交
363
    tb_page_addr_t page_addr[2];
364

365 366 367
    /* The following data are used to directly call another TB from
     * the code of this one. This can be done either by emitting direct or
     * indirect native jump instructions. These jumps are reset so that the TB
368
     * just continues its execution. The TB can be linked to another one by
369 370 371 372 373
     * setting one of the jump targets (or patching the jump instruction). Only
     * two of such jumps are supported.
     */
    uint16_t jmp_reset_offset[2]; /* offset of original jump target */
#define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */
374 375
    uintptr_t jmp_target_arg[2];  /* target address or offset */

376
    /* Each TB has an associated circular list of TBs jumping to this one.
377 378 379
     * jmp_list_first points to the first TB jumping to this one.
     * jmp_list_next is used to point to the next TB in a list.
     * Since each TB can have two jumps, it can participate in two lists.
380 381 382 383
     * jmp_list_first and jmp_list_next are 4-byte aligned pointers to a
     * TranslationBlock structure, but the two least significant bits of
     * them are used to encode which data field of the pointed TB should
     * be used to traverse the list further from that TB:
384 385 386 387
     * 0 => jmp_list_next[0], 1 => jmp_list_next[1], 2 => jmp_list_first.
     * In other words, 0/1 tells which jump is used in the pointed TB,
     * and 2 means that this is a pointer back to the target TB of this list.
     */
388 389
    uintptr_t jmp_list_next[2];
    uintptr_t jmp_list_first;
P
pbrook 已提交
390
};
B
bellard 已提交
391

392 393 394 395 396 397 398 399 400 401 402
extern bool parallel_cpus;

/* Hide the atomic_read to make code a little easier on the eyes */
static inline uint32_t tb_cflags(const TranslationBlock *tb)
{
    return atomic_read(&tb->cflags);
}

/* current cflags for hashing/comparison */
static inline uint32_t curr_cflags(void)
{
R
Richard Henderson 已提交
403 404
    return (parallel_cpus ? CF_PARALLEL : 0)
         | (use_icount ? CF_USE_ICOUNT : 0);
405 406
}

407
void tb_remove(TranslationBlock *tb);
408
void tb_flush(CPUState *cpu);
P
Paul Brook 已提交
409
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
410
TranslationBlock *tb_htable_lookup(CPUState *cpu, target_ulong pc,
411 412
                                   target_ulong cs_base, uint32_t flags,
                                   uint32_t cf_mask);
413
void tb_set_jmp_target(TranslationBlock *tb, int n, uintptr_t addr);
B
bellard 已提交
414

R
Richard Henderson 已提交
415
/* GETPC is the true target of the return instruction that we'll execute.  */
416
#if defined(CONFIG_TCG_INTERPRETER)
417
extern uintptr_t tci_tb_ptr;
R
Richard Henderson 已提交
418
# define GETPC() tci_tb_ptr
419
#else
R
Richard Henderson 已提交
420
# define GETPC() \
421 422 423 424 425 426 427 428 429 430
    ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
#endif

/* The true return address will often point to a host insn that is part of
   the next translated guest insn.  Adjust the address backward to point to
   the middle of the call insn.  Subtracting one would do the job except for
   several compressed mode architectures (arm, mips) which set the low bit
   to indicate the compressed mode; subtracting two works around that.  It
   is also the case that there are no host isas that contain a call insn
   smaller than 4 bytes, so we don't worry about special-casing this.  */
431
#define GETPC_ADJ   2
432

433 434 435 436
void tb_lock(void);
void tb_unlock(void);
void tb_lock_reset(void);

437
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
438

P
Paolo Bonzini 已提交
439
struct MemoryRegion *iotlb_to_region(CPUState *cpu,
440
                                     hwaddr index, MemTxAttrs attrs);
441

442 443
void tlb_fill(CPUState *cpu, target_ulong addr, int size,
              MMUAccessType access_type, int mmu_idx, uintptr_t retaddr);
B
bellard 已提交
444 445

#endif
446 447

#if defined(CONFIG_USER_ONLY)
448 449
void mmap_lock(void);
void mmap_unlock(void);
450
bool have_mmap_lock(void);
451

452
static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
453 454 455 456
{
    return addr;
}
#else
457 458 459
static inline void mmap_lock(void) {}
static inline void mmap_unlock(void) {}

460
/* cputlb.c */
461
tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
462 463 464 465 466 467 468 469

void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);

/* exec.c */
void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);

MemoryRegionSection *
470 471
address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
                                  hwaddr *xlat, hwaddr *plen);
472 473 474 475 476 477 478 479
hwaddr memory_region_section_get_iotlb(CPUState *cpu,
                                       MemoryRegionSection *section,
                                       target_ulong vaddr,
                                       hwaddr paddr, hwaddr xlat,
                                       int prot,
                                       target_ulong *address);
bool memory_region_is_unassigned(MemoryRegion *mr);

480
#endif
B
bellard 已提交
481

482 483 484
/* vl.c */
extern int singlestep;

485
#endif