exec-all.h 16.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef EXEC_ALL_H
#define EXEC_ALL_H
B
blueswir1 已提交
22 23

#include "qemu-common.h"
P
Paolo Bonzini 已提交
24
#include "exec/tb-context.h"
B
blueswir1 已提交
25

B
bellard 已提交
26
/* allow to see translation results - the slowdown should be negligible, so we leave it */
27
#define DEBUG_DISAS
B
bellard 已提交
28

P
Paul Brook 已提交
29 30 31 32
/* Page tracking code uses ram addresses in system mode, and virtual
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
   type.  */
#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
33
typedef abi_ulong tb_page_addr_t;
P
Paul Brook 已提交
34 35 36 37
#else
typedef ram_addr_t tb_page_addr_t;
#endif

38
#include "qemu/log.h"
B
bellard 已提交
39

40
void gen_intermediate_code(CPUState *cpu, struct TranslationBlock *tb);
41
void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
42
                          target_ulong *data);
A
aurel32 已提交
43

B
bellard 已提交
44
void cpu_gen_init(void);
45
bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
B
Blue Swirl 已提交
46

47
void QEMU_NORETURN cpu_loop_exit_noexc(CPUState *cpu);
48
void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
49
TranslationBlock *tb_gen_code(CPUState *cpu,
50 51
                              target_ulong pc, target_ulong cs_base,
                              uint32_t flags,
P
pbrook 已提交
52
                              int cflags);
53

54
void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
55
void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
R
Richard Henderson 已提交
56
void QEMU_NORETURN cpu_loop_exit_atomic(CPUState *cpu, uintptr_t pc);
57

58
#if !defined(CONFIG_USER_ONLY)
59
void cpu_reloading_memory_map(void);
60 61 62 63 64 65 66 67 68 69 70 71
/**
 * cpu_address_space_init:
 * @cpu: CPU to add this address space to
 * @as: address space to add
 * @asidx: integer index of this address space
 *
 * Add the specified address space to the CPU's cpu_ases list.
 * The address space added with @asidx 0 is the one used for the
 * convenience pointer cpu->as.
 * The target-specific code which registers ASes is responsible
 * for defining what semantics address space 0, 1, 2, etc have.
 *
72 73 74 75
 * Before the first call to this function, the caller must set
 * cpu->num_ases to the total number of address spaces it needs
 * to support.
 *
76 77 78
 * Note that with KVM only one address space is supported.
 */
void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx);
79 80 81
#endif

#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG)
82
/* cputlb.c */
83 84 85 86 87 88 89 90
/**
 * tlb_flush_page:
 * @cpu: CPU whose TLB should be flushed
 * @addr: virtual address of page to be flushed
 *
 * Flush one page from the TLB of the specified CPU, for all
 * MMU indexes.
 */
91
void tlb_flush_page(CPUState *cpu, target_ulong addr);
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
/**
 * tlb_flush_page_all_cpus:
 * @cpu: src CPU of the flush
 * @addr: virtual address of page to be flushed
 *
 * Flush one page from the TLB of the specified CPU, for all
 * MMU indexes.
 */
void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr);
/**
 * tlb_flush_page_all_cpus_synced:
 * @cpu: src CPU of the flush
 * @addr: virtual address of page to be flushed
 *
 * Flush one page from the TLB of the specified CPU, for all MMU
 * indexes like tlb_flush_page_all_cpus except the source vCPUs work
 * is scheduled as safe work meaning all flushes will be complete once
 * the source vCPUs safe work is complete. This will depend on when
 * the guests translation ends the TB.
 */
void tlb_flush_page_all_cpus_synced(CPUState *src, target_ulong addr);
113 114 115 116
/**
 * tlb_flush:
 * @cpu: CPU whose TLB should be flushed
 *
117 118 119 120
 * Flush the entire TLB for the specified CPU. Most CPU architectures
 * allow the implementation to drop entries from the TLB at any time
 * so this is generally safe. If more selective flushing is required
 * use one of the other functions for efficiency.
121
 */
122
void tlb_flush(CPUState *cpu);
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
/**
 * tlb_flush_all_cpus:
 * @cpu: src CPU of the flush
 */
void tlb_flush_all_cpus(CPUState *src_cpu);
/**
 * tlb_flush_all_cpus_synced:
 * @cpu: src CPU of the flush
 *
 * Like tlb_flush_all_cpus except this except the source vCPUs work is
 * scheduled as safe work meaning all flushes will be complete once
 * the source vCPUs safe work is complete. This will depend on when
 * the guests translation ends the TB.
 */
void tlb_flush_all_cpus_synced(CPUState *src_cpu);
138 139 140 141
/**
 * tlb_flush_page_by_mmuidx:
 * @cpu: CPU whose TLB should be flushed
 * @addr: virtual address of page to be flushed
142
 * @idxmap: bitmap of MMU indexes to flush
143 144 145 146
 *
 * Flush one page from the TLB of the specified CPU, for the specified
 * MMU indexes.
 */
147 148
void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr,
                              uint16_t idxmap);
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
/**
 * tlb_flush_page_by_mmuidx_all_cpus:
 * @cpu: Originating CPU of the flush
 * @addr: virtual address of page to be flushed
 * @idxmap: bitmap of MMU indexes to flush
 *
 * Flush one page from the TLB of all CPUs, for the specified
 * MMU indexes.
 */
void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr,
                                       uint16_t idxmap);
/**
 * tlb_flush_page_by_mmuidx_all_cpus_synced:
 * @cpu: Originating CPU of the flush
 * @addr: virtual address of page to be flushed
 * @idxmap: bitmap of MMU indexes to flush
 *
 * Flush one page from the TLB of all CPUs, for the specified MMU
 * indexes like tlb_flush_page_by_mmuidx_all_cpus except the source
 * vCPUs work is scheduled as safe work meaning all flushes will be
 * complete once  the source vCPUs safe work is complete. This will
 * depend on when the guests translation ends the TB.
 */
void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu, target_ulong addr,
                                              uint16_t idxmap);
174 175 176
/**
 * tlb_flush_by_mmuidx:
 * @cpu: CPU whose TLB should be flushed
177
 * @wait: If true ensure synchronisation by exiting the cpu_loop
178
 * @idxmap: bitmap of MMU indexes to flush
179 180 181 182
 *
 * Flush all entries from the TLB of the specified CPU, for the specified
 * MMU indexes.
 */
183
void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap);
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
/**
 * tlb_flush_by_mmuidx_all_cpus:
 * @cpu: Originating CPU of the flush
 * @idxmap: bitmap of MMU indexes to flush
 *
 * Flush all entries from all TLBs of all CPUs, for the specified
 * MMU indexes.
 */
void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap);
/**
 * tlb_flush_by_mmuidx_all_cpus_synced:
 * @cpu: Originating CPU of the flush
 * @idxmap: bitmap of MMU indexes to flush
 *
 * Flush all entries from all TLBs of all CPUs, for the specified
 * MMU indexes like tlb_flush_by_mmuidx_all_cpus except except the source
 * vCPUs work is scheduled as safe work meaning all flushes will be
 * complete once  the source vCPUs safe work is complete. This will
 * depend on when the guests translation ends the TB.
 */
void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, uint16_t idxmap);
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
/**
 * tlb_set_page_with_attrs:
 * @cpu: CPU to add this TLB entry for
 * @vaddr: virtual address of page to add entry for
 * @paddr: physical address of the page
 * @attrs: memory transaction attributes
 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
 * @mmu_idx: MMU index to insert TLB entry for
 * @size: size of the page in bytes
 *
 * Add an entry to this CPU's TLB (a mapping from virtual address
 * @vaddr to physical address @paddr) with the specified memory
 * transaction attributes. This is generally called by the target CPU
 * specific code after it has been called through the tlb_fill()
 * entry point and performed a successful page table walk to find
 * the physical address and attributes for the virtual address
 * which provoked the TLB miss.
 *
 * At most one entry for a given virtual address is permitted. Only a
 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
 * used by tlb_flush_page.
 */
P
Peter Maydell 已提交
227 228 229
void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
                             hwaddr paddr, MemTxAttrs attrs,
                             int prot, int mmu_idx, target_ulong size);
230 231 232 233 234 235 236 237 238
/* tlb_set_page:
 *
 * This function is equivalent to calling tlb_set_page_with_attrs()
 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
 * as a convenience for CPUs which don't use memory transaction attributes.
 */
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
                  hwaddr paddr, int prot,
                  int mmu_idx, target_ulong size);
239
void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
Y
Yongbok Kim 已提交
240 241
void probe_write(CPUArchState *env, target_ulong addr, int mmu_idx,
                 uintptr_t retaddr);
242
#else
243
static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
244 245
{
}
246 247 248 249 250 251 252
static inline void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr)
{
}
static inline void tlb_flush_page_all_cpus_synced(CPUState *src,
                                                  target_ulong addr)
{
}
253
static inline void tlb_flush(CPUState *cpu)
254 255
{
}
256 257 258 259 260 261
static inline void tlb_flush_all_cpus(CPUState *src_cpu)
{
}
static inline void tlb_flush_all_cpus_synced(CPUState *src_cpu)
{
}
262
static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
263
                                            target_ulong addr, uint16_t idxmap)
264 265 266
{
}

267
static inline void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap)
268 269
{
}
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
static inline void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu,
                                                     target_ulong addr,
                                                     uint16_t idxmap)
{
}
static inline void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu,
                                                            target_ulong addr,
                                                            uint16_t idxmap)
{
}
static inline void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap)
{
}
static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu,
                                                       uint16_t idxmap)
{
}
287 288 289
static inline void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr)
{
}
290
#endif
B
bellard 已提交
291 292 293

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

294 295 296 297
/* Estimated block size for TB allocation.  */
/* ??? The following is based on a 2015 survey of x86_64 host output.
   Better would seem to be some sort of dynamically sized TB array,
   adapting to the block sizes actually being produced.  */
298
#if defined(CONFIG_SOFTMMU)
299
#define CODE_GEN_AVG_BLOCK_SIZE 400
300
#else
301
#define CODE_GEN_AVG_BLOCK_SIZE 150
302 303
#endif

P
pbrook 已提交
304
struct TranslationBlock {
305 306
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
307
    uint32_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
308 309
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
310 311
    uint16_t icount;
    uint32_t cflags;    /* compile flags */
P
pbrook 已提交
312 313
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
314
#define CF_NOCACHE     0x10000 /* To be freed after execution */
315
#define CF_USE_ICOUNT  0x20000
316
#define CF_IGNORE_ICOUNT 0x40000 /* Do not generate icount code */
317
#define CF_INVALID     0x80000 /* TB is stale. Setters must acquire tb_lock */
B
bellard 已提交
318

319 320 321
    /* Per-vCPU dynamic tracing state used to generate this TB */
    uint32_t trace_vcpu_dstate;

322
    void *tc_ptr;    /* pointer to the translated code */
323
    uint8_t *tc_search;  /* pointer to search data */
324 325
    /* original tb when cflags has CF_NOCACHE */
    struct TranslationBlock *orig_tb;
326 327
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
328
    struct TranslationBlock *page_next[2];
P
Paul Brook 已提交
329
    tb_page_addr_t page_addr[2];
330

331 332 333
    /* The following data are used to directly call another TB from
     * the code of this one. This can be done either by emitting direct or
     * indirect native jump instructions. These jumps are reset so that the TB
334
     * just continues its execution. The TB can be linked to another one by
335 336 337 338 339
     * setting one of the jump targets (or patching the jump instruction). Only
     * two of such jumps are supported.
     */
    uint16_t jmp_reset_offset[2]; /* offset of original jump target */
#define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */
340 341
    uintptr_t jmp_target_arg[2];  /* target address or offset */

342
    /* Each TB has an associated circular list of TBs jumping to this one.
343 344 345
     * jmp_list_first points to the first TB jumping to this one.
     * jmp_list_next is used to point to the next TB in a list.
     * Since each TB can have two jumps, it can participate in two lists.
346 347 348 349
     * jmp_list_first and jmp_list_next are 4-byte aligned pointers to a
     * TranslationBlock structure, but the two least significant bits of
     * them are used to encode which data field of the pointed TB should
     * be used to traverse the list further from that TB:
350 351 352 353
     * 0 => jmp_list_next[0], 1 => jmp_list_next[1], 2 => jmp_list_first.
     * In other words, 0/1 tells which jump is used in the pointed TB,
     * and 2 means that this is a pointer back to the target TB of this list.
     */
354 355
    uintptr_t jmp_list_next[2];
    uintptr_t jmp_list_first;
P
pbrook 已提交
356
};
B
bellard 已提交
357

P
pbrook 已提交
358
void tb_free(TranslationBlock *tb);
359
void tb_flush(CPUState *cpu);
P
Paul Brook 已提交
360
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
361 362
TranslationBlock *tb_htable_lookup(CPUState *cpu, target_ulong pc,
                                   target_ulong cs_base, uint32_t flags);
363
void tb_set_jmp_target(TranslationBlock *tb, int n, uintptr_t addr);
B
bellard 已提交
364

R
Richard Henderson 已提交
365
/* GETPC is the true target of the return instruction that we'll execute.  */
366
#if defined(CONFIG_TCG_INTERPRETER)
367
extern uintptr_t tci_tb_ptr;
R
Richard Henderson 已提交
368
# define GETPC() tci_tb_ptr
369
#else
R
Richard Henderson 已提交
370
# define GETPC() \
371 372 373 374 375 376 377 378 379 380
    ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
#endif

/* The true return address will often point to a host insn that is part of
   the next translated guest insn.  Adjust the address backward to point to
   the middle of the call insn.  Subtracting one would do the job except for
   several compressed mode architectures (arm, mips) which set the low bit
   to indicate the compressed mode; subtracting two works around that.  It
   is also the case that there are no host isas that contain a call insn
   smaller than 4 bytes, so we don't worry about special-casing this.  */
381
#define GETPC_ADJ   2
382

383 384 385 386
void tb_lock(void);
void tb_unlock(void);
void tb_lock_reset(void);

387
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
388

P
Paolo Bonzini 已提交
389
struct MemoryRegion *iotlb_to_region(CPUState *cpu,
390
                                     hwaddr index, MemTxAttrs attrs);
391

392 393
void tlb_fill(CPUState *cpu, target_ulong addr, MMUAccessType access_type,
              int mmu_idx, uintptr_t retaddr);
B
bellard 已提交
394 395

#endif
396 397

#if defined(CONFIG_USER_ONLY)
398 399
void mmap_lock(void);
void mmap_unlock(void);
400
bool have_mmap_lock(void);
401

402
static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
403 404 405 406
{
    return addr;
}
#else
407 408 409
static inline void mmap_lock(void) {}
static inline void mmap_unlock(void) {}

410
/* cputlb.c */
411
tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
412 413 414 415 416 417 418 419

void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);

/* exec.c */
void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);

MemoryRegionSection *
420 421
address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
                                  hwaddr *xlat, hwaddr *plen);
422 423 424 425 426 427 428 429
hwaddr memory_region_section_get_iotlb(CPUState *cpu,
                                       MemoryRegionSection *section,
                                       target_ulong vaddr,
                                       hwaddr paddr, hwaddr xlat,
                                       int prot,
                                       target_ulong *address);
bool memory_region_is_unassigned(MemoryRegion *mr);

430
#endif
B
bellard 已提交
431

432 433 434
/* vl.c */
extern int singlestep;

435
#endif