exec-all.h 13.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef _EXEC_ALL_H_
#define _EXEC_ALL_H_
B
blueswir1 已提交
22 23 24

#include "qemu-common.h"

B
bellard 已提交
25
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26
#define DEBUG_DISAS
B
bellard 已提交
27

P
Paul Brook 已提交
28 29 30 31
/* Page tracking code uses ram addresses in system mode, and virtual
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
   type.  */
#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
32
typedef abi_ulong tb_page_addr_t;
P
Paul Brook 已提交
33 34 35 36
#else
typedef ram_addr_t tb_page_addr_t;
#endif

B
bellard 已提交
37 38 39 40 41 42
/* is_jmp field values */
#define DISAS_NEXT    0 /* next instruction can be analyzed */
#define DISAS_JUMP    1 /* only pc was modified dynamically */
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
#define DISAS_TB_JUMP 3 /* only pc was modified statically */

43
struct TranslationBlock;
P
pbrook 已提交
44
typedef struct TranslationBlock TranslationBlock;
B
bellard 已提交
45 46

/* XXX: make safe guess about sizes */
47
#define MAX_OP_PER_INSTR 208
48 49 50 51 52 53 54 55 56 57 58 59 60 61

#if HOST_LONG_BITS == 32
#define MAX_OPC_PARAM_PER_ARG 2
#else
#define MAX_OPC_PARAM_PER_ARG 1
#endif
#define MAX_OPC_PARAM_IARGS 4
#define MAX_OPC_PARAM_OARGS 1
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)

/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
 * and up to 4 + N parameters on 64-bit archs
 * (N = number of input arguments + output arguments).  */
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
62
#define OPC_BUF_SIZE 640
B
bellard 已提交
63 64
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)

P
pbrook 已提交
65
/* Maximum size a TCG op can expand to.  This is complicated because a
66 67
   single op may require several host instructions and register reloads.
   For now take a wild guess at 192 bytes, which should allow at least
P
pbrook 已提交
68
   a couple of fixup instructions per argument.  */
69
#define TCG_MAX_OP_SIZE 192
P
pbrook 已提交
70

P
pbrook 已提交
71
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
B
bellard 已提交
72

B
bellard 已提交
73
extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
B
bellard 已提交
74
extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
P
pbrook 已提交
75
extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
B
bellard 已提交
76

77
#include "qemu-log.h"
B
bellard 已提交
78

79 80
void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
81 82
void restore_state_to_opc(CPUState *env, struct TranslationBlock *tb,
                          int pc_pos);
A
aurel32 已提交
83

B
bellard 已提交
84
void cpu_gen_init(void);
B
bellard 已提交
85
int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
86
                 int *gen_code_size_ptr);
87
int cpu_restore_state(struct TranslationBlock *tb,
88
                      CPUState *env, unsigned long searched_pc);
89
void cpu_resume_from_signal(CPUState *env1, void *puc);
P
pbrook 已提交
90 91 92 93
void cpu_io_recompile(CPUState *env, void *retaddr);
TranslationBlock *tb_gen_code(CPUState *env, 
                              target_ulong pc, target_ulong cs_base, int flags,
                              int cflags);
B
bellard 已提交
94
void cpu_exec_init(CPUState *env);
B
Blue Swirl 已提交
95
void QEMU_NORETURN cpu_loop_exit(CPUState *env1);
96
int page_unprotect(target_ulong address, unsigned long pc, void *puc);
P
Paul Brook 已提交
97
void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
98 99
                                   int is_cpu_write_access);
void tlb_flush_page(CPUState *env, target_ulong addr);
100
void tlb_flush(CPUState *env, int flush_global);
101
#if !defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
102 103 104
void tlb_set_page(CPUState *env, target_ulong vaddr,
                  target_phys_addr_t paddr, int prot,
                  int mmu_idx, target_ulong size);
105
#endif
B
bellard 已提交
106 107 108

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

109 110 111
#define CODE_GEN_PHYS_HASH_BITS     15
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)

112
#define MIN_CODE_GEN_BUFFER_SIZE     (1024 * 1024)
B
bellard 已提交
113

114 115 116 117 118 119 120 121 122
/* estimated block size for TB allocation */
/* XXX: use a per code average code fragment size and modulate it
   according to the host CPU */
#if defined(CONFIG_SOFTMMU)
#define CODE_GEN_AVG_BLOCK_SIZE 128
#else
#define CODE_GEN_AVG_BLOCK_SIZE 64
#endif

F
Filip Navara 已提交
123
#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
B
bellard 已提交
124
#define USE_DIRECT_JUMP
125 126
#elif defined(CONFIG_TCG_INTERPRETER)
#define USE_DIRECT_JUMP
B
bellard 已提交
127 128
#endif

P
pbrook 已提交
129
struct TranslationBlock {
130 131
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
132
    uint64_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
133 134
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
B
bellard 已提交
135
    uint16_t cflags;    /* compile flags */
P
pbrook 已提交
136 137
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
B
bellard 已提交
138

B
bellard 已提交
139
    uint8_t *tc_ptr;    /* pointer to the translated code */
140
    /* next matching tb for physical address. */
141
    struct TranslationBlock *phys_hash_next;
142 143
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
144
    struct TranslationBlock *page_next[2];
P
Paul Brook 已提交
145
    tb_page_addr_t page_addr[2];
146

B
bellard 已提交
147 148 149 150
    /* the following data are used to directly call another TB from
       the code of this one. */
    uint16_t tb_next_offset[2]; /* offset of original jump target */
#ifdef USE_DIRECT_JUMP
151
    uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
B
bellard 已提交
152
#else
B
bellard 已提交
153
    unsigned long tb_next[2]; /* address of jump generated code */
B
bellard 已提交
154 155 156 157 158
#endif
    /* list of TBs jumping to this one. This is a circular list using
       the two least significant bits of the pointers to tell what is
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
       jmp_first */
159
    struct TranslationBlock *jmp_next[2];
B
bellard 已提交
160
    struct TranslationBlock *jmp_first;
P
pbrook 已提交
161 162
    uint32_t icount;
};
B
bellard 已提交
163

164 165 166 167
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
{
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
168
    return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
169 170
}

171
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
B
bellard 已提交
172
{
173 174
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
175 176
    return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
	    | (tmp & TB_JMP_ADDR_MASK));
B
bellard 已提交
177 178
}

P
Paul Brook 已提交
179
static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
180
{
A
Aurelien Jarno 已提交
181
    return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
182 183
}

P
pbrook 已提交
184
void tb_free(TranslationBlock *tb);
185
void tb_flush(CPUState *env);
P
Paul Brook 已提交
186 187 188
void tb_link_page(TranslationBlock *tb,
                  tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
B
bellard 已提交
189

190
extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
B
bellard 已提交
191

192 193
#if defined(USE_DIRECT_JUMP)

194 195 196 197 198 199 200 201
#if defined(CONFIG_TCG_INTERPRETER)
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
    /* no need to flush icache explicitly */
}
#elif defined(_ARCH_PPC)
202
void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
M
malc 已提交
203
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
B
bellard 已提交
204
#elif defined(__i386__) || defined(__x86_64__)
205 206 207 208
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
T
ths 已提交
209
    /* no need to flush icache explicitly */
210
}
B
balrog 已提交
211 212 213
#elif defined(__arm__)
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
{
214
#if !QEMU_GNUC_PREREQ(4, 1)
B
balrog 已提交
215 216 217
    register unsigned long _beg __asm ("a1");
    register unsigned long _end __asm ("a2");
    register unsigned long _flg __asm ("a3");
218
#endif
B
balrog 已提交
219 220

    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
221 222 223
    *(uint32_t *)jmp_addr =
        (*(uint32_t *)jmp_addr & ~0xffffff)
        | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
B
balrog 已提交
224

225
#if QEMU_GNUC_PREREQ(4, 1)
226
    __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
227
#else
B
balrog 已提交
228 229 230 231 232
    /* flush icache */
    _beg = jmp_addr;
    _end = jmp_addr + 4;
    _flg = 0;
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
233
#endif
B
balrog 已提交
234
}
235 236
#else
#error tb_set_jmp_target1 is missing
237
#endif
B
bellard 已提交
238

239
static inline void tb_set_jmp_target(TranslationBlock *tb,
240 241 242 243 244 245 246 247
                                     int n, unsigned long addr)
{
    unsigned long offset;

    offset = tb->tb_jmp_offset[n];
    tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
}

B
bellard 已提交
248 249 250
#else

/* set the jump target */
251
static inline void tb_set_jmp_target(TranslationBlock *tb,
B
bellard 已提交
252 253
                                     int n, unsigned long addr)
{
254
    tb->tb_next[n] = addr;
B
bellard 已提交
255 256 257 258
}

#endif

259
static inline void tb_add_jump(TranslationBlock *tb, int n,
B
bellard 已提交
260 261
                               TranslationBlock *tb_next)
{
B
bellard 已提交
262 263 264 265
    /* NOTE: this test is only needed for thread safety */
    if (!tb->jmp_next[n]) {
        /* patch the native jump address */
        tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
266

B
bellard 已提交
267 268 269 270
        /* add in TB jmp circular list */
        tb->jmp_next[n] = tb_next->jmp_first;
        tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
    }
B
bellard 已提交
271 272
}

B
bellard 已提交
273 274
TranslationBlock *tb_find_pc(unsigned long pc_ptr);

P
pbrook 已提交
275
#include "qemu-lock.h"
B
bellard 已提交
276

A
Anthony Liguori 已提交
277
extern spinlock_t tb_lock;
B
bellard 已提交
278

279
extern int tb_invalidated_flag;
B
bellard 已提交
280

281 282
/* The return address may point to the start of the next instruction.
   Subtracting one gets us the call instruction itself.  */
283 284 285 286 287 288 289 290
#if defined(CONFIG_TCG_INTERPRETER)
/* Alpha and SH4 user mode emulations and Softmmu call GETPC().
   For all others, GETPC remains undefined (which makes TCI a little faster. */
# if defined(CONFIG_SOFTMMU) || defined(TARGET_ALPHA) || defined(TARGET_SH4)
extern void *tci_tb_ptr;
#  define GETPC() tci_tb_ptr
# endif
#elif defined(__s390__) && !defined(__s390x__)
291 292 293 294 295 296 297 298 299
# define GETPC() ((void*)(((unsigned long)__builtin_return_address(0) & 0x7fffffffUL) - 1))
#elif defined(__arm__)
/* Thumb return addresses have the low bit set, so we need to subtract two.
   This is still safe in ARM mode because instructions are 4 bytes.  */
# define GETPC() ((void *)((unsigned long)__builtin_return_address(0) - 2))
#else
# define GETPC() ((void *)((unsigned long)__builtin_return_address(0) - 1))
#endif

300
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
301

302 303 304 305 306
uint64_t io_mem_read(int index, target_phys_addr_t addr, unsigned size);
void io_mem_write(int index, target_phys_addr_t addr, uint64_t value,
                  unsigned size);
extern CPUWriteMemoryFunc *_io_mem_write[IO_MEM_NB_ENTRIES][4];
extern CPUReadMemoryFunc *_io_mem_read[IO_MEM_NB_ENTRIES][4];
307 308
extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];

309
void tlb_fill(CPUState *env1, target_ulong addr, int is_write, int mmu_idx,
B
bellard 已提交
310 311
              void *retaddr);

312 313
#include "softmmu_defs.h"

314
#define ACCESS_TYPE (NB_MMU_MODES + 1)
B
bellard 已提交
315 316 317 318 319 320 321 322 323 324 325 326
#define MEMSUFFIX _code
#define env cpu_single_env

#define DATA_SIZE 1
#include "softmmu_header.h"

#define DATA_SIZE 2
#include "softmmu_header.h"

#define DATA_SIZE 4
#include "softmmu_header.h"

B
bellard 已提交
327 328 329
#define DATA_SIZE 8
#include "softmmu_header.h"

B
bellard 已提交
330 331 332 333 334
#undef ACCESS_TYPE
#undef MEMSUFFIX
#undef env

#endif
335 336

#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
337
static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
338 339 340 341 342
{
    return addr;
}
#else
/* NOTE: this function can trigger an exception */
343 344
/* NOTE2: the returned address is not exactly the physical address: it
   is the offset relative to phys_ram_base */
P
Paul Brook 已提交
345
static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
346
{
347
    int mmu_idx, page_index, pd;
P
pbrook 已提交
348
    void *p;
349

350 351
    page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
    mmu_idx = cpu_mmu_index(env1);
352 353
    if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
                 (addr & TARGET_PAGE_MASK))) {
B
bellard 已提交
354 355
        ldub_code(addr);
    }
356
    pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
357
    if (pd != IO_MEM_RAM && pd != IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
358
#if defined(TARGET_ALPHA) || defined(TARGET_MIPS) || defined(TARGET_SPARC)
359
        cpu_unassigned_access(env1, addr, 0, 1, 0, 4);
360
#else
361
        cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
362
#endif
363
    }
364
    p = (void *)((uintptr_t)addr + env1->tlb_table[mmu_idx][page_index].addend);
M
Marcelo Tosatti 已提交
365
    return qemu_ram_addr_from_host_nofail(p);
366 367
}
#endif
B
bellard 已提交
368

A
aliguori 已提交
369 370 371
typedef void (CPUDebugExcpHandler)(CPUState *env);

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
372 373 374 375

/* vl.c */
extern int singlestep;

376 377 378
/* cpu-exec.c */
extern volatile sig_atomic_t exit_request;

P
Paolo Bonzini 已提交
379 380 381 382 383 384 385 386 387 388 389 390 391 392
/* Deterministic execution requires that IO only be performed on the last
   instruction of a TB so that interrupts take effect immediately.  */
static inline int can_do_io(CPUState *env)
{
    if (!use_icount) {
        return 1;
    }
    /* If not executing code then assume we are ok.  */
    if (!env->current_tb) {
        return 1;
    }
    return env->can_do_io != 0;
}

393
#endif