exec-all.h 13.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

B
bellard 已提交
21
/* allow to see translation results - the slowdown should be negligible, so we leave it */
22
#define DEBUG_DISAS
B
bellard 已提交
23 24 25 26 27 28 29

/* is_jmp field values */
#define DISAS_NEXT    0 /* next instruction can be analyzed */
#define DISAS_JUMP    1 /* only pc was modified dynamically */
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
#define DISAS_TB_JUMP 3 /* only pc was modified statically */

P
pbrook 已提交
30
typedef struct TranslationBlock TranslationBlock;
B
bellard 已提交
31 32

/* XXX: make safe guess about sizes */
33
#define MAX_OP_PER_INSTR 64
P
pbrook 已提交
34 35
/* A Call op needs up to 6 + 2N parameters (N = number of arguments).  */
#define MAX_OPC_PARAM 10
B
bellard 已提交
36 37 38
#define OPC_BUF_SIZE 512
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)

P
pbrook 已提交
39 40 41 42 43 44
/* Maximum size a TCG op can expand to.  This is complicated because a
   single op may require several host instructions and regirster reloads.
   For now take a wild guess at 128 bytes, which should allow at least
   a couple of fixup instructions per argument.  */
#define TCG_MAX_OP_SIZE 128

P
pbrook 已提交
45
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
B
bellard 已提交
46

B
bellard 已提交
47 48
extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
B
bellard 已提交
49
extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
B
bellard 已提交
50
extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
P
pbrook 已提交
51
extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
52
extern target_ulong gen_opc_jump_pc[2];
53
extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
B
bellard 已提交
54

B
bellard 已提交
55 56 57 58
typedef void (GenOpFunc)(void);
typedef void (GenOpFunc1)(long);
typedef void (GenOpFunc2)(long, long);
typedef void (GenOpFunc3)(long, long, long);
59

60
#include "qemu-log.h"
B
bellard 已提交
61

62 63
void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
A
aurel32 已提交
64 65 66
void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
                 unsigned long searched_pc, int pc_pos, void *puc);

67
unsigned long code_gen_max_block_size(void);
B
bellard 已提交
68
void cpu_gen_init(void);
B
bellard 已提交
69
int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
70
                 int *gen_code_size_ptr);
71
int cpu_restore_state(struct TranslationBlock *tb,
B
bellard 已提交
72 73
                      CPUState *env, unsigned long searched_pc,
                      void *puc);
74
int cpu_restore_state_copy(struct TranslationBlock *tb,
B
bellard 已提交
75 76
                           CPUState *env, unsigned long searched_pc,
                           void *puc);
77
void cpu_resume_from_signal(CPUState *env1, void *puc);
P
pbrook 已提交
78 79 80 81
void cpu_io_recompile(CPUState *env, void *retaddr);
TranslationBlock *tb_gen_code(CPUState *env, 
                              target_ulong pc, target_ulong cs_base, int flags,
                              int cflags);
B
bellard 已提交
82
void cpu_exec_init(CPUState *env);
83
int page_unprotect(target_ulong address, unsigned long pc, void *puc);
84
void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
85
                                   int is_cpu_write_access);
86
void tb_invalidate_page_range(target_ulong start, target_ulong end);
87
void tlb_flush_page(CPUState *env, target_ulong addr);
88
void tlb_flush(CPUState *env, int flush_global);
89 90
int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
                      target_phys_addr_t paddr, int prot,
91
                      int mmu_idx, int is_softmmu);
92
static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
93
                               target_phys_addr_t paddr, int prot,
94
                               int mmu_idx, int is_softmmu)
B
bellard 已提交
95 96 97
{
    if (prot & PAGE_READ)
        prot |= PAGE_EXEC;
98
    return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
B
bellard 已提交
99
}
B
bellard 已提交
100 101 102

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

103 104 105
#define CODE_GEN_PHYS_HASH_BITS     15
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)

106
#define MIN_CODE_GEN_BUFFER_SIZE     (1024 * 1024)
B
bellard 已提交
107

108 109 110 111 112 113 114 115 116
/* estimated block size for TB allocation */
/* XXX: use a per code average code fragment size and modulate it
   according to the host CPU */
#if defined(CONFIG_SOFTMMU)
#define CODE_GEN_AVG_BLOCK_SIZE 128
#else
#define CODE_GEN_AVG_BLOCK_SIZE 64
#endif

B
balrog 已提交
117
#if defined(__powerpc__) || defined(__x86_64__) || defined(__arm__)
118 119
#define USE_DIRECT_JUMP
#endif
B
bellard 已提交
120
#if defined(__i386__) && !defined(_WIN32)
B
bellard 已提交
121 122 123
#define USE_DIRECT_JUMP
#endif

P
pbrook 已提交
124
struct TranslationBlock {
125 126
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
127
    uint64_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
128 129
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
B
bellard 已提交
130
    uint16_t cflags;    /* compile flags */
P
pbrook 已提交
131 132
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
B
bellard 已提交
133

B
bellard 已提交
134
    uint8_t *tc_ptr;    /* pointer to the translated code */
135
    /* next matching tb for physical address. */
136
    struct TranslationBlock *phys_hash_next;
137 138
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
139 140
    struct TranslationBlock *page_next[2];
    target_ulong page_addr[2];
141

B
bellard 已提交
142 143 144 145
    /* the following data are used to directly call another TB from
       the code of this one. */
    uint16_t tb_next_offset[2]; /* offset of original jump target */
#ifdef USE_DIRECT_JUMP
146
    uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
B
bellard 已提交
147
#else
B
bellard 已提交
148
    unsigned long tb_next[2]; /* address of jump generated code */
B
bellard 已提交
149 150 151 152 153
#endif
    /* list of TBs jumping to this one. This is a circular list using
       the two least significant bits of the pointers to tell what is
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
       jmp_first */
154
    struct TranslationBlock *jmp_next[2];
B
bellard 已提交
155
    struct TranslationBlock *jmp_first;
P
pbrook 已提交
156 157
    uint32_t icount;
};
B
bellard 已提交
158

159 160 161 162
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
{
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
163
    return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
164 165
}

166
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
B
bellard 已提交
167
{
168 169
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
170 171
    return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
	    | (tmp & TB_JMP_ADDR_MASK));
B
bellard 已提交
172 173
}

174 175 176 177 178
static inline unsigned int tb_phys_hash_func(unsigned long pc)
{
    return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
}

B
bellard 已提交
179
TranslationBlock *tb_alloc(target_ulong pc);
P
pbrook 已提交
180
void tb_free(TranslationBlock *tb);
181
void tb_flush(CPUState *env);
182
void tb_link_phys(TranslationBlock *tb,
183
                  target_ulong phys_pc, target_ulong phys_page2);
P
pbrook 已提交
184
void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
B
bellard 已提交
185

186
extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
B
bellard 已提交
187
extern uint8_t *code_gen_ptr;
188
extern int code_gen_max_blocks;
B
bellard 已提交
189

190 191 192
#if defined(USE_DIRECT_JUMP)

#if defined(__powerpc__)
M
malc 已提交
193 194
extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
B
bellard 已提交
195
#elif defined(__i386__) || defined(__x86_64__)
196 197 198 199
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
T
ths 已提交
200
    /* no need to flush icache explicitly */
201
}
B
balrog 已提交
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
#elif defined(__arm__)
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
{
    register unsigned long _beg __asm ("a1");
    register unsigned long _end __asm ("a2");
    register unsigned long _flg __asm ("a3");

    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
    *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff;

    /* flush icache */
    _beg = jmp_addr;
    _end = jmp_addr + 4;
    _flg = 0;
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
}
218
#endif
B
bellard 已提交
219

220
static inline void tb_set_jmp_target(TranslationBlock *tb,
221 222 223 224 225 226 227 228 229 230 231
                                     int n, unsigned long addr)
{
    unsigned long offset;

    offset = tb->tb_jmp_offset[n];
    tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
    offset = tb->tb_jmp_offset[n + 2];
    if (offset != 0xffff)
        tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
}

B
bellard 已提交
232 233 234
#else

/* set the jump target */
235
static inline void tb_set_jmp_target(TranslationBlock *tb,
B
bellard 已提交
236 237
                                     int n, unsigned long addr)
{
238
    tb->tb_next[n] = addr;
B
bellard 已提交
239 240 241 242
}

#endif

243
static inline void tb_add_jump(TranslationBlock *tb, int n,
B
bellard 已提交
244 245
                               TranslationBlock *tb_next)
{
B
bellard 已提交
246 247 248 249
    /* NOTE: this test is only needed for thread safety */
    if (!tb->jmp_next[n]) {
        /* patch the native jump address */
        tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
250

B
bellard 已提交
251 252 253 254
        /* add in TB jmp circular list */
        tb->jmp_next[n] = tb_next->jmp_first;
        tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
    }
B
bellard 已提交
255 256
}

B
bellard 已提交
257 258
TranslationBlock *tb_find_pc(unsigned long pc_ptr);

259 260 261 262 263 264 265 266 267 268 269
#if defined(_WIN32)
#define ASM_DATA_SECTION ".section \".data\"\n"
#define ASM_PREVIOUS_SECTION ".section .text\n"
#elif defined(__APPLE__)
#define ASM_DATA_SECTION ".data\n"
#define ASM_PREVIOUS_SECTION ".text\n"
#else
#define ASM_DATA_SECTION ".section \".data\"\n"
#define ASM_PREVIOUS_SECTION ".previous\n"
#endif

270 271 272
#define ASM_OP_LABEL_NAME(n, opname) \
    ASM_NAME(__op_label) #n "." ASM_NAME(opname)

273 274
extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
B
bellard 已提交
275
extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
276

P
pbrook 已提交
277
#include "qemu-lock.h"
B
bellard 已提交
278 279 280

extern spinlock_t tb_lock;

281
extern int tb_invalidated_flag;
B
bellard 已提交
282

283
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
284

285
void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
B
bellard 已提交
286 287
              void *retaddr);

288 289
#include "softmmu_defs.h"

290
#define ACCESS_TYPE (NB_MMU_MODES + 1)
B
bellard 已提交
291 292 293 294 295 296 297 298 299 300 301 302
#define MEMSUFFIX _code
#define env cpu_single_env

#define DATA_SIZE 1
#include "softmmu_header.h"

#define DATA_SIZE 2
#include "softmmu_header.h"

#define DATA_SIZE 4
#include "softmmu_header.h"

B
bellard 已提交
303 304 305
#define DATA_SIZE 8
#include "softmmu_header.h"

B
bellard 已提交
306 307 308 309 310
#undef ACCESS_TYPE
#undef MEMSUFFIX
#undef env

#endif
311 312

#if defined(CONFIG_USER_ONLY)
313
static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
314 315 316 317 318
{
    return addr;
}
#else
/* NOTE: this function can trigger an exception */
319 320
/* NOTE2: the returned address is not exactly the physical address: it
   is the offset relative to phys_ram_base */
321
static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
322
{
323
    int mmu_idx, page_index, pd;
324

325 326
    page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
    mmu_idx = cpu_mmu_index(env1);
327 328
    if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
                 (addr & TARGET_PAGE_MASK))) {
B
bellard 已提交
329 330
        ldub_code(addr);
    }
331
    pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
332
    if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
T
ths 已提交
333
#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
334
        do_unassigned_access(addr, 0, 1, 0, 4);
335
#else
336
        cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
337
#endif
338
    }
339
    return addr + env1->tlb_table[mmu_idx][page_index].addend - (unsigned long)phys_ram_base;
340
}
P
pbrook 已提交
341

T
ths 已提交
342
/* Deterministic execution requires that IO only be performed on the last
P
pbrook 已提交
343 344 345 346 347 348 349 350 351 352 353 354
   instruction of a TB so that interrupts take effect immediately.  */
static inline int can_do_io(CPUState *env)
{
    if (!use_icount)
        return 1;

    /* If not executing code then assume we are ok.  */
    if (!env->current_tb)
        return 1;

    return env->can_do_io != 0;
}
355
#endif
B
bellard 已提交
356 357

#ifdef USE_KQEMU
358 359
#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))

360 361
#define MSR_QPI_COMMBASE 0xfabe0010

B
bellard 已提交
362 363 364 365
int kqemu_init(CPUState *env);
int kqemu_cpu_exec(CPUState *env);
void kqemu_flush_page(CPUState *env, target_ulong addr);
void kqemu_flush(CPUState *env, int global);
B
bellard 已提交
366
void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
367
void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
368 369
void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size, 
                        ram_addr_t phys_offset);
370
void kqemu_cpu_interrupt(CPUState *env);
371
void kqemu_record_dump(void);
B
bellard 已提交
372

373 374
extern uint32_t kqemu_comm_base;

B
bellard 已提交
375 376 377
static inline int kqemu_is_ok(CPUState *env)
{
    return(env->kqemu_enabled &&
378
           (env->cr[0] & CR0_PE_MASK) &&
379
           !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
B
bellard 已提交
380
           (env->eflags & IF_MASK) &&
381
           !(env->eflags & VM_MASK) &&
382
           (env->kqemu_enabled == 2 ||
383 384
            ((env->hflags & HF_CPL_MASK) == 3 &&
             (env->eflags & IOPL_MASK) != IOPL_MASK)));
B
bellard 已提交
385 386 387
}

#endif