exec-all.h 12.0 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef _EXEC_ALL_H_
#define _EXEC_ALL_H_
B
blueswir1 已提交
22 23 24

#include "qemu-common.h"

B
bellard 已提交
25
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26
#define DEBUG_DISAS
B
bellard 已提交
27 28 29 30 31 32 33

/* is_jmp field values */
#define DISAS_NEXT    0 /* next instruction can be analyzed */
#define DISAS_JUMP    1 /* only pc was modified dynamically */
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
#define DISAS_TB_JUMP 3 /* only pc was modified statically */

P
pbrook 已提交
34
typedef struct TranslationBlock TranslationBlock;
B
bellard 已提交
35 36

/* XXX: make safe guess about sizes */
37
#define MAX_OP_PER_INSTR 96
P
pbrook 已提交
38 39
/* A Call op needs up to 6 + 2N parameters (N = number of arguments).  */
#define MAX_OPC_PARAM 10
40
#define OPC_BUF_SIZE 640
B
bellard 已提交
41 42
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)

P
pbrook 已提交
43 44 45 46 47 48
/* Maximum size a TCG op can expand to.  This is complicated because a
   single op may require several host instructions and regirster reloads.
   For now take a wild guess at 128 bytes, which should allow at least
   a couple of fixup instructions per argument.  */
#define TCG_MAX_OP_SIZE 128

P
pbrook 已提交
49
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
B
bellard 已提交
50

B
bellard 已提交
51 52
extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
B
bellard 已提交
53
extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
B
bellard 已提交
54
extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
P
pbrook 已提交
55
extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
56
extern target_ulong gen_opc_jump_pc[2];
57
extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
B
bellard 已提交
58

59
#include "qemu-log.h"
B
bellard 已提交
60

61 62
void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
A
aurel32 已提交
63 64 65
void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
                 unsigned long searched_pc, int pc_pos, void *puc);

66
unsigned long code_gen_max_block_size(void);
B
bellard 已提交
67
void cpu_gen_init(void);
B
bellard 已提交
68
int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
69
                 int *gen_code_size_ptr);
70
int cpu_restore_state(struct TranslationBlock *tb,
B
bellard 已提交
71 72
                      CPUState *env, unsigned long searched_pc,
                      void *puc);
73
int cpu_restore_state_copy(struct TranslationBlock *tb,
B
bellard 已提交
74 75
                           CPUState *env, unsigned long searched_pc,
                           void *puc);
76
void cpu_resume_from_signal(CPUState *env1, void *puc);
P
pbrook 已提交
77 78 79 80
void cpu_io_recompile(CPUState *env, void *retaddr);
TranslationBlock *tb_gen_code(CPUState *env, 
                              target_ulong pc, target_ulong cs_base, int flags,
                              int cflags);
B
bellard 已提交
81
void cpu_exec_init(CPUState *env);
M
malc 已提交
82
void QEMU_NORETURN cpu_loop_exit(void);
83
int page_unprotect(target_ulong address, unsigned long pc, void *puc);
M
malc 已提交
84
void tb_invalidate_phys_page_range(a_target_phys_addr start, a_target_phys_addr end,
85
                                   int is_cpu_write_access);
86
void tb_invalidate_page_range(target_ulong start, target_ulong end);
87
void tlb_flush_page(CPUState *env, target_ulong addr);
88
void tlb_flush(CPUState *env, int flush_global);
89
int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
M
malc 已提交
90
                      a_target_phys_addr paddr, int prot,
91
                      int mmu_idx, int is_softmmu);
92
static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
M
malc 已提交
93
                               a_target_phys_addr paddr, int prot,
94
                               int mmu_idx, int is_softmmu)
B
bellard 已提交
95 96 97
{
    if (prot & PAGE_READ)
        prot |= PAGE_EXEC;
98
    return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
B
bellard 已提交
99
}
B
bellard 已提交
100 101 102

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

103 104 105
#define CODE_GEN_PHYS_HASH_BITS     15
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)

106
#define MIN_CODE_GEN_BUFFER_SIZE     (1024 * 1024)
B
bellard 已提交
107

108 109 110 111 112 113 114 115 116
/* estimated block size for TB allocation */
/* XXX: use a per code average code fragment size and modulate it
   according to the host CPU */
#if defined(CONFIG_SOFTMMU)
#define CODE_GEN_AVG_BLOCK_SIZE 128
#else
#define CODE_GEN_AVG_BLOCK_SIZE 64
#endif

F
Filip Navara 已提交
117
#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
B
bellard 已提交
118 119 120
#define USE_DIRECT_JUMP
#endif

P
pbrook 已提交
121
struct TranslationBlock {
122 123
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
124
    uint64_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
125 126
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
B
bellard 已提交
127
    uint16_t cflags;    /* compile flags */
P
pbrook 已提交
128 129
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
B
bellard 已提交
130

B
bellard 已提交
131
    uint8_t *tc_ptr;    /* pointer to the translated code */
132
    /* next matching tb for physical address. */
133
    struct TranslationBlock *phys_hash_next;
134 135
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
136 137
    struct TranslationBlock *page_next[2];
    target_ulong page_addr[2];
138

B
bellard 已提交
139 140 141 142
    /* the following data are used to directly call another TB from
       the code of this one. */
    uint16_t tb_next_offset[2]; /* offset of original jump target */
#ifdef USE_DIRECT_JUMP
143
    uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
B
bellard 已提交
144
#else
B
bellard 已提交
145
    unsigned long tb_next[2]; /* address of jump generated code */
B
bellard 已提交
146 147 148 149 150
#endif
    /* list of TBs jumping to this one. This is a circular list using
       the two least significant bits of the pointers to tell what is
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
       jmp_first */
151
    struct TranslationBlock *jmp_next[2];
B
bellard 已提交
152
    struct TranslationBlock *jmp_first;
P
pbrook 已提交
153 154
    uint32_t icount;
};
B
bellard 已提交
155

156 157 158 159
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
{
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
160
    return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
161 162
}

163
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
B
bellard 已提交
164
{
165 166
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
167 168
    return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
	    | (tmp & TB_JMP_ADDR_MASK));
B
bellard 已提交
169 170
}

171 172 173 174 175
static inline unsigned int tb_phys_hash_func(unsigned long pc)
{
    return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
}

B
bellard 已提交
176
TranslationBlock *tb_alloc(target_ulong pc);
P
pbrook 已提交
177
void tb_free(TranslationBlock *tb);
178
void tb_flush(CPUState *env);
179
void tb_link_phys(TranslationBlock *tb,
180
                  target_ulong phys_pc, target_ulong phys_page2);
P
pbrook 已提交
181
void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
B
bellard 已提交
182

183
extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
B
bellard 已提交
184
extern uint8_t *code_gen_ptr;
185
extern int code_gen_max_blocks;
B
bellard 已提交
186

187 188
#if defined(USE_DIRECT_JUMP)

M
malc 已提交
189
#if defined(_ARCH_PPC)
M
malc 已提交
190 191
extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
B
bellard 已提交
192
#elif defined(__i386__) || defined(__x86_64__)
193 194 195 196
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
T
ths 已提交
197
    /* no need to flush icache explicitly */
198
}
B
balrog 已提交
199 200 201
#elif defined(__arm__)
static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
{
202 203 204
#if QEMU_GNUC_PREREQ(4, 1)
    void __clear_cache(char *beg, char *end);
#else
B
balrog 已提交
205 206 207
    register unsigned long _beg __asm ("a1");
    register unsigned long _end __asm ("a2");
    register unsigned long _flg __asm ("a3");
208
#endif
B
balrog 已提交
209 210

    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
211 212 213
    *(uint32_t *)jmp_addr =
        (*(uint32_t *)jmp_addr & ~0xffffff)
        | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
B
balrog 已提交
214

215 216 217
#if QEMU_GNUC_PREREQ(4, 1)
    __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
#else
B
balrog 已提交
218 219 220 221 222
    /* flush icache */
    _beg = jmp_addr;
    _end = jmp_addr + 4;
    _flg = 0;
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
223
#endif
B
balrog 已提交
224
}
225
#endif
B
bellard 已提交
226

227
static inline void tb_set_jmp_target(TranslationBlock *tb,
228 229 230 231 232 233 234 235 236 237 238
                                     int n, unsigned long addr)
{
    unsigned long offset;

    offset = tb->tb_jmp_offset[n];
    tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
    offset = tb->tb_jmp_offset[n + 2];
    if (offset != 0xffff)
        tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
}

B
bellard 已提交
239 240 241
#else

/* set the jump target */
242
static inline void tb_set_jmp_target(TranslationBlock *tb,
B
bellard 已提交
243 244
                                     int n, unsigned long addr)
{
245
    tb->tb_next[n] = addr;
B
bellard 已提交
246 247 248 249
}

#endif

250
static inline void tb_add_jump(TranslationBlock *tb, int n,
B
bellard 已提交
251 252
                               TranslationBlock *tb_next)
{
B
bellard 已提交
253 254 255 256
    /* NOTE: this test is only needed for thread safety */
    if (!tb->jmp_next[n]) {
        /* patch the native jump address */
        tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
257

B
bellard 已提交
258 259 260 261
        /* add in TB jmp circular list */
        tb->jmp_next[n] = tb_next->jmp_first;
        tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
    }
B
bellard 已提交
262 263
}

B
bellard 已提交
264 265
TranslationBlock *tb_find_pc(unsigned long pc_ptr);

266 267
extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
B
bellard 已提交
268
extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
269

P
pbrook 已提交
270
#include "qemu-lock.h"
B
bellard 已提交
271

M
malc 已提交
272
extern a_spinlock tb_lock;
B
bellard 已提交
273

274
extern int tb_invalidated_flag;
B
bellard 已提交
275

276
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
277

278
void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
B
bellard 已提交
279 280
              void *retaddr);

281 282
#include "softmmu_defs.h"

283
#define ACCESS_TYPE (NB_MMU_MODES + 1)
B
bellard 已提交
284 285 286 287 288 289 290 291 292 293 294 295
#define MEMSUFFIX _code
#define env cpu_single_env

#define DATA_SIZE 1
#include "softmmu_header.h"

#define DATA_SIZE 2
#include "softmmu_header.h"

#define DATA_SIZE 4
#include "softmmu_header.h"

B
bellard 已提交
296 297 298
#define DATA_SIZE 8
#include "softmmu_header.h"

B
bellard 已提交
299 300 301 302 303
#undef ACCESS_TYPE
#undef MEMSUFFIX
#undef env

#endif
304 305

#if defined(CONFIG_USER_ONLY)
306
static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
307 308 309 310 311
{
    return addr;
}
#else
/* NOTE: this function can trigger an exception */
312 313
/* NOTE2: the returned address is not exactly the physical address: it
   is the offset relative to phys_ram_base */
314
static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
315
{
316
    int mmu_idx, page_index, pd;
P
pbrook 已提交
317
    void *p;
318

319 320
    page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
    mmu_idx = cpu_mmu_index(env1);
321 322
    if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
                 (addr & TARGET_PAGE_MASK))) {
B
bellard 已提交
323 324
        ldub_code(addr);
    }
325
    pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
326
    if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
T
ths 已提交
327
#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
328
        do_unassigned_access(addr, 0, 1, 0, 4);
329
#else
330
        cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
331
#endif
332
    }
P
pbrook 已提交
333 334 335
    p = (void *)(unsigned long)addr
        + env1->tlb_table[mmu_idx][page_index].addend;
    return qemu_ram_addr_from_host(p);
336
}
P
pbrook 已提交
337

T
ths 已提交
338
/* Deterministic execution requires that IO only be performed on the last
P
pbrook 已提交
339 340 341 342 343 344 345 346 347 348 349 350
   instruction of a TB so that interrupts take effect immediately.  */
static inline int can_do_io(CPUState *env)
{
    if (!use_icount)
        return 1;

    /* If not executing code then assume we are ok.  */
    if (!env->current_tb)
        return 1;

    return env->can_do_io != 0;
}
351
#endif
B
bellard 已提交
352

A
aliguori 已提交
353 354 355
typedef void (CPUDebugExcpHandler)(CPUState *env);

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
356 357 358 359

/* vl.c */
extern int singlestep;

360
#endif