cpu.c 55.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU ARM CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */

P
Peter Maydell 已提交
21
#include "qemu/osdep.h"
22
#include "qemu/error-report.h"
23
#include "qapi/error.h"
24
#include "cpu.h"
25
#include "internals.h"
26
#include "qemu-common.h"
27
#include "exec/exec-all.h"
28
#include "hw/qdev-properties.h"
29 30 31
#if !defined(CONFIG_USER_ONLY)
#include "hw/loader.h"
#endif
32
#include "hw/arm/arm.h"
33
#include "sysemu/sysemu.h"
34
#include "sysemu/hw_accel.h"
35
#include "kvm_arm.h"
36

37 38 39 40 41 42 43
static void arm_cpu_set_pc(CPUState *cs, vaddr value)
{
    ARMCPU *cpu = ARM_CPU(cs);

    cpu->env.regs[15] = value;
}

44 45
static bool arm_cpu_has_work(CPUState *cs)
{
46 47
    ARMCPU *cpu = ARM_CPU(cs);

48
    return (cpu->power_state != PSCI_OFF)
49
        && cs->interrupt_request &
50 51 52
        (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
         | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
         | CPU_INTERRUPT_EXITTB);
53 54
}

55 56 57 58 59 60 61 62 63
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
                                 void *opaque)
{
    /* We currently only support registering a single hook function */
    assert(!cpu->el_change_hook);
    cpu->el_change_hook = hook;
    cpu->el_change_hook_opaque = opaque;
}

64 65 66 67 68 69
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
{
    /* Reset a single ARMCPRegInfo register */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;

70
    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
        return;
    }

    if (ri->resetfn) {
        ri->resetfn(&cpu->env, ri);
        return;
    }

    /* A zero offset is never possible as it would be regs[0]
     * so we use it to indicate that reset is being handled elsewhere.
     * This is basically only used for fields in non-core coprocessors
     * (like the pxa2xx ones).
     */
    if (!ri->fieldoffset) {
        return;
    }

88
    if (cpreg_field_is_64bit(ri)) {
89 90 91 92 93 94
        CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
    } else {
        CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
    }
}

95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
{
    /* Purely an assertion check: we've already done reset once,
     * so now check that running the reset for the cpreg doesn't
     * change its value. This traps bugs where two different cpregs
     * both try to reset the same state field but to different values.
     */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;
    uint64_t oldvalue, newvalue;

    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
        return;
    }

    oldvalue = read_raw_cp_reg(&cpu->env, ri);
    cp_reg_reset(key, value, opaque);
    newvalue = read_raw_cp_reg(&cpu->env, ri);
    assert(oldvalue == newvalue);
}

116 117 118 119 120
/* CPUClass::reset() */
static void arm_cpu_reset(CPUState *s)
{
    ARMCPU *cpu = ARM_CPU(s);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
121 122
    CPUARMState *env = &cpu->env;

123 124
    acc->parent_reset(s);

125 126
    memset(env, 0, offsetof(CPUARMState, end_reset_fields));

127
    g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
128 129
    g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);

130 131 132
    env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
    env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
    env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
133
    env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
134

135
    cpu->power_state = cpu->start_powered_off ? PSCI_OFF : PSCI_ON;
136 137
    s->halted = cpu->start_powered_off;

138 139 140 141
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
    }

142 143 144
    if (arm_feature(env, ARM_FEATURE_AARCH64)) {
        /* 64 bit CPUs always start in 64 bit mode */
        env->aarch64 = 1;
145 146
#if defined(CONFIG_USER_ONLY)
        env->pstate = PSTATE_MODE_EL0t;
147
        /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
148
        env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
149
        /* and to the FP/Neon instructions */
150
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
151
#else
152 153 154 155 156 157 158 159
        /* Reset into the highest available EL */
        if (arm_feature(env, ARM_FEATURE_EL3)) {
            env->pstate = PSTATE_MODE_EL3h;
        } else if (arm_feature(env, ARM_FEATURE_EL2)) {
            env->pstate = PSTATE_MODE_EL2h;
        } else {
            env->pstate = PSTATE_MODE_EL1h;
        }
160
        env->pc = cpu->rvbar;
161 162 163 164
#endif
    } else {
#if defined(CONFIG_USER_ONLY)
        /* Userspace expects access to cp10 and cp11 for FP/Neon */
165
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
166
#endif
167 168
    }

169 170 171 172 173 174 175 176 177 178 179
#if defined(CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
    /* For user mode we must enable access to coprocessors */
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
#else
    /* SVC mode with interrupts disabled.  */
180 181
    env->uncached_cpsr = ARM_CPU_MODE_SVC;
    env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
182

P
Peter Maydell 已提交
183
    if (arm_feature(env, ARM_FEATURE_M)) {
184 185
        uint32_t initial_msp; /* Loaded from 0x0 */
        uint32_t initial_pc; /* Loaded from 0x4 */
186
        uint8_t *rom;
187

188 189 190 191 192 193
        /* The reset value of this bit is IMPDEF, but ARM recommends
         * that it resets to 1, so QEMU always does that rather than making
         * it dependent on CPU model.
         */
        env->v7m.ccr = R_V7M_CCR_STKALIGN_MASK;

194 195 196
        /* Unlike A/R profile, M profile defines the reset LR value */
        env->regs[14] = 0xffffffff;

197
        /* Load the initial SP and PC from the vector table at address 0 */
198 199
        rom = rom_ptr(0);
        if (rom) {
200 201 202 203 204 205 206 207 208 209 210 211 212
            /* Address zero is covered by ROM which hasn't yet been
             * copied into physical memory.
             */
            initial_msp = ldl_p(rom);
            initial_pc = ldl_p(rom + 4);
        } else {
            /* Address zero not covered by a ROM blob, or the ROM blob
             * is in non-modifiable memory and this is a second reset after
             * it got copied into memory. In the latter case, rom_ptr
             * will return a NULL pointer and we should use ldl_phys instead.
             */
            initial_msp = ldl_phys(s->as, 0);
            initial_pc = ldl_phys(s->as, 4);
213
        }
214 215 216 217

        env->regs[13] = initial_msp & 0xFFFFFFFC;
        env->regs[15] = initial_pc & ~1;
        env->thumb = initial_pc & 1;
218
    }
219

220 221 222 223 224
    /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
     * executing as AArch32 then check if highvecs are enabled and
     * adjust the PC accordingly.
     */
    if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
225
        env->regs[15] = 0xFFFF0000;
226 227
    }

228 229
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
#endif
230

231
    if (arm_feature(env, ARM_FEATURE_PMSA)) {
232
        if (cpu->pmsav7_dregion > 0) {
233 234 235 236 237 238 239 240 241 242 243 244 245
            if (arm_feature(env, ARM_FEATURE_V8)) {
                memset(env->pmsav8.rbar, 0,
                       sizeof(*env->pmsav8.rbar) * cpu->pmsav7_dregion);
                memset(env->pmsav8.rlar, 0,
                       sizeof(*env->pmsav8.rlar) * cpu->pmsav7_dregion);
            } else if (arm_feature(env, ARM_FEATURE_V7)) {
                memset(env->pmsav7.drbar, 0,
                       sizeof(*env->pmsav7.drbar) * cpu->pmsav7_dregion);
                memset(env->pmsav7.drsr, 0,
                       sizeof(*env->pmsav7.drsr) * cpu->pmsav7_dregion);
                memset(env->pmsav7.dracr, 0,
                       sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion);
            }
246 247
        }
        env->pmsav7.rnr = 0;
248 249
        env->pmsav8.mair0 = 0;
        env->pmsav8.mair1 = 0;
250 251
    }

252 253 254 255 256 257 258
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
259 260 261 262 263
#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_arm_reset_vcpu(cpu);
    }
#endif
264

265
    hw_breakpoint_update_all(cpu);
266
    hw_watchpoint_update_all(cpu);
267 268
}

269 270 271
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
272 273 274 275 276
    CPUARMState *env = cs->env_ptr;
    uint32_t cur_el = arm_current_el(env);
    bool secure = arm_is_secure(env);
    uint32_t target_el;
    uint32_t excp_idx;
277 278
    bool ret = false;

279 280 281 282 283 284 285 286 287
    if (interrupt_request & CPU_INTERRUPT_FIQ) {
        excp_idx = EXCP_FIQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
288
    }
289 290 291 292 293 294 295 296 297
    if (interrupt_request & CPU_INTERRUPT_HARD) {
        excp_idx = EXCP_IRQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
298
    }
299 300 301 302 303 304 305 306 307
    if (interrupt_request & CPU_INTERRUPT_VIRQ) {
        excp_idx = EXCP_VIRQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
308
    }
309 310 311 312 313 314 315 316 317
    if (interrupt_request & CPU_INTERRUPT_VFIQ) {
        excp_idx = EXCP_VFIQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
318
    }
319 320 321 322

    return ret;
}

323 324 325 326 327 328 329 330
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    bool ret = false;

331
    /* ARMv7-M interrupt masking works differently than -A or -R.
332 333 334 335 336
     * There is no FIQ/IRQ distinction. Instead of I and F bits
     * masking FIQ and IRQ interrupts, an exception is taken only
     * if it is higher priority than the current execution priority
     * (which depends on state like BASEPRI, FAULTMASK and the
     * currently active exception).
337 338
     */
    if (interrupt_request & CPU_INTERRUPT_HARD
339
        && (armv7m_nvic_can_take_pending_exception(env->nvic))) {
340 341 342 343 344 345 346 347
        cs->exception_index = EXCP_IRQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    return ret;
}
#endif

348 349 350 351
#ifndef CONFIG_USER_ONLY
static void arm_cpu_set_irq(void *opaque, int irq, int level)
{
    ARMCPU *cpu = opaque;
352
    CPUARMState *env = &cpu->env;
353
    CPUState *cs = CPU(cpu);
354 355 356 357 358 359
    static const int mask[] = {
        [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
        [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
        [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
        [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
    };
360 361

    switch (irq) {
362 363
    case ARM_CPU_VIRQ:
    case ARM_CPU_VFIQ:
364
        assert(arm_feature(env, ARM_FEATURE_EL2));
365 366
        /* fall through */
    case ARM_CPU_IRQ:
367 368
    case ARM_CPU_FIQ:
        if (level) {
369
            cpu_interrupt(cs, mask[irq]);
370
        } else {
371
            cpu_reset_interrupt(cs, mask[irq]);
372 373 374
        }
        break;
    default:
375
        g_assert_not_reached();
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
    }
}

static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
{
#ifdef CONFIG_KVM
    ARMCPU *cpu = opaque;
    CPUState *cs = CPU(cpu);
    int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;

    switch (irq) {
    case ARM_CPU_IRQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
        break;
    case ARM_CPU_FIQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
        break;
    default:
394
        g_assert_not_reached();
395 396 397 398 399
    }
    kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
    kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
#endif
}
400

401
static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
402 403 404 405 406
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    cpu_synchronize_state(cs);
407
    return arm_cpu_data_is_big_endian(env);
408 409
}

410 411
#endif

412 413
static inline void set_feature(CPUARMState *env, int feature)
{
414
    env->features |= 1ULL << feature;
415 416
}

417 418 419 420 421
static inline void unset_feature(CPUARMState *env, int feature)
{
    env->features &= ~(1ULL << feature);
}

422 423 424 425 426 427
static int
print_insn_thumb1(bfd_vma pc, disassemble_info *info)
{
  return print_insn_arm(pc | 1, info);
}

428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
static int arm_read_memory_func(bfd_vma memaddr, bfd_byte *b,
                                int length, struct disassemble_info *info)
{
    assert(info->read_memory_inner_func);
    assert((info->flags & INSN_ARM_BE32) == 0 || length == 2 || length == 4);

    if ((info->flags & INSN_ARM_BE32) != 0 && length == 2) {
        assert(info->endian == BFD_ENDIAN_LITTLE);
        return info->read_memory_inner_func(memaddr ^ 2, (bfd_byte *)b, 2,
                                            info);
    } else {
        return info->read_memory_inner_func(memaddr, b, length, info);
    }
}

443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
{
    ARMCPU *ac = ARM_CPU(cpu);
    CPUARMState *env = &ac->env;

    if (is_a64(env)) {
        /* We might not be compiled with the A64 disassembler
         * because it needs a C++ compiler. Leave print_insn
         * unset in this case to use the caller default behaviour.
         */
#if defined(CONFIG_ARM_A64_DIS)
        info->print_insn = print_insn_arm_a64;
#endif
    } else if (env->thumb) {
        info->print_insn = print_insn_thumb1;
    } else {
        info->print_insn = print_insn_arm;
    }
461
    if (bswap_code(arm_sctlr_b(env))) {
462 463 464 465 466 467
#ifdef TARGET_WORDS_BIGENDIAN
        info->endian = BFD_ENDIAN_LITTLE;
#else
        info->endian = BFD_ENDIAN_BIG;
#endif
    }
468 469 470 471 472 473 474 475
    if (info->read_memory_inner_func == NULL) {
        info->read_memory_inner_func = info->read_memory_func;
        info->read_memory_func = arm_read_memory_func;
    }
    info->flags &= ~INSN_ARM_BE32;
    if (arm_sctlr_b(env)) {
        info->flags |= INSN_ARM_BE32;
    }
476 477
}

478 479 480 481 482 483 484
uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz)
{
    uint32_t Aff1 = idx / clustersz;
    uint32_t Aff0 = idx % clustersz;
    return (Aff1 << ARM_AFF1_SHIFT) | Aff0;
}

485 486
static void arm_cpu_initfn(Object *obj)
{
487
    CPUState *cs = CPU(obj);
488
    ARMCPU *cpu = ARM_CPU(obj);
489
    static bool inited;
490

491
    cs->env_ptr = &cpu->env;
492 493
    cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
                                         g_free, g_free);
494

495 496 497
#ifndef CONFIG_USER_ONLY
    /* Our inbound IRQ and FIQ lines */
    if (kvm_enabled()) {
498 499 500 501
        /* VIRQ and VFIQ are unused with KVM but we add them to maintain
         * the same interface as non-KVM CPUs.
         */
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
502
    } else {
503
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
504
    }
505

506
    cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
507
                                                arm_gt_ptimer_cb, cpu);
508
    cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
509
                                                arm_gt_vtimer_cb, cpu);
510 511
    cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_htimer_cb, cpu);
512 513
    cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_stimer_cb, cpu);
514 515
    qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
                       ARRAY_SIZE(cpu->gt_timer_outputs));
516 517 518

    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
                             "gicv3-maintenance-interrupt", 1);
519 520
    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->pmu_interrupt,
                             "pmu-interrupt", 1);
521 522
#endif

523 524 525 526 527
    /* DTB consumers generally don't in fact care what the 'compatible'
     * string is, so always provide some string and trust that a hypothetical
     * picky DTB consumer will also provide a helpful error message.
     */
    cpu->dtb_compatible = "qemu,unknown";
528
    cpu->psci_version = 1; /* By default assume PSCI v0.1 */
529
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
530

531 532 533 534 535 536
    if (tcg_enabled()) {
        cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
        if (!inited) {
            inited = true;
            arm_translate_init();
        }
537
    }
538 539
}

540
static Property arm_cpu_reset_cbar_property =
541
            DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
542

543 544 545
static Property arm_cpu_reset_hivecs_property =
            DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);

546 547 548
static Property arm_cpu_rvbar_property =
            DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);

549 550 551
static Property arm_cpu_has_el2_property =
            DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true);

552 553 554
static Property arm_cpu_has_el3_property =
            DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);

555 556 557
static Property arm_cpu_cfgend_property =
            DEFINE_PROP_BOOL("cfgend", ARMCPU, cfgend, false);

558 559 560 561
/* use property name "pmu" to match other archs and virt tools */
static Property arm_cpu_has_pmu_property =
            DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);

P
Peter Crosthwaite 已提交
562 563 564
static Property arm_cpu_has_mpu_property =
            DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);

565 566 567 568 569
/* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
 * because the CPU initfn will have already set cpu->pmsav7_dregion to
 * the right value for that particular CPU type, and we don't want
 * to override that with an incorrect constant value.
 */
570
static Property arm_cpu_pmsav7_dregion_property =
571 572 573
            DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU,
                                           pmsav7_dregion,
                                           qdev_prop_uint32, uint32_t);
574

575 576 577 578
static void arm_cpu_post_init(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

579 580 581 582 583 584 585 586
    /* M profile implies PMSA. We have to do this here rather than
     * in realize with the other feature-implication checks because
     * we look at the PMSA bit to see if we should add some properties.
     */
    if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
        set_feature(&cpu->env, ARM_FEATURE_PMSA);
    }

587 588
    if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
        arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
589
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
590
                                 &error_abort);
591
    }
592 593 594

    if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
595
                                 &error_abort);
596
    }
597 598 599 600 601

    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
                                 &error_abort);
    }
602 603 604 605 606 607 608

    if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
        /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
         * prevent "has_el3" from existing on CPUs which cannot support EL3.
         */
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
                                 &error_abort);
609 610 611 612 613 614 615 616 617

#ifndef CONFIG_USER_ONLY
        object_property_add_link(obj, "secure-memory",
                                 TYPE_MEMORY_REGION,
                                 (Object **)&cpu->secure_memory,
                                 qdev_prop_allow_set_link_before_realize,
                                 OBJ_PROP_LINK_UNREF_ON_RELEASE,
                                 &error_abort);
#endif
618
    }
P
Peter Crosthwaite 已提交
619

620 621 622 623 624
    if (arm_feature(&cpu->env, ARM_FEATURE_EL2)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el2_property,
                                 &error_abort);
    }

625 626 627 628 629
    if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
                                 &error_abort);
    }

630
    if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) {
P
Peter Crosthwaite 已提交
631 632
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
                                 &error_abort);
633 634 635 636 637
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            qdev_property_add_static(DEVICE(obj),
                                     &arm_cpu_pmsav7_dregion_property,
                                     &error_abort);
        }
P
Peter Crosthwaite 已提交
638 639
    }

640 641
    qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property,
                             &error_abort);
642 643
}

644 645 646 647
static void arm_cpu_finalizefn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
    g_hash_table_destroy(cpu->cp_regs);
648 649
}

650
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
651
{
652
    CPUState *cs = CPU(dev);
653 654
    ARMCPU *cpu = ARM_CPU(dev);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
655
    CPUARMState *env = &cpu->env;
656
    int pagebits;
657 658 659 660 661 662 663
    Error *local_err = NULL;

    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
664

665
    /* Some features automatically imply others: */
666 667 668 669 670
    if (arm_feature(env, ARM_FEATURE_V8)) {
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_ARM_DIV);
        set_feature(env, ARM_FEATURE_LPAE);
    }
671 672 673
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
        set_feature(env, ARM_FEATURE_THUMB2);
P
Peter Maydell 已提交
674
        set_feature(env, ARM_FEATURE_MPIDR);
675 676 677 678 679
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
680 681 682 683 684

        /* Always define VBAR for V7 CPUs even if it doesn't exist in
         * non-EL3 configs. This is needed by some legacy boards.
         */
        set_feature(env, ARM_FEATURE_VBAR);
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
    }
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_MVFR);
    }
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_AUXCR);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
    if (arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
707
        set_feature(env, ARM_FEATURE_VFP_FP16);
708 709 710 711
    }
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
712
    if (arm_feature(env, ARM_FEATURE_LPAE)) {
713
        set_feature(env, ARM_FEATURE_V7MP);
714 715
        set_feature(env, ARM_FEATURE_PXN);
    }
716 717 718
    if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
        set_feature(env, ARM_FEATURE_CBAR);
    }
719 720 721 722
    if (arm_feature(env, ARM_FEATURE_THUMB2) &&
        !arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DSP);
    }
723

724 725
    if (arm_feature(env, ARM_FEATURE_V7) &&
        !arm_feature(env, ARM_FEATURE_M) &&
726
        !arm_feature(env, ARM_FEATURE_PMSA)) {
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
        /* v7VMSA drops support for the old ARMv5 tiny pages, so we
         * can use 4K pages.
         */
        pagebits = 12;
    } else {
        /* For CPUs which might have tiny 1K pages, or which have an
         * MPU and might have small region sizes, stick with 1K pages.
         */
        pagebits = 10;
    }
    if (!set_preferred_target_page_bits(pagebits)) {
        /* This can only ever happen for hotplugging a CPU, or if
         * the board code incorrectly creates a CPU which it has
         * promised via minimum_page_size that it will not.
         */
        error_setg(errp, "This CPU requires a smaller page size than the "
                   "system is using");
        return;
    }

747 748 749 750 751 752
    /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
     * We don't support setting cluster ID ([16..23]) (known as Aff2
     * in later ARM ARM versions), or any of the higher affinity level fields,
     * so these bits always RAZ.
     */
    if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
753 754
        cpu->mp_affinity = arm_cpu_mp_affinity(cs->cpu_index,
                                               ARM_DEFAULT_CPUS_PER_CLUSTER);
755 756
    }

757 758 759 760
    if (cpu->reset_hivecs) {
            cpu->reset_sctlr |= (1 << 13);
    }

761 762 763 764 765 766 767 768
    if (cpu->cfgend) {
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            cpu->reset_sctlr |= SCTLR_EE;
        } else {
            cpu->reset_sctlr |= SCTLR_B;
        }
    }

769 770 771 772 773 774 775
    if (!cpu->has_el3) {
        /* If the has_el3 CPU property is disabled then we need to disable the
         * feature.
         */
        unset_feature(env, ARM_FEATURE_EL3);

        /* Disable the security extension feature bits in the processor feature
776
         * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
777 778
         */
        cpu->id_pfr1 &= ~0xf0;
779
        cpu->id_aa64pfr0 &= ~0xf000;
780 781
    }

782 783 784 785
    if (!cpu->has_el2) {
        unset_feature(env, ARM_FEATURE_EL2);
    }

786
    if (!cpu->has_pmu) {
787
        unset_feature(env, ARM_FEATURE_PMU);
788
        cpu->id_aa64dfr0 &= ~0xf00;
789 790
    }

791 792 793 794 795 796 797 798 799
    if (!arm_feature(env, ARM_FEATURE_EL2)) {
        /* Disable the hypervisor feature bits in the processor feature
         * registers if we don't have EL2. These are id_pfr1[15:12] and
         * id_aa64pfr0_el1[11:8].
         */
        cpu->id_aa64pfr0 &= ~0xf00;
        cpu->id_pfr1 &= ~0xf000;
    }

800 801 802
    /* MPU can be configured out of a PMSA CPU either by setting has-mpu
     * to false or by setting pmsav7-dregion to 0.
     */
P
Peter Crosthwaite 已提交
803
    if (!cpu->has_mpu) {
804 805 806 807
        cpu->pmsav7_dregion = 0;
    }
    if (cpu->pmsav7_dregion == 0) {
        cpu->has_mpu = false;
P
Peter Crosthwaite 已提交
808 809
    }

810
    if (arm_feature(env, ARM_FEATURE_PMSA) &&
811 812 813 814
        arm_feature(env, ARM_FEATURE_V7)) {
        uint32_t nr = cpu->pmsav7_dregion;

        if (nr > 0xff) {
815
            error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
816 817
            return;
        }
818 819

        if (nr) {
820 821 822 823 824 825 826 827 828
            if (arm_feature(env, ARM_FEATURE_V8)) {
                /* PMSAv8 */
                env->pmsav8.rbar = g_new0(uint32_t, nr);
                env->pmsav8.rlar = g_new0(uint32_t, nr);
            } else {
                env->pmsav7.drbar = g_new0(uint32_t, nr);
                env->pmsav7.drsr = g_new0(uint32_t, nr);
                env->pmsav7.dracr = g_new0(uint32_t, nr);
            }
829
        }
830 831
    }

832 833 834 835
    if (arm_feature(env, ARM_FEATURE_EL3)) {
        set_feature(env, ARM_FEATURE_VBAR);
    }

836
    register_cp_regs_for_features(cpu);
837 838
    arm_cpu_register_gdb_regs_for_features(cpu);

839 840
    init_cpreg_list(cpu);

841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
#ifndef CONFIG_USER_ONLY
    if (cpu->has_el3) {
        cs->num_ases = 2;
    } else {
        cs->num_ases = 1;
    }

    if (cpu->has_el3) {
        AddressSpace *as;

        if (!cpu->secure_memory) {
            cpu->secure_memory = cs->memory;
        }
        as = address_space_init_shareable(cpu->secure_memory,
                                          "cpu-secure-memory");
        cpu_address_space_init(cs, as, ARMASIdx_S);
    }
    cpu_address_space_init(cs,
                           address_space_init_shareable(cs->memory,
                                                        "cpu-memory"),
                           ARMASIdx_NS);
#endif

864
    qemu_init_vcpu(cs);
865
    cpu_reset(cs);
866 867

    acc->parent_realize(dev, errp);
868 869
}

870 871 872
static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
A
Andreas Färber 已提交
873
    char *typename;
874
    char **cpuname;
875 876 877 878 879

    if (!cpu_model) {
        return NULL;
    }

880 881
    cpuname = g_strsplit(cpu_model, ",", 1);
    typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpuname[0]);
A
Andreas Färber 已提交
882
    oc = object_class_by_name(typename);
883
    g_strfreev(cpuname);
A
Andreas Färber 已提交
884
    g_free(typename);
885 886
    if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
        object_class_is_abstract(oc)) {
887 888 889 890 891
        return NULL;
    }
    return oc;
}

892 893 894
/* CPU models. These are not needed for the AArch64 linux-user build. */
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)

895 896 897
static void arm926_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
898 899

    cpu->dtb_compatible = "arm,arm926";
900 901
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
902 903
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
904
    cpu->midr = 0x41069265;
905
    cpu->reset_fpsid = 0x41011090;
906
    cpu->ctr = 0x1dd20d2;
907
    cpu->reset_sctlr = 0x00090078;
908 909 910 911 912
}

static void arm946_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
913 914

    cpu->dtb_compatible = "arm,arm946";
915
    set_feature(&cpu->env, ARM_FEATURE_V5);
916
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
917
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
918
    cpu->midr = 0x41059461;
919
    cpu->ctr = 0x0f004006;
920
    cpu->reset_sctlr = 0x00000078;
921 922 923 924 925
}

static void arm1026_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
926 927

    cpu->dtb_compatible = "arm,arm1026";
928 929 930
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_AUXCR);
931 932
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
933
    cpu->midr = 0x4106a262;
934
    cpu->reset_fpsid = 0x410110a0;
935
    cpu->ctr = 0x1dd20d2;
936
    cpu->reset_sctlr = 0x00090078;
937
    cpu->reset_auxcr = 1;
938 939 940 941 942
    {
        /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
        ARMCPRegInfo ifar = {
            .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
            .access = PL1_RW,
F
Fabian Aggeler 已提交
943
            .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
944 945 946 947
            .resetvalue = 0
        };
        define_one_arm_cp_reg(cpu, &ifar);
    }
948 949 950 951 952
}

static void arm1136_r2_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
953 954 955 956 957 958 959
    /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     * These ID register values are correct for 1136 but may be wrong
     * for 1136_r2 (in particular r0p2 does not actually implement most
     * of the ID registers).
     */
960 961

    cpu->dtb_compatible = "arm,arm1136";
962 963
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
964 965 966
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
967
    cpu->midr = 0x4107b362;
968
    cpu->reset_fpsid = 0x410120b4;
969 970
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
971
    cpu->ctr = 0x1dd20d2;
972
    cpu->reset_sctlr = 0x00050078;
973 974 975 976 977 978 979 980 981 982 983 984
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
985
    cpu->reset_auxcr = 7;
986 987 988 989 990
}

static void arm1136_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
991 992

    cpu->dtb_compatible = "arm,arm1136";
993 994 995
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
996 997 998
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
999
    cpu->midr = 0x4117b363;
1000
    cpu->reset_fpsid = 0x410120b4;
1001 1002
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1003
    cpu->ctr = 0x1dd20d2;
1004
    cpu->reset_sctlr = 0x00050078;
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1017
    cpu->reset_auxcr = 7;
1018 1019 1020 1021 1022
}

static void arm1176_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1023 1024

    cpu->dtb_compatible = "arm,arm1176";
1025 1026 1027
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
1028 1029 1030
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
1031
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1032
    cpu->midr = 0x410fb767;
1033
    cpu->reset_fpsid = 0x410120b5;
1034 1035
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1036
    cpu->ctr = 0x1dd20d2;
1037
    cpu->reset_sctlr = 0x00050078;
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x33;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222100;
    cpu->id_isar0 = 0x0140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231121;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x01141;
1050
    cpu->reset_auxcr = 7;
1051 1052 1053 1054 1055
}

static void arm11mpcore_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1056 1057

    cpu->dtb_compatible = "arm,arm11mpcore";
1058 1059 1060
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
P
Peter Maydell 已提交
1061
    set_feature(&cpu->env, ARM_FEATURE_MPIDR);
1062
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1063
    cpu->midr = 0x410fb022;
1064
    cpu->reset_fpsid = 0x410120b4;
1065 1066
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
1067
    cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0;
    cpu->id_afr0 = 0x2;
    cpu->id_mmfr0 = 0x01100103;
    cpu->id_mmfr1 = 0x10020302;
    cpu->id_mmfr2 = 0x01222000;
    cpu->id_isar0 = 0x00100011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11221011;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
1080
    cpu->reset_auxcr = 1;
1081 1082 1083 1084 1085
}

static void cortex_m3_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1086 1087
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
1088
    cpu->midr = 0x410fc231;
1089
    cpu->pmsav7_dregion = 8;
1090 1091
}

1092 1093 1094 1095 1096 1097 1098 1099
static void cortex_m4_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fc240; /* r0p0 */
1100
    cpu->pmsav7_dregion = 8;
1101
}
1102 1103 1104 1105
static void arm_v7m_class_init(ObjectClass *oc, void *data)
{
    CPUClass *cc = CPU_CLASS(oc);

1106
#ifndef CONFIG_USER_ONLY
1107 1108
    cc->do_interrupt = arm_v7m_cpu_do_interrupt;
#endif
1109 1110

    cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1111 1112
}

1113 1114 1115 1116 1117 1118
static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
    /* Dummy the TCM region regs for the moment */
    { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST },
    { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
      .access = PL1_RW, .type = ARM_CP_CONST },
1119 1120
    { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5,
      .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP },
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
    REGINFO_SENTINEL
};

static void cortex_r5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1132
    set_feature(&cpu->env, ARM_FEATURE_PMSA);
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
    cpu->midr = 0x411fc153; /* r1p3 */
    cpu->id_pfr0 = 0x0131;
    cpu->id_pfr1 = 0x001;
    cpu->id_dfr0 = 0x010400;
    cpu->id_afr0 = 0x0;
    cpu->id_mmfr0 = 0x0210030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01200000;
    cpu->id_mmfr3 = 0x0211;
    cpu->id_isar0 = 0x2101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232141;
    cpu->id_isar3 = 0x01112131;
    cpu->id_isar4 = 0x0010142;
    cpu->id_isar5 = 0x0;
    cpu->mp_is_up = true;
1149
    cpu->pmsav7_dregion = 16;
1150 1151 1152
    define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
}

1153 1154 1155 1156 1157 1158 1159 1160
static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
    { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1161 1162 1163
static void cortex_a8_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1164 1165

    cpu->dtb_compatible = "arm,cortex-a8";
1166 1167 1168 1169
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1170
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1171
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1172
    cpu->midr = 0x410fc080;
1173
    cpu->reset_fpsid = 0x410330c0;
1174
    cpu->mvfr0 = 0x11110222;
1175
    cpu->mvfr1 = 0x00011111;
1176
    cpu->ctr = 0x82048004;
1177
    cpu->reset_sctlr = 0x00c50078;
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x400;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x31100003;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01202000;
    cpu->id_mmfr3 = 0x11;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x12112111;
    cpu->id_isar2 = 0x21232031;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1191
    cpu->dbgdidr = 0x15141000;
1192 1193 1194 1195
    cpu->clidr = (1 << 27) | (2 << 24) | 3;
    cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
    cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1196
    cpu->reset_auxcr = 2;
1197
    define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1198 1199
}

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
    /* power_control should be set to maximum latency. Again,
     * default to 0 and set by private hook
     */
    { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
    { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
    { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
    { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    /* TLB lockdown control */
    { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

1229 1230 1231
static void cortex_a9_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1232 1233

    cpu->dtb_compatible = "arm,cortex-a9";
1234 1235 1236 1237 1238
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1239
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1240 1241 1242 1243 1244
    /* Note that A9 supports the MP extensions even for
     * A9UP and single-core A9MP (which are both different
     * and valid configurations; we don't model A9UP).
     */
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1245
    set_feature(&cpu->env, ARM_FEATURE_CBAR);
1246
    cpu->midr = 0x410fc090;
1247
    cpu->reset_fpsid = 0x41033090;
1248 1249
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x01111111;
1250
    cpu->ctr = 0x80038003;
1251
    cpu->reset_sctlr = 0x00c50078;
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x000;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x00100103;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01230000;
    cpu->id_mmfr3 = 0x00002111;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1265
    cpu->dbgdidr = 0x35141000;
1266
    cpu->clidr = (1 << 27) | (1 << 24) | 3;
1267 1268
    cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1269
    define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1270 1271
}

1272
#ifndef CONFIG_USER_ONLY
1273
static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1274 1275 1276 1277
{
    /* Linux wants the number of processors from here.
     * Might as well set the interrupt-controller bit too.
     */
1278
    return ((smp_cpus - 1) << 24) | (1 << 23);
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
}
#endif

static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
#ifndef CONFIG_USER_ONLY
    { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
      .writefn = arm_cp_write_ignore, },
#endif
    { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
static void cortex_a7_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    cpu->dtb_compatible = "arm,cortex-a7";
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
    set_feature(&cpu->env, ARM_FEATURE_EL3);
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
    cpu->midr = 0x410fc075;
    cpu->reset_fpsid = 0x41023075;
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
    cpu->ctr = 0x84448003;
    cpu->reset_sctlr = 0x00c50078;
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
    cpu->pmceid0 = 0x00000000;
    cpu->pmceid1 = 0x00000000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10101105;
    cpu->id_mmfr1 = 0x40000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x01101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
    cpu->dbgdidr = 0x3515f005;
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
}

1338 1339 1340
static void cortex_a15_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1341 1342

    cpu->dtb_compatible = "arm,cortex-a15";
1343 1344 1345 1346 1347 1348
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1349
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1350
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1351
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
1352
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1353
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1354
    cpu->midr = 0x412fc0f1;
1355
    cpu->reset_fpsid = 0x410430f0;
1356 1357
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
1358
    cpu->ctr = 0x8444c004;
1359
    cpu->reset_sctlr = 0x00c50078;
1360 1361 1362
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
1363 1364
    cpu->pmceid0 = 0x0000000;
    cpu->pmceid1 = 0x00000000;
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10201105;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x02101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
1375
    cpu->dbgdidr = 0x3515f021;
1376 1377 1378 1379
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1380
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1381 1382 1383 1384 1385
}

static void ti925t_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1386 1387
    set_feature(&cpu->env, ARM_FEATURE_V4T);
    set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1388
    cpu->midr = ARM_CPUID_TI925T;
1389
    cpu->ctr = 0x5109149;
1390
    cpu->reset_sctlr = 0x00000070;
1391 1392 1393 1394 1395
}

static void sa1100_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1396 1397

    cpu->dtb_compatible = "intel,sa1100";
1398
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1399
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1400
    cpu->midr = 0x4401A11B;
1401
    cpu->reset_sctlr = 0x00000070;
1402 1403 1404 1405 1406
}

static void sa1110_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1407
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1408
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1409
    cpu->midr = 0x6901B119;
1410
    cpu->reset_sctlr = 0x00000070;
1411 1412 1413 1414 1415
}

static void pxa250_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1416 1417

    cpu->dtb_compatible = "marvell,xscale";
1418 1419
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1420
    cpu->midr = 0x69052100;
1421
    cpu->ctr = 0xd172172;
1422
    cpu->reset_sctlr = 0x00000078;
1423 1424 1425 1426 1427
}

static void pxa255_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1428 1429

    cpu->dtb_compatible = "marvell,xscale";
1430 1431
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1432
    cpu->midr = 0x69052d00;
1433
    cpu->ctr = 0xd172172;
1434
    cpu->reset_sctlr = 0x00000078;
1435 1436 1437 1438 1439
}

static void pxa260_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1440 1441

    cpu->dtb_compatible = "marvell,xscale";
1442 1443
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1444
    cpu->midr = 0x69052903;
1445
    cpu->ctr = 0xd172172;
1446
    cpu->reset_sctlr = 0x00000078;
1447 1448 1449 1450 1451
}

static void pxa261_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1452 1453

    cpu->dtb_compatible = "marvell,xscale";
1454 1455
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1456
    cpu->midr = 0x69052d05;
1457
    cpu->ctr = 0xd172172;
1458
    cpu->reset_sctlr = 0x00000078;
1459 1460 1461 1462 1463
}

static void pxa262_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1464 1465

    cpu->dtb_compatible = "marvell,xscale";
1466 1467
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1468
    cpu->midr = 0x69052d06;
1469
    cpu->ctr = 0xd172172;
1470
    cpu->reset_sctlr = 0x00000078;
1471 1472 1473 1474 1475
}

static void pxa270a0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1476 1477

    cpu->dtb_compatible = "marvell,xscale";
1478 1479 1480
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1481
    cpu->midr = 0x69054110;
1482
    cpu->ctr = 0xd172172;
1483
    cpu->reset_sctlr = 0x00000078;
1484 1485 1486 1487 1488
}

static void pxa270a1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1489 1490

    cpu->dtb_compatible = "marvell,xscale";
1491 1492 1493
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1494
    cpu->midr = 0x69054111;
1495
    cpu->ctr = 0xd172172;
1496
    cpu->reset_sctlr = 0x00000078;
1497 1498 1499 1500 1501
}

static void pxa270b0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1502 1503

    cpu->dtb_compatible = "marvell,xscale";
1504 1505 1506
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1507
    cpu->midr = 0x69054112;
1508
    cpu->ctr = 0xd172172;
1509
    cpu->reset_sctlr = 0x00000078;
1510 1511 1512 1513 1514
}

static void pxa270b1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1515 1516

    cpu->dtb_compatible = "marvell,xscale";
1517 1518 1519
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1520
    cpu->midr = 0x69054113;
1521
    cpu->ctr = 0xd172172;
1522
    cpu->reset_sctlr = 0x00000078;
1523 1524 1525 1526 1527
}

static void pxa270c0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1528 1529

    cpu->dtb_compatible = "marvell,xscale";
1530 1531 1532
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1533
    cpu->midr = 0x69054114;
1534
    cpu->ctr = 0xd172172;
1535
    cpu->reset_sctlr = 0x00000078;
1536 1537 1538 1539 1540
}

static void pxa270c5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1541 1542

    cpu->dtb_compatible = "marvell,xscale";
1543 1544 1545
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1546
    cpu->midr = 0x69054117;
1547
    cpu->ctr = 0xd172172;
1548
    cpu->reset_sctlr = 0x00000078;
1549 1550
}

1551
#ifdef CONFIG_USER_ONLY
1552 1553 1554
static void arm_any_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1555
    set_feature(&cpu->env, ARM_FEATURE_V8);
1556 1557 1558
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1559 1560 1561 1562
    set_feature(&cpu->env, ARM_FEATURE_V8_AES);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
    set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1563
    set_feature(&cpu->env, ARM_FEATURE_CRC);
1564
    cpu->midr = 0xffffffff;
1565
}
1566
#endif
1567

1568 1569
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */

1570 1571 1572
typedef struct ARMCPUInfo {
    const char *name;
    void (*initfn)(Object *obj);
1573
    void (*class_init)(ObjectClass *oc, void *data);
1574 1575 1576
} ARMCPUInfo;

static const ARMCPUInfo arm_cpus[] = {
1577
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
    { .name = "arm926",      .initfn = arm926_initfn },
    { .name = "arm946",      .initfn = arm946_initfn },
    { .name = "arm1026",     .initfn = arm1026_initfn },
    /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     */
    { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
    { .name = "arm1136",     .initfn = arm1136_initfn },
    { .name = "arm1176",     .initfn = arm1176_initfn },
    { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1589 1590
    { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
                             .class_init = arm_v7m_class_init },
1591 1592
    { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
                             .class_init = arm_v7m_class_init },
1593
    { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1594
    { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
    { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
    { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
    { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
    { .name = "ti925t",      .initfn = ti925t_initfn },
    { .name = "sa1100",      .initfn = sa1100_initfn },
    { .name = "sa1110",      .initfn = sa1110_initfn },
    { .name = "pxa250",      .initfn = pxa250_initfn },
    { .name = "pxa255",      .initfn = pxa255_initfn },
    { .name = "pxa260",      .initfn = pxa260_initfn },
    { .name = "pxa261",      .initfn = pxa261_initfn },
    { .name = "pxa262",      .initfn = pxa262_initfn },
    /* "pxa270" is an alias for "pxa270-a0" */
    { .name = "pxa270",      .initfn = pxa270a0_initfn },
    { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
    { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
    { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
    { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
    { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
    { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1614
#ifdef CONFIG_USER_ONLY
1615
    { .name = "any",         .initfn = arm_any_initfn },
1616
#endif
1617
#endif
1618
    { .name = NULL }
1619 1620
};

1621 1622
static Property arm_cpu_properties[] = {
    DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1623
    DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1624
    DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1625 1626
    DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
                        mp_affinity, ARM64_AFFINITY_INVALID),
1627
    DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID),
1628 1629 1630
    DEFINE_PROP_END_OF_LIST()
};

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
#ifdef CONFIG_USER_ONLY
static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
                                    int mmu_idx)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    env->exception.vaddress = address;
    if (rw == 2) {
        cs->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        cs->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}
#endif

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
static gchar *arm_gdb_arch_name(CPUState *cs)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        return g_strdup("iwmmxt");
    }
    return g_strdup("arm");
}

1659 1660 1661 1662
static void arm_cpu_class_init(ObjectClass *oc, void *data)
{
    ARMCPUClass *acc = ARM_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(acc);
1663 1664 1665 1666
    DeviceClass *dc = DEVICE_CLASS(oc);

    acc->parent_realize = dc->realize;
    dc->realize = arm_cpu_realizefn;
1667
    dc->props = arm_cpu_properties;
1668 1669 1670

    acc->parent_reset = cc->reset;
    cc->reset = arm_cpu_reset;
1671 1672

    cc->class_by_name = arm_cpu_class_by_name;
1673
    cc->has_work = arm_cpu_has_work;
1674
    cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1675
    cc->dump_state = arm_cpu_dump_state;
1676
    cc->set_pc = arm_cpu_set_pc;
1677 1678
    cc->gdb_read_register = arm_cpu_gdb_read_register;
    cc->gdb_write_register = arm_cpu_gdb_write_register;
1679 1680 1681
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
#else
1682
    cc->do_interrupt = arm_cpu_do_interrupt;
1683
    cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1684
    cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1685
    cc->asidx_from_attrs = arm_asidx_from_attrs;
1686
    cc->vmsd = &vmstate_arm_cpu;
1687
    cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1688 1689
    cc->write_elf64_note = arm_cpu_write_elf64_note;
    cc->write_elf32_note = arm_cpu_write_elf32_note;
1690
#endif
1691
    cc->gdb_num_core_regs = 26;
1692
    cc->gdb_core_xml_file = "arm-core.xml";
1693
    cc->gdb_arch_name = arm_gdb_arch_name;
1694
    cc->gdb_stop_before_watchpoint = true;
1695
    cc->debug_excp_handler = arm_debug_excp_handler;
1696
    cc->debug_check_watchpoint = arm_debug_check_watchpoint;
1697 1698 1699
#if !defined(CONFIG_USER_ONLY)
    cc->adjust_watchpoint_address = arm_adjust_watchpoint_address;
#endif
1700 1701

    cc->disas_set_info = arm_disas_set_info;
1702 1703
}

1704 1705 1706 1707 1708 1709 1710
static void cpu_register(const ARMCPUInfo *info)
{
    TypeInfo type_info = {
        .parent = TYPE_ARM_CPU,
        .instance_size = sizeof(ARMCPU),
        .instance_init = info->initfn,
        .class_size = sizeof(ARMCPUClass),
1711
        .class_init = info->class_init,
1712 1713
    };

A
Andreas Färber 已提交
1714
    type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1715
    type_register(&type_info);
A
Andreas Färber 已提交
1716
    g_free((void *)type_info.name);
1717 1718
}

1719 1720 1721 1722
static const TypeInfo arm_cpu_type_info = {
    .name = TYPE_ARM_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(ARMCPU),
1723
    .instance_init = arm_cpu_initfn,
1724
    .instance_post_init = arm_cpu_post_init,
1725
    .instance_finalize = arm_cpu_finalizefn,
1726
    .abstract = true,
1727 1728 1729 1730 1731 1732
    .class_size = sizeof(ARMCPUClass),
    .class_init = arm_cpu_class_init,
};

static void arm_cpu_register_types(void)
{
1733
    const ARMCPUInfo *info = arm_cpus;
1734

1735
    type_register_static(&arm_cpu_type_info);
1736 1737 1738 1739

    while (info->name) {
        cpu_register(info);
        info++;
1740
    }
1741 1742 1743
}

type_init(arm_cpu_register_types)