cpu.c 51.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU ARM CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */

P
Peter Maydell 已提交
21
#include "qemu/osdep.h"
22
#include "qemu/error-report.h"
23
#include "qapi/error.h"
24
#include "cpu.h"
25
#include "internals.h"
26
#include "qemu-common.h"
27
#include "exec/exec-all.h"
28
#include "hw/qdev-properties.h"
29 30 31
#if !defined(CONFIG_USER_ONLY)
#include "hw/loader.h"
#endif
32
#include "hw/arm/arm.h"
33
#include "sysemu/sysemu.h"
34
#include "sysemu/kvm.h"
35
#include "kvm_arm.h"
36

37 38 39 40 41 42 43
static void arm_cpu_set_pc(CPUState *cs, vaddr value)
{
    ARMCPU *cpu = ARM_CPU(cs);

    cpu->env.regs[15] = value;
}

44 45
static bool arm_cpu_has_work(CPUState *cs)
{
46 47 48 49
    ARMCPU *cpu = ARM_CPU(cs);

    return !cpu->powered_off
        && cs->interrupt_request &
50 51 52
        (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD
         | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ
         | CPU_INTERRUPT_EXITTB);
53 54
}

55 56 57 58 59 60 61 62 63
void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHook *hook,
                                 void *opaque)
{
    /* We currently only support registering a single hook function */
    assert(!cpu->el_change_hook);
    cpu->el_change_hook = hook;
    cpu->el_change_hook_opaque = opaque;
}

64 65 66 67 68 69
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
{
    /* Reset a single ARMCPRegInfo register */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;

70
    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) {
71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
        return;
    }

    if (ri->resetfn) {
        ri->resetfn(&cpu->env, ri);
        return;
    }

    /* A zero offset is never possible as it would be regs[0]
     * so we use it to indicate that reset is being handled elsewhere.
     * This is basically only used for fields in non-core coprocessors
     * (like the pxa2xx ones).
     */
    if (!ri->fieldoffset) {
        return;
    }

88
    if (cpreg_field_is_64bit(ri)) {
89 90 91 92 93 94
        CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
    } else {
        CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
    }
}

95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
static void cp_reg_check_reset(gpointer key, gpointer value,  gpointer opaque)
{
    /* Purely an assertion check: we've already done reset once,
     * so now check that running the reset for the cpreg doesn't
     * change its value. This traps bugs where two different cpregs
     * both try to reset the same state field but to different values.
     */
    ARMCPRegInfo *ri = value;
    ARMCPU *cpu = opaque;
    uint64_t oldvalue, newvalue;

    if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) {
        return;
    }

    oldvalue = read_raw_cp_reg(&cpu->env, ri);
    cp_reg_reset(key, value, opaque);
    newvalue = read_raw_cp_reg(&cpu->env, ri);
    assert(oldvalue == newvalue);
}

116 117 118 119 120
/* CPUClass::reset() */
static void arm_cpu_reset(CPUState *s)
{
    ARMCPU *cpu = ARM_CPU(s);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
121 122
    CPUARMState *env = &cpu->env;

123 124
    acc->parent_reset(s);

125 126
    memset(env, 0, offsetof(CPUARMState, end_reset_fields));

127
    g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
128 129
    g_hash_table_foreach(cpu->cp_regs, cp_reg_check_reset, cpu);

130 131 132
    env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
    env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
    env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
133
    env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2;
134

135 136 137
    cpu->powered_off = cpu->start_powered_off;
    s->halted = cpu->start_powered_off;

138 139 140 141
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
    }

142 143 144
    if (arm_feature(env, ARM_FEATURE_AARCH64)) {
        /* 64 bit CPUs always start in 64 bit mode */
        env->aarch64 = 1;
145 146
#if defined(CONFIG_USER_ONLY)
        env->pstate = PSTATE_MODE_EL0t;
147
        /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
148
        env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE;
149
        /* and to the FP/Neon instructions */
150
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3);
151
#else
152 153 154 155 156 157 158 159
        /* Reset into the highest available EL */
        if (arm_feature(env, ARM_FEATURE_EL3)) {
            env->pstate = PSTATE_MODE_EL3h;
        } else if (arm_feature(env, ARM_FEATURE_EL2)) {
            env->pstate = PSTATE_MODE_EL2h;
        } else {
            env->pstate = PSTATE_MODE_EL1h;
        }
160
        env->pc = cpu->rvbar;
161 162 163 164
#endif
    } else {
#if defined(CONFIG_USER_ONLY)
        /* Userspace expects access to cp10 and cp11 for FP/Neon */
165
        env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 4, 0xf);
166
#endif
167 168
    }

169 170 171 172 173 174 175 176 177 178 179
#if defined(CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
    /* For user mode we must enable access to coprocessors */
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
#else
    /* SVC mode with interrupts disabled.  */
180 181
    env->uncached_cpsr = ARM_CPU_MODE_SVC;
    env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F;
182
    /* On ARMv7-M the CPSR_I is the value of the PRIMASK register, and is
183 184
     * clear at reset. Initial SP and PC are loaded from ROM.
     */
185
    if (IS_M(env)) {
186 187
        uint32_t initial_msp; /* Loaded from 0x0 */
        uint32_t initial_pc; /* Loaded from 0x4 */
188
        uint8_t *rom;
189

190
        env->daif &= ~PSTATE_I;
191 192
        rom = rom_ptr(0);
        if (rom) {
193 194 195 196 197 198 199 200 201 202 203 204 205
            /* Address zero is covered by ROM which hasn't yet been
             * copied into physical memory.
             */
            initial_msp = ldl_p(rom);
            initial_pc = ldl_p(rom + 4);
        } else {
            /* Address zero not covered by a ROM blob, or the ROM blob
             * is in non-modifiable memory and this is a second reset after
             * it got copied into memory. In the latter case, rom_ptr
             * will return a NULL pointer and we should use ldl_phys instead.
             */
            initial_msp = ldl_phys(s->as, 0);
            initial_pc = ldl_phys(s->as, 4);
206
        }
207 208 209 210

        env->regs[13] = initial_msp & 0xFFFFFFFC;
        env->regs[15] = initial_pc & ~1;
        env->thumb = initial_pc & 1;
211
    }
212

213 214 215 216 217
    /* AArch32 has a hard highvec setting of 0xFFFF0000.  If we are currently
     * executing as AArch32 then check if highvecs are enabled and
     * adjust the PC accordingly.
     */
    if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
218
        env->regs[15] = 0xFFFF0000;
219 220
    }

221 222 223 224 225 226 227 228 229
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
#endif
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
230 231 232 233 234
#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_arm_reset_vcpu(cpu);
    }
#endif
235

236
    hw_breakpoint_update_all(cpu);
237
    hw_watchpoint_update_all(cpu);
238 239
}

240 241 242
bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
243 244 245 246 247
    CPUARMState *env = cs->env_ptr;
    uint32_t cur_el = arm_current_el(env);
    bool secure = arm_is_secure(env);
    uint32_t target_el;
    uint32_t excp_idx;
248 249
    bool ret = false;

250 251 252 253 254 255 256 257 258
    if (interrupt_request & CPU_INTERRUPT_FIQ) {
        excp_idx = EXCP_FIQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
259
    }
260 261 262 263 264 265 266 267 268
    if (interrupt_request & CPU_INTERRUPT_HARD) {
        excp_idx = EXCP_IRQ;
        target_el = arm_phys_excp_target_el(cs, excp_idx, cur_el, secure);
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
269
    }
270 271 272 273 274 275 276 277 278
    if (interrupt_request & CPU_INTERRUPT_VIRQ) {
        excp_idx = EXCP_VIRQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
279
    }
280 281 282 283 284 285 286 287 288
    if (interrupt_request & CPU_INTERRUPT_VFIQ) {
        excp_idx = EXCP_VFIQ;
        target_el = 1;
        if (arm_excp_unmasked(cs, excp_idx, target_el)) {
            cs->exception_index = excp_idx;
            env->exception.target_el = target_el;
            cc->do_interrupt(cs);
            ret = true;
        }
289
    }
290 291 292 293

    return ret;
}

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
{
    CPUClass *cc = CPU_GET_CLASS(cs);
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;
    bool ret = false;


    if (interrupt_request & CPU_INTERRUPT_FIQ
        && !(env->daif & PSTATE_F)) {
        cs->exception_index = EXCP_FIQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    /* ARMv7-M interrupt return works by loading a magic value
     * into the PC.  On real hardware the load causes the
     * return to occur.  The qemu implementation performs the
     * jump normally, then does the exception return when the
     * CPU tries to execute code at the magic address.
     * This will cause the magic PC value to be pushed to
     * the stack if an interrupt occurred at the wrong time.
     * We avoid this by disabling interrupts when
     * pc contains a magic address.
     */
    if (interrupt_request & CPU_INTERRUPT_HARD
        && !(env->daif & PSTATE_I)
        && (env->regs[15] < 0xfffffff0)) {
        cs->exception_index = EXCP_IRQ;
        cc->do_interrupt(cs);
        ret = true;
    }
    return ret;
}
#endif

330 331 332 333
#ifndef CONFIG_USER_ONLY
static void arm_cpu_set_irq(void *opaque, int irq, int level)
{
    ARMCPU *cpu = opaque;
334
    CPUARMState *env = &cpu->env;
335
    CPUState *cs = CPU(cpu);
336 337 338 339 340 341
    static const int mask[] = {
        [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD,
        [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ,
        [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ,
        [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ
    };
342 343

    switch (irq) {
344 345
    case ARM_CPU_VIRQ:
    case ARM_CPU_VFIQ:
346
        assert(arm_feature(env, ARM_FEATURE_EL2));
347 348
        /* fall through */
    case ARM_CPU_IRQ:
349 350
    case ARM_CPU_FIQ:
        if (level) {
351
            cpu_interrupt(cs, mask[irq]);
352
        } else {
353
            cpu_reset_interrupt(cs, mask[irq]);
354 355 356
        }
        break;
    default:
357
        g_assert_not_reached();
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
    }
}

static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
{
#ifdef CONFIG_KVM
    ARMCPU *cpu = opaque;
    CPUState *cs = CPU(cpu);
    int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;

    switch (irq) {
    case ARM_CPU_IRQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
        break;
    case ARM_CPU_FIQ:
        kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
        break;
    default:
376
        g_assert_not_reached();
377 378 379 380 381
    }
    kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
    kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
#endif
}
382

383
static bool arm_cpu_virtio_is_big_endian(CPUState *cs)
384 385 386 387 388
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    cpu_synchronize_state(cs);
389
    return arm_cpu_data_is_big_endian(env);
390 391
}

392 393
#endif

394 395
static inline void set_feature(CPUARMState *env, int feature)
{
396
    env->features |= 1ULL << feature;
397 398
}

399 400 401 402 403
static inline void unset_feature(CPUARMState *env, int feature)
{
    env->features &= ~(1ULL << feature);
}

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
static int
print_insn_thumb1(bfd_vma pc, disassemble_info *info)
{
  return print_insn_arm(pc | 1, info);
}

static void arm_disas_set_info(CPUState *cpu, disassemble_info *info)
{
    ARMCPU *ac = ARM_CPU(cpu);
    CPUARMState *env = &ac->env;

    if (is_a64(env)) {
        /* We might not be compiled with the A64 disassembler
         * because it needs a C++ compiler. Leave print_insn
         * unset in this case to use the caller default behaviour.
         */
#if defined(CONFIG_ARM_A64_DIS)
        info->print_insn = print_insn_arm_a64;
#endif
    } else if (env->thumb) {
        info->print_insn = print_insn_thumb1;
    } else {
        info->print_insn = print_insn_arm;
    }
428
    if (bswap_code(arm_sctlr_b(env))) {
429 430 431 432 433 434 435 436
#ifdef TARGET_WORDS_BIGENDIAN
        info->endian = BFD_ENDIAN_LITTLE;
#else
        info->endian = BFD_ENDIAN_BIG;
#endif
    }
}

437 438
static void arm_cpu_initfn(Object *obj)
{
439
    CPUState *cs = CPU(obj);
440
    ARMCPU *cpu = ARM_CPU(obj);
441
    static bool inited;
442

443
    cs->env_ptr = &cpu->env;
444 445
    cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
                                         g_free, g_free);
446

447 448 449
#ifndef CONFIG_USER_ONLY
    /* Our inbound IRQ and FIQ lines */
    if (kvm_enabled()) {
450 451 452 453
        /* VIRQ and VFIQ are unused with KVM but we add them to maintain
         * the same interface as non-KVM CPUs.
         */
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4);
454
    } else {
455
        qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4);
456
    }
457

458
    cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
459
                                                arm_gt_ptimer_cb, cpu);
460
    cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
461
                                                arm_gt_vtimer_cb, cpu);
462 463
    cpu->gt_timer[GTIMER_HYP] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_htimer_cb, cpu);
464 465
    cpu->gt_timer[GTIMER_SEC] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE,
                                                arm_gt_stimer_cb, cpu);
466 467
    qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs,
                       ARRAY_SIZE(cpu->gt_timer_outputs));
468 469 470

    qdev_init_gpio_out_named(DEVICE(cpu), &cpu->gicv3_maintenance_interrupt,
                             "gicv3-maintenance-interrupt", 1);
471 472
#endif

473 474 475 476 477
    /* DTB consumers generally don't in fact care what the 'compatible'
     * string is, so always provide some string and trust that a hypothetical
     * picky DTB consumer will also provide a helpful error message.
     */
    cpu->dtb_compatible = "qemu,unknown";
478
    cpu->psci_version = 1; /* By default assume PSCI v0.1 */
479
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE;
480

481 482 483 484 485 486
    if (tcg_enabled()) {
        cpu->psci_version = 2; /* TCG implements PSCI 0.2 */
        if (!inited) {
            inited = true;
            arm_translate_init();
        }
487
    }
488 489
}

490
static Property arm_cpu_reset_cbar_property =
491
            DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0);
492

493 494 495
static Property arm_cpu_reset_hivecs_property =
            DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false);

496 497 498
static Property arm_cpu_rvbar_property =
            DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0);

499 500 501
static Property arm_cpu_has_el3_property =
            DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true);

502 503 504 505
/* use property name "pmu" to match other archs and virt tools */
static Property arm_cpu_has_pmu_property =
            DEFINE_PROP_BOOL("pmu", ARMCPU, has_pmu, true);

P
Peter Crosthwaite 已提交
506 507 508
static Property arm_cpu_has_mpu_property =
            DEFINE_PROP_BOOL("has-mpu", ARMCPU, has_mpu, true);

509 510 511
static Property arm_cpu_pmsav7_dregion_property =
            DEFINE_PROP_UINT32("pmsav7-dregion", ARMCPU, pmsav7_dregion, 16);

512 513 514 515
static void arm_cpu_post_init(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

516 517
    if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
        arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
518
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property,
519
                                 &error_abort);
520
    }
521 522 523

    if (!arm_feature(&cpu->env, ARM_FEATURE_M)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property,
524
                                 &error_abort);
525
    }
526 527 528 529 530

    if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property,
                                 &error_abort);
    }
531 532 533 534 535 536 537

    if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) {
        /* Add the has_el3 state CPU property only if EL3 is allowed.  This will
         * prevent "has_el3" from existing on CPUs which cannot support EL3.
         */
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property,
                                 &error_abort);
538 539 540 541 542 543 544 545 546

#ifndef CONFIG_USER_ONLY
        object_property_add_link(obj, "secure-memory",
                                 TYPE_MEMORY_REGION,
                                 (Object **)&cpu->secure_memory,
                                 qdev_prop_allow_set_link_before_realize,
                                 OBJ_PROP_LINK_UNREF_ON_RELEASE,
                                 &error_abort);
#endif
547
    }
P
Peter Crosthwaite 已提交
548

549 550 551 552 553
    if (arm_feature(&cpu->env, ARM_FEATURE_PMU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_pmu_property,
                                 &error_abort);
    }

P
Peter Crosthwaite 已提交
554 555 556
    if (arm_feature(&cpu->env, ARM_FEATURE_MPU)) {
        qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property,
                                 &error_abort);
557 558 559 560 561
        if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
            qdev_property_add_static(DEVICE(obj),
                                     &arm_cpu_pmsav7_dregion_property,
                                     &error_abort);
        }
P
Peter Crosthwaite 已提交
562 563
    }

564 565
}

566 567 568 569
static void arm_cpu_finalizefn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
    g_hash_table_destroy(cpu->cp_regs);
570 571
}

572
static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
573
{
574
    CPUState *cs = CPU(dev);
575 576
    ARMCPU *cpu = ARM_CPU(dev);
    ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
577
    CPUARMState *env = &cpu->env;
578
    int pagebits;
579 580 581 582 583 584 585
    Error *local_err = NULL;

    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
586

587
    /* Some features automatically imply others: */
588 589 590 591 592
    if (arm_feature(env, ARM_FEATURE_V8)) {
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_ARM_DIV);
        set_feature(env, ARM_FEATURE_LPAE);
    }
593 594 595
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
        set_feature(env, ARM_FEATURE_THUMB2);
P
Peter Maydell 已提交
596
        set_feature(env, ARM_FEATURE_MPIDR);
597 598 599 600 601
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
602 603 604 605 606

        /* Always define VBAR for V7 CPUs even if it doesn't exist in
         * non-EL3 configs. This is needed by some legacy boards.
         */
        set_feature(env, ARM_FEATURE_VBAR);
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
    }
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_MVFR);
    }
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_AUXCR);
        }
    }
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
    if (arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
629
        set_feature(env, ARM_FEATURE_VFP_FP16);
630 631 632 633
    }
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
634
    if (arm_feature(env, ARM_FEATURE_LPAE)) {
635
        set_feature(env, ARM_FEATURE_V7MP);
636 637
        set_feature(env, ARM_FEATURE_PXN);
    }
638 639 640
    if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
        set_feature(env, ARM_FEATURE_CBAR);
    }
641 642 643 644
    if (arm_feature(env, ARM_FEATURE_THUMB2) &&
        !arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DSP);
    }
645

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
    if (arm_feature(env, ARM_FEATURE_V7) &&
        !arm_feature(env, ARM_FEATURE_M) &&
        !arm_feature(env, ARM_FEATURE_MPU)) {
        /* v7VMSA drops support for the old ARMv5 tiny pages, so we
         * can use 4K pages.
         */
        pagebits = 12;
    } else {
        /* For CPUs which might have tiny 1K pages, or which have an
         * MPU and might have small region sizes, stick with 1K pages.
         */
        pagebits = 10;
    }
    if (!set_preferred_target_page_bits(pagebits)) {
        /* This can only ever happen for hotplugging a CPU, or if
         * the board code incorrectly creates a CPU which it has
         * promised via minimum_page_size that it will not.
         */
        error_setg(errp, "This CPU requires a smaller page size than the "
                   "system is using");
        return;
    }

669 670 671 672 673 674 675 676 677 678 679
    /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
     * We don't support setting cluster ID ([16..23]) (known as Aff2
     * in later ARM ARM versions), or any of the higher affinity level fields,
     * so these bits always RAZ.
     */
    if (cpu->mp_affinity == ARM64_AFFINITY_INVALID) {
        uint32_t Aff1 = cs->cpu_index / ARM_DEFAULT_CPUS_PER_CLUSTER;
        uint32_t Aff0 = cs->cpu_index % ARM_DEFAULT_CPUS_PER_CLUSTER;
        cpu->mp_affinity = (Aff1 << ARM_AFF1_SHIFT) | Aff0;
    }

680 681 682 683
    if (cpu->reset_hivecs) {
            cpu->reset_sctlr |= (1 << 13);
    }

684 685 686 687 688 689 690
    if (!cpu->has_el3) {
        /* If the has_el3 CPU property is disabled then we need to disable the
         * feature.
         */
        unset_feature(env, ARM_FEATURE_EL3);

        /* Disable the security extension feature bits in the processor feature
691
         * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
692 693
         */
        cpu->id_pfr1 &= ~0xf0;
694
        cpu->id_aa64pfr0 &= ~0xf000;
695 696
    }

697 698 699 700 701
    if (!cpu->has_pmu || !kvm_enabled()) {
        cpu->has_pmu = false;
        unset_feature(env, ARM_FEATURE_PMU);
    }

702 703 704 705 706 707 708 709 710
    if (!arm_feature(env, ARM_FEATURE_EL2)) {
        /* Disable the hypervisor feature bits in the processor feature
         * registers if we don't have EL2. These are id_pfr1[15:12] and
         * id_aa64pfr0_el1[11:8].
         */
        cpu->id_aa64pfr0 &= ~0xf00;
        cpu->id_pfr1 &= ~0xf000;
    }

P
Peter Crosthwaite 已提交
711 712 713 714
    if (!cpu->has_mpu) {
        unset_feature(env, ARM_FEATURE_MPU);
    }

715 716 717 718 719
    if (arm_feature(env, ARM_FEATURE_MPU) &&
        arm_feature(env, ARM_FEATURE_V7)) {
        uint32_t nr = cpu->pmsav7_dregion;

        if (nr > 0xff) {
720
            error_setg(errp, "PMSAv7 MPU #regions invalid %" PRIu32, nr);
721 722
            return;
        }
723 724 725 726 727 728

        if (nr) {
            env->pmsav7.drbar = g_new0(uint32_t, nr);
            env->pmsav7.drsr = g_new0(uint32_t, nr);
            env->pmsav7.dracr = g_new0(uint32_t, nr);
        }
729 730
    }

731 732 733 734
    if (arm_feature(env, ARM_FEATURE_EL3)) {
        set_feature(env, ARM_FEATURE_VBAR);
    }

735
    register_cp_regs_for_features(cpu);
736 737
    arm_cpu_register_gdb_regs_for_features(cpu);

738 739
    init_cpreg_list(cpu);

740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
#ifndef CONFIG_USER_ONLY
    if (cpu->has_el3) {
        cs->num_ases = 2;
    } else {
        cs->num_ases = 1;
    }

    if (cpu->has_el3) {
        AddressSpace *as;

        if (!cpu->secure_memory) {
            cpu->secure_memory = cs->memory;
        }
        as = address_space_init_shareable(cpu->secure_memory,
                                          "cpu-secure-memory");
        cpu_address_space_init(cs, as, ARMASIdx_S);
    }
    cpu_address_space_init(cs,
                           address_space_init_shareable(cs->memory,
                                                        "cpu-memory"),
                           ARMASIdx_NS);
#endif

763
    qemu_init_vcpu(cs);
764
    cpu_reset(cs);
765 766

    acc->parent_realize(dev, errp);
767 768
}

769 770 771
static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
A
Andreas Färber 已提交
772
    char *typename;
773
    char **cpuname;
774 775 776 777 778

    if (!cpu_model) {
        return NULL;
    }

779 780
    cpuname = g_strsplit(cpu_model, ",", 1);
    typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpuname[0]);
A
Andreas Färber 已提交
781
    oc = object_class_by_name(typename);
782
    g_strfreev(cpuname);
A
Andreas Färber 已提交
783
    g_free(typename);
784 785
    if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
        object_class_is_abstract(oc)) {
786 787 788 789 790
        return NULL;
    }
    return oc;
}

791 792 793
/* CPU models. These are not needed for the AArch64 linux-user build. */
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)

794 795 796
static void arm926_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
797 798

    cpu->dtb_compatible = "arm,arm926";
799 800
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
801 802
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
803
    cpu->midr = 0x41069265;
804
    cpu->reset_fpsid = 0x41011090;
805
    cpu->ctr = 0x1dd20d2;
806
    cpu->reset_sctlr = 0x00090078;
807 808 809 810 811
}

static void arm946_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
812 813

    cpu->dtb_compatible = "arm,arm946";
814 815
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_MPU);
816
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
817
    cpu->midr = 0x41059461;
818
    cpu->ctr = 0x0f004006;
819
    cpu->reset_sctlr = 0x00000078;
820 821 822 823 824
}

static void arm1026_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
825 826

    cpu->dtb_compatible = "arm,arm1026";
827 828 829
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_AUXCR);
830 831
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
832
    cpu->midr = 0x4106a262;
833
    cpu->reset_fpsid = 0x410110a0;
834
    cpu->ctr = 0x1dd20d2;
835
    cpu->reset_sctlr = 0x00090078;
836
    cpu->reset_auxcr = 1;
837 838 839 840 841
    {
        /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
        ARMCPRegInfo ifar = {
            .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
            .access = PL1_RW,
F
Fabian Aggeler 已提交
842
            .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns),
843 844 845 846
            .resetvalue = 0
        };
        define_one_arm_cp_reg(cpu, &ifar);
    }
847 848 849 850 851
}

static void arm1136_r2_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
852 853 854 855 856 857 858
    /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     * These ID register values are correct for 1136 but may be wrong
     * for 1136_r2 (in particular r0p2 does not actually implement most
     * of the ID registers).
     */
859 860

    cpu->dtb_compatible = "arm,arm1136";
861 862
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
863 864 865
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
866
    cpu->midr = 0x4107b362;
867
    cpu->reset_fpsid = 0x410120b4;
868 869
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
870
    cpu->ctr = 0x1dd20d2;
871
    cpu->reset_sctlr = 0x00050078;
872 873 874 875 876 877 878 879 880 881 882 883
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
884
    cpu->reset_auxcr = 7;
885 886 887 888 889
}

static void arm1136_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
890 891

    cpu->dtb_compatible = "arm,arm1136";
892 893 894
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_V6);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
895 896 897
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
898
    cpu->midr = 0x4117b363;
899
    cpu->reset_fpsid = 0x410120b4;
900 901
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
902
    cpu->ctr = 0x1dd20d2;
903
    cpu->reset_sctlr = 0x00050078;
904 905 906 907 908 909 910 911 912 913 914 915
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0x2;
    cpu->id_afr0 = 0x3;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222110;
    cpu->id_isar0 = 0x00140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231111;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
916
    cpu->reset_auxcr = 7;
917 918 919 920 921
}

static void arm1176_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
922 923

    cpu->dtb_compatible = "arm,arm1176";
924 925 926
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
927 928 929
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
    set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
930
    set_feature(&cpu->env, ARM_FEATURE_EL3);
931
    cpu->midr = 0x410fb767;
932
    cpu->reset_fpsid = 0x410120b5;
933 934
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
935
    cpu->ctr = 0x1dd20d2;
936
    cpu->reset_sctlr = 0x00050078;
937 938 939 940 941 942 943 944 945 946 947 948
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x33;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x01130003;
    cpu->id_mmfr1 = 0x10030302;
    cpu->id_mmfr2 = 0x01222100;
    cpu->id_isar0 = 0x0140011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11231121;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x01141;
949
    cpu->reset_auxcr = 7;
950 951 952 953 954
}

static void arm11mpcore_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
955 956

    cpu->dtb_compatible = "arm,arm11mpcore";
957 958 959
    set_feature(&cpu->env, ARM_FEATURE_V6K);
    set_feature(&cpu->env, ARM_FEATURE_VFP);
    set_feature(&cpu->env, ARM_FEATURE_VAPA);
P
Peter Maydell 已提交
960
    set_feature(&cpu->env, ARM_FEATURE_MPIDR);
961
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
962
    cpu->midr = 0x410fb022;
963
    cpu->reset_fpsid = 0x410120b4;
964 965
    cpu->mvfr0 = 0x11111111;
    cpu->mvfr1 = 0x00000000;
966
    cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
967 968 969 970 971 972 973 974 975 976 977 978
    cpu->id_pfr0 = 0x111;
    cpu->id_pfr1 = 0x1;
    cpu->id_dfr0 = 0;
    cpu->id_afr0 = 0x2;
    cpu->id_mmfr0 = 0x01100103;
    cpu->id_mmfr1 = 0x10020302;
    cpu->id_mmfr2 = 0x01222000;
    cpu->id_isar0 = 0x00100011;
    cpu->id_isar1 = 0x12002111;
    cpu->id_isar2 = 0x11221011;
    cpu->id_isar3 = 0x01102131;
    cpu->id_isar4 = 0x141;
979
    cpu->reset_auxcr = 1;
980 981 982 983 984
}

static void cortex_m3_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
985 986
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
987
    cpu->midr = 0x410fc231;
988 989
}

990 991 992 993 994 995 996 997 998
static void cortex_m4_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_M);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
    cpu->midr = 0x410fc240; /* r0p0 */
}
999 1000 1001 1002
static void arm_v7m_class_init(ObjectClass *oc, void *data)
{
    CPUClass *cc = CPU_CLASS(oc);

1003
#ifndef CONFIG_USER_ONLY
1004 1005
    cc->do_interrupt = arm_v7m_cpu_do_interrupt;
#endif
1006 1007

    cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt;
1008 1009
}

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
    /* Dummy the TCM region regs for the moment */
    { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST },
    { .name = "BTCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
      .access = PL1_RW, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

static void cortex_r5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
    set_feature(&cpu->env, ARM_FEATURE_MPU);
    cpu->midr = 0x411fc153; /* r1p3 */
    cpu->id_pfr0 = 0x0131;
    cpu->id_pfr1 = 0x001;
    cpu->id_dfr0 = 0x010400;
    cpu->id_afr0 = 0x0;
    cpu->id_mmfr0 = 0x0210030;
    cpu->id_mmfr1 = 0x00000000;
    cpu->id_mmfr2 = 0x01200000;
    cpu->id_mmfr3 = 0x0211;
    cpu->id_isar0 = 0x2101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232141;
    cpu->id_isar3 = 0x01112131;
    cpu->id_isar4 = 0x0010142;
    cpu->id_isar5 = 0x0;
    cpu->mp_is_up = true;
    define_arm_cp_regs(cpu, cortexr5_cp_reginfo);
}

1047 1048 1049 1050 1051 1052 1053 1054
static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
    { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1055 1056 1057
static void cortex_a8_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1058 1059

    cpu->dtb_compatible = "arm,cortex-a8";
1060 1061 1062 1063
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1064
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1065
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1066
    cpu->midr = 0x410fc080;
1067
    cpu->reset_fpsid = 0x410330c0;
1068
    cpu->mvfr0 = 0x11110222;
1069
    cpu->mvfr1 = 0x00011111;
1070
    cpu->ctr = 0x82048004;
1071
    cpu->reset_sctlr = 0x00c50078;
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x400;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x31100003;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01202000;
    cpu->id_mmfr3 = 0x11;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x12112111;
    cpu->id_isar2 = 0x21232031;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1085
    cpu->dbgdidr = 0x15141000;
1086 1087 1088 1089
    cpu->clidr = (1 << 27) | (2 << 24) | 3;
    cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
    cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
1090
    cpu->reset_auxcr = 2;
1091
    define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
1092 1093
}

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
    /* power_control should be set to maximum latency. Again,
     * default to 0 and set by private hook
     */
    { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
    { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
    { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0,
      .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
    { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    /* TLB lockdown control */
    { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
      .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
    { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
    REGINFO_SENTINEL
};

1123 1124 1125
static void cortex_a9_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1126 1127

    cpu->dtb_compatible = "arm,cortex-a9";
1128 1129 1130 1131 1132
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP3);
    set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1133
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1134 1135 1136 1137 1138
    /* Note that A9 supports the MP extensions even for
     * A9UP and single-core A9MP (which are both different
     * and valid configurations; we don't model A9UP).
     */
    set_feature(&cpu->env, ARM_FEATURE_V7MP);
1139
    set_feature(&cpu->env, ARM_FEATURE_CBAR);
1140
    cpu->midr = 0x410fc090;
1141
    cpu->reset_fpsid = 0x41033090;
1142 1143
    cpu->mvfr0 = 0x11110222;
    cpu->mvfr1 = 0x01111111;
1144
    cpu->ctr = 0x80038003;
1145
    cpu->reset_sctlr = 0x00c50078;
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
    cpu->id_pfr0 = 0x1031;
    cpu->id_pfr1 = 0x11;
    cpu->id_dfr0 = 0x000;
    cpu->id_afr0 = 0;
    cpu->id_mmfr0 = 0x00100103;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01230000;
    cpu->id_mmfr3 = 0x00002111;
    cpu->id_isar0 = 0x00101111;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x00111142;
1159
    cpu->dbgdidr = 0x35141000;
1160
    cpu->clidr = (1 << 27) | (1 << 24) | 3;
1161 1162
    cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */
    cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */
1163
    define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
1164 1165
}

1166
#ifndef CONFIG_USER_ONLY
1167
static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1168 1169 1170 1171
{
    /* Linux wants the number of processors from here.
     * Might as well set the interrupt-controller bit too.
     */
1172
    return ((smp_cpus - 1) << 24) | (1 << 23);
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
}
#endif

static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
#ifndef CONFIG_USER_ONLY
    { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
      .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
      .writefn = arm_cp_write_ignore, },
#endif
    { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    REGINFO_SENTINEL
};

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
static void cortex_a7_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);

    cpu->dtb_compatible = "arm,cortex-a7";
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
    set_feature(&cpu->env, ARM_FEATURE_EL3);
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A7;
    cpu->midr = 0x410fc075;
    cpu->reset_fpsid = 0x41023075;
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
    cpu->ctr = 0x84448003;
    cpu->reset_sctlr = 0x00c50078;
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
    cpu->pmceid0 = 0x00000000;
    cpu->pmceid1 = 0x00000000;
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10101105;
    cpu->id_mmfr1 = 0x40000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x01101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
    cpu->dbgdidr = 0x3515f005;
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo); /* Same as A15 */
}

1232 1233 1234
static void cortex_a15_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1235 1236

    cpu->dtb_compatible = "arm,cortex-a15";
1237 1238 1239 1240 1241 1242
    set_feature(&cpu->env, ARM_FEATURE_V7);
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
    set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
    set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
1243
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1244
    set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
1245
    set_feature(&cpu->env, ARM_FEATURE_LPAE);
1246
    set_feature(&cpu->env, ARM_FEATURE_EL3);
1247
    cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15;
1248
    cpu->midr = 0x412fc0f1;
1249
    cpu->reset_fpsid = 0x410430f0;
1250 1251
    cpu->mvfr0 = 0x10110222;
    cpu->mvfr1 = 0x11111111;
1252
    cpu->ctr = 0x8444c004;
1253
    cpu->reset_sctlr = 0x00c50078;
1254 1255 1256
    cpu->id_pfr0 = 0x00001131;
    cpu->id_pfr1 = 0x00011011;
    cpu->id_dfr0 = 0x02010555;
1257 1258
    cpu->pmceid0 = 0x0000000;
    cpu->pmceid1 = 0x00000000;
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
    cpu->id_afr0 = 0x00000000;
    cpu->id_mmfr0 = 0x10201105;
    cpu->id_mmfr1 = 0x20000000;
    cpu->id_mmfr2 = 0x01240000;
    cpu->id_mmfr3 = 0x02102211;
    cpu->id_isar0 = 0x02101110;
    cpu->id_isar1 = 0x13112111;
    cpu->id_isar2 = 0x21232041;
    cpu->id_isar3 = 0x11112131;
    cpu->id_isar4 = 0x10011142;
1269
    cpu->dbgdidr = 0x3515f021;
1270 1271 1272 1273
    cpu->clidr = 0x0a200023;
    cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
    cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
    cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
1274
    define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
1275 1276 1277 1278 1279
}

static void ti925t_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1280 1281
    set_feature(&cpu->env, ARM_FEATURE_V4T);
    set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
1282
    cpu->midr = ARM_CPUID_TI925T;
1283
    cpu->ctr = 0x5109149;
1284
    cpu->reset_sctlr = 0x00000070;
1285 1286 1287 1288 1289
}

static void sa1100_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1290 1291

    cpu->dtb_compatible = "intel,sa1100";
1292
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1293
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1294
    cpu->midr = 0x4401A11B;
1295
    cpu->reset_sctlr = 0x00000070;
1296 1297 1298 1299 1300
}

static void sa1110_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1301
    set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
1302
    set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
1303
    cpu->midr = 0x6901B119;
1304
    cpu->reset_sctlr = 0x00000070;
1305 1306 1307 1308 1309
}

static void pxa250_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1310 1311

    cpu->dtb_compatible = "marvell,xscale";
1312 1313
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1314
    cpu->midr = 0x69052100;
1315
    cpu->ctr = 0xd172172;
1316
    cpu->reset_sctlr = 0x00000078;
1317 1318 1319 1320 1321
}

static void pxa255_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1322 1323

    cpu->dtb_compatible = "marvell,xscale";
1324 1325
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1326
    cpu->midr = 0x69052d00;
1327
    cpu->ctr = 0xd172172;
1328
    cpu->reset_sctlr = 0x00000078;
1329 1330 1331 1332 1333
}

static void pxa260_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1334 1335

    cpu->dtb_compatible = "marvell,xscale";
1336 1337
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1338
    cpu->midr = 0x69052903;
1339
    cpu->ctr = 0xd172172;
1340
    cpu->reset_sctlr = 0x00000078;
1341 1342 1343 1344 1345
}

static void pxa261_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1346 1347

    cpu->dtb_compatible = "marvell,xscale";
1348 1349
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1350
    cpu->midr = 0x69052d05;
1351
    cpu->ctr = 0xd172172;
1352
    cpu->reset_sctlr = 0x00000078;
1353 1354 1355 1356 1357
}

static void pxa262_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1358 1359

    cpu->dtb_compatible = "marvell,xscale";
1360 1361
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
1362
    cpu->midr = 0x69052d06;
1363
    cpu->ctr = 0xd172172;
1364
    cpu->reset_sctlr = 0x00000078;
1365 1366 1367 1368 1369
}

static void pxa270a0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1370 1371

    cpu->dtb_compatible = "marvell,xscale";
1372 1373 1374
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1375
    cpu->midr = 0x69054110;
1376
    cpu->ctr = 0xd172172;
1377
    cpu->reset_sctlr = 0x00000078;
1378 1379 1380 1381 1382
}

static void pxa270a1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1383 1384

    cpu->dtb_compatible = "marvell,xscale";
1385 1386 1387
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1388
    cpu->midr = 0x69054111;
1389
    cpu->ctr = 0xd172172;
1390
    cpu->reset_sctlr = 0x00000078;
1391 1392 1393 1394 1395
}

static void pxa270b0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1396 1397

    cpu->dtb_compatible = "marvell,xscale";
1398 1399 1400
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1401
    cpu->midr = 0x69054112;
1402
    cpu->ctr = 0xd172172;
1403
    cpu->reset_sctlr = 0x00000078;
1404 1405 1406 1407 1408
}

static void pxa270b1_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1409 1410

    cpu->dtb_compatible = "marvell,xscale";
1411 1412 1413
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1414
    cpu->midr = 0x69054113;
1415
    cpu->ctr = 0xd172172;
1416
    cpu->reset_sctlr = 0x00000078;
1417 1418 1419 1420 1421
}

static void pxa270c0_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1422 1423

    cpu->dtb_compatible = "marvell,xscale";
1424 1425 1426
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1427
    cpu->midr = 0x69054114;
1428
    cpu->ctr = 0xd172172;
1429
    cpu->reset_sctlr = 0x00000078;
1430 1431 1432 1433 1434
}

static void pxa270c5_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1435 1436

    cpu->dtb_compatible = "marvell,xscale";
1437 1438 1439
    set_feature(&cpu->env, ARM_FEATURE_V5);
    set_feature(&cpu->env, ARM_FEATURE_XSCALE);
    set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
1440
    cpu->midr = 0x69054117;
1441
    cpu->ctr = 0xd172172;
1442
    cpu->reset_sctlr = 0x00000078;
1443 1444
}

1445
#ifdef CONFIG_USER_ONLY
1446 1447 1448
static void arm_any_initfn(Object *obj)
{
    ARMCPU *cpu = ARM_CPU(obj);
1449
    set_feature(&cpu->env, ARM_FEATURE_V8);
1450 1451 1452
    set_feature(&cpu->env, ARM_FEATURE_VFP4);
    set_feature(&cpu->env, ARM_FEATURE_NEON);
    set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
1453 1454 1455 1456
    set_feature(&cpu->env, ARM_FEATURE_V8_AES);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA1);
    set_feature(&cpu->env, ARM_FEATURE_V8_SHA256);
    set_feature(&cpu->env, ARM_FEATURE_V8_PMULL);
1457
    set_feature(&cpu->env, ARM_FEATURE_CRC);
1458
    cpu->midr = 0xffffffff;
1459
}
1460
#endif
1461

1462 1463
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */

1464 1465 1466
typedef struct ARMCPUInfo {
    const char *name;
    void (*initfn)(Object *obj);
1467
    void (*class_init)(ObjectClass *oc, void *data);
1468 1469 1470
} ARMCPUInfo;

static const ARMCPUInfo arm_cpus[] = {
1471
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
    { .name = "arm926",      .initfn = arm926_initfn },
    { .name = "arm946",      .initfn = arm946_initfn },
    { .name = "arm1026",     .initfn = arm1026_initfn },
    /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
     * older core than plain "arm1136". In particular this does not
     * have the v6K features.
     */
    { .name = "arm1136-r2",  .initfn = arm1136_r2_initfn },
    { .name = "arm1136",     .initfn = arm1136_initfn },
    { .name = "arm1176",     .initfn = arm1176_initfn },
    { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
1483 1484
    { .name = "cortex-m3",   .initfn = cortex_m3_initfn,
                             .class_init = arm_v7m_class_init },
1485 1486
    { .name = "cortex-m4",   .initfn = cortex_m4_initfn,
                             .class_init = arm_v7m_class_init },
1487
    { .name = "cortex-r5",   .initfn = cortex_r5_initfn },
1488
    { .name = "cortex-a7",   .initfn = cortex_a7_initfn },
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
    { .name = "cortex-a8",   .initfn = cortex_a8_initfn },
    { .name = "cortex-a9",   .initfn = cortex_a9_initfn },
    { .name = "cortex-a15",  .initfn = cortex_a15_initfn },
    { .name = "ti925t",      .initfn = ti925t_initfn },
    { .name = "sa1100",      .initfn = sa1100_initfn },
    { .name = "sa1110",      .initfn = sa1110_initfn },
    { .name = "pxa250",      .initfn = pxa250_initfn },
    { .name = "pxa255",      .initfn = pxa255_initfn },
    { .name = "pxa260",      .initfn = pxa260_initfn },
    { .name = "pxa261",      .initfn = pxa261_initfn },
    { .name = "pxa262",      .initfn = pxa262_initfn },
    /* "pxa270" is an alias for "pxa270-a0" */
    { .name = "pxa270",      .initfn = pxa270a0_initfn },
    { .name = "pxa270-a0",   .initfn = pxa270a0_initfn },
    { .name = "pxa270-a1",   .initfn = pxa270a1_initfn },
    { .name = "pxa270-b0",   .initfn = pxa270b0_initfn },
    { .name = "pxa270-b1",   .initfn = pxa270b1_initfn },
    { .name = "pxa270-c0",   .initfn = pxa270c0_initfn },
    { .name = "pxa270-c5",   .initfn = pxa270c5_initfn },
1508
#ifdef CONFIG_USER_ONLY
1509
    { .name = "any",         .initfn = arm_any_initfn },
1510
#endif
1511
#endif
1512
    { .name = NULL }
1513 1514
};

1515 1516
static Property arm_cpu_properties[] = {
    DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false),
1517
    DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0),
1518
    DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0),
1519 1520
    DEFINE_PROP_UINT64("mp-affinity", ARMCPU,
                        mp_affinity, ARM64_AFFINITY_INVALID),
1521 1522 1523
    DEFINE_PROP_END_OF_LIST()
};

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
#ifdef CONFIG_USER_ONLY
static int arm_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
                                    int mmu_idx)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    env->exception.vaddress = address;
    if (rw == 2) {
        cs->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        cs->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}
#endif

1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static gchar *arm_gdb_arch_name(CPUState *cs)
{
    ARMCPU *cpu = ARM_CPU(cs);
    CPUARMState *env = &cpu->env;

    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        return g_strdup("iwmmxt");
    }
    return g_strdup("arm");
}

1552 1553 1554 1555
static void arm_cpu_class_init(ObjectClass *oc, void *data)
{
    ARMCPUClass *acc = ARM_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(acc);
1556 1557 1558 1559
    DeviceClass *dc = DEVICE_CLASS(oc);

    acc->parent_realize = dc->realize;
    dc->realize = arm_cpu_realizefn;
1560
    dc->props = arm_cpu_properties;
1561 1562 1563

    acc->parent_reset = cc->reset;
    cc->reset = arm_cpu_reset;
1564 1565

    cc->class_by_name = arm_cpu_class_by_name;
1566
    cc->has_work = arm_cpu_has_work;
1567
    cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
1568
    cc->dump_state = arm_cpu_dump_state;
1569
    cc->set_pc = arm_cpu_set_pc;
1570 1571
    cc->gdb_read_register = arm_cpu_gdb_read_register;
    cc->gdb_write_register = arm_cpu_gdb_write_register;
1572 1573 1574
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = arm_cpu_handle_mmu_fault;
#else
1575
    cc->do_interrupt = arm_cpu_do_interrupt;
1576
    cc->do_unaligned_access = arm_cpu_do_unaligned_access;
1577
    cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug;
1578
    cc->asidx_from_attrs = arm_asidx_from_attrs;
1579
    cc->vmsd = &vmstate_arm_cpu;
1580
    cc->virtio_is_big_endian = arm_cpu_virtio_is_big_endian;
1581 1582
    cc->write_elf64_note = arm_cpu_write_elf64_note;
    cc->write_elf32_note = arm_cpu_write_elf32_note;
1583
#endif
1584
    cc->gdb_num_core_regs = 26;
1585
    cc->gdb_core_xml_file = "arm-core.xml";
1586
    cc->gdb_arch_name = arm_gdb_arch_name;
1587
    cc->gdb_stop_before_watchpoint = true;
1588
    cc->debug_excp_handler = arm_debug_excp_handler;
1589
    cc->debug_check_watchpoint = arm_debug_check_watchpoint;
1590 1591

    cc->disas_set_info = arm_disas_set_info;
1592 1593
}

1594 1595 1596 1597 1598 1599 1600
static void cpu_register(const ARMCPUInfo *info)
{
    TypeInfo type_info = {
        .parent = TYPE_ARM_CPU,
        .instance_size = sizeof(ARMCPU),
        .instance_init = info->initfn,
        .class_size = sizeof(ARMCPUClass),
1601
        .class_init = info->class_init,
1602 1603
    };

A
Andreas Färber 已提交
1604
    type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
1605
    type_register(&type_info);
A
Andreas Färber 已提交
1606
    g_free((void *)type_info.name);
1607 1608
}

1609 1610 1611 1612
static const TypeInfo arm_cpu_type_info = {
    .name = TYPE_ARM_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(ARMCPU),
1613
    .instance_init = arm_cpu_initfn,
1614
    .instance_post_init = arm_cpu_post_init,
1615
    .instance_finalize = arm_cpu_finalizefn,
1616
    .abstract = true,
1617 1618 1619 1620 1621 1622
    .class_size = sizeof(ARMCPUClass),
    .class_init = arm_cpu_class_init,
};

static void arm_cpu_register_types(void)
{
1623
    const ARMCPUInfo *info = arm_cpus;
1624

1625
    type_register_static(&arm_cpu_type_info);
1626 1627 1628 1629

    while (info->name) {
        cpu_register(info);
        info++;
1630
    }
1631 1632 1633
}

type_init(arm_cpu_register_types)