pxa2xx.c 69.0 KB
Newer Older
1 2 3 4 5 6
/*
 * Intel XScale PXA255/270 processor support.
 *
 * Copyright (c) 2006 Openedhand Ltd.
 * Written by Andrzej Zaborowski <balrog@zabor.org>
 *
M
Matthew Fernandez 已提交
7
 * This code is licensed under the GPL.
8 9
 */

10
#include "hw/sysbus.h"
P
Paolo Bonzini 已提交
11
#include "hw/arm/pxa.h"
12
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
13 14
#include "hw/char/serial.h"
#include "hw/i2c/i2c.h"
15
#include "hw/ssi.h"
16
#include "sysemu/char.h"
17
#include "sysemu/block-backend.h"
18
#include "sysemu/blockdev.h"
19 20

static struct {
A
Avi Kivity 已提交
21
    hwaddr io_base;
22 23 24 25 26 27 28 29 30 31 32 33 34 35
    int irqn;
} pxa255_serial[] = {
    { 0x40100000, PXA2XX_PIC_FFUART },
    { 0x40200000, PXA2XX_PIC_BTUART },
    { 0x40700000, PXA2XX_PIC_STUART },
    { 0x41600000, PXA25X_PIC_HWUART },
    { 0, 0 }
}, pxa270_serial[] = {
    { 0x40100000, PXA2XX_PIC_FFUART },
    { 0x40200000, PXA2XX_PIC_BTUART },
    { 0x40700000, PXA2XX_PIC_STUART },
    { 0, 0 }
};

B
bellard 已提交
36
typedef struct PXASSPDef {
A
Avi Kivity 已提交
37
    hwaddr io_base;
38
    int irqn;
B
bellard 已提交
39 40 41 42
} PXASSPDef;

#if 0
static PXASSPDef pxa250_ssp[] = {
43 44
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0, 0 }
B
bellard 已提交
45 46 47 48
};
#endif

static PXASSPDef pxa255_ssp[] = {
49 50 51
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41400000, PXA25X_PIC_NSSP },
    { 0, 0 }
B
bellard 已提交
52 53 54 55
};

#if 0
static PXASSPDef pxa26x_ssp[] = {
56 57 58 59
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41400000, PXA25X_PIC_NSSP },
    { 0x41500000, PXA26X_PIC_ASSP },
    { 0, 0 }
B
bellard 已提交
60 61 62 63
};
#endif

static PXASSPDef pxa27x_ssp[] = {
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41700000, PXA27X_PIC_SSP2 },
    { 0x41900000, PXA2XX_PIC_SSP3 },
    { 0, 0 }
};

#define PMCR	0x00	/* Power Manager Control register */
#define PSSR	0x04	/* Power Manager Sleep Status register */
#define PSPR	0x08	/* Power Manager Scratch-Pad register */
#define PWER	0x0c	/* Power Manager Wake-Up Enable register */
#define PRER	0x10	/* Power Manager Rising-Edge Detect Enable register */
#define PFER	0x14	/* Power Manager Falling-Edge Detect Enable register */
#define PEDR	0x18	/* Power Manager Edge-Detect Status register */
#define PCFR	0x1c	/* Power Manager General Configuration register */
#define PGSR0	0x20	/* Power Manager GPIO Sleep-State register 0 */
#define PGSR1	0x24	/* Power Manager GPIO Sleep-State register 1 */
#define PGSR2	0x28	/* Power Manager GPIO Sleep-State register 2 */
#define PGSR3	0x2c	/* Power Manager GPIO Sleep-State register 3 */
#define RCSR	0x30	/* Reset Controller Status register */
#define PSLR	0x34	/* Power Manager Sleep Configuration register */
#define PTSR	0x38	/* Power Manager Standby Configuration register */
#define PVCR	0x40	/* Power Manager Voltage Change Control register */
#define PUCR	0x4c	/* Power Manager USIM Card Control/Status register */
#define PKWR	0x50	/* Power Manager Keyboard Wake-Up Enable register */
#define PKSR	0x54	/* Power Manager Keyboard Level-Detect Status */
#define PCMD0	0x80	/* Power Manager I2C Command register File 0 */
#define PCMD31	0xfc	/* Power Manager I2C Command register File 31 */

A
Avi Kivity 已提交
92
static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
93
                               unsigned size)
94
{
P
Paul Brook 已提交
95
    PXA2xxState *s = (PXA2xxState *) opaque;
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110

    switch (addr) {
    case PMCR ... PCMD31:
        if (addr & 3)
            goto fail;

        return s->pm_regs[addr >> 2];
    default:
    fail:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
111
static void pxa2xx_pm_write(void *opaque, hwaddr addr,
112
                            uint64_t value, unsigned size)
113
{
P
Paul Brook 已提交
114
    PXA2xxState *s = (PXA2xxState *) opaque;
115 116 117

    switch (addr) {
    case PMCR:
118 119 120
        /* Clear the write-one-to-clear bits... */
        s->pm_regs[addr >> 2] &= ~(value & 0x2a);
        /* ...and set the plain r/w bits */
121
        s->pm_regs[addr >> 2] &= ~0x15;
122 123 124 125 126 127 128 129 130 131
        s->pm_regs[addr >> 2] |= value & 0x15;
        break;

    case PSSR:	/* Read-clean registers */
    case RCSR:
    case PKSR:
        s->pm_regs[addr >> 2] &= ~value;
        break;

    default:	/* Read-write registers */
B
Blue Swirl 已提交
132
        if (!(addr & 3)) {
133 134 135 136 137 138 139 140 141
            s->pm_regs[addr >> 2] = value;
            break;
        }

        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

142 143 144 145
static const MemoryRegionOps pxa2xx_pm_ops = {
    .read = pxa2xx_pm_read,
    .write = pxa2xx_pm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
146 147
};

J
Juan Quintela 已提交
148 149 150 151
static const VMStateDescription vmstate_pxa2xx_pm = {
    .name = "pxa2xx_pm",
    .version_id = 0,
    .minimum_version_id = 0,
152
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
153 154 155 156
        VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
        VMSTATE_END_OF_LIST()
    }
};
157

158 159 160 161 162
#define CCCR	0x00	/* Core Clock Configuration register */
#define CKEN	0x04	/* Clock Enable register */
#define OSCC	0x08	/* Oscillator Configuration register */
#define CCSR	0x0c	/* Core Clock Status register */

A
Avi Kivity 已提交
163
static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
164
                               unsigned size)
165
{
P
Paul Brook 已提交
166
    PXA2xxState *s = (PXA2xxState *) opaque;
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

    switch (addr) {
    case CCCR:
    case CKEN:
    case OSCC:
        return s->cm_regs[addr >> 2];

    case CCSR:
        return s->cm_regs[CCCR >> 2] | (3 << 28);

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
184
static void pxa2xx_cm_write(void *opaque, hwaddr addr,
185
                            uint64_t value, unsigned size)
186
{
P
Paul Brook 已提交
187
    PXA2xxState *s = (PXA2xxState *) opaque;
188 189 190 191 192 193 194 195

    switch (addr) {
    case CCCR:
    case CKEN:
        s->cm_regs[addr >> 2] = value;
        break;

    case OSCC:
196
        s->cm_regs[addr >> 2] &= ~0x6c;
197
        s->cm_regs[addr >> 2] |= value & 0x6e;
198 199
        if ((value >> 1) & 1)			/* OON */
            s->cm_regs[addr >> 2] |= 1 << 0;	/* Oscillator is now stable */
200 201 202 203 204 205 206 207
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

208 209 210 211
static const MemoryRegionOps pxa2xx_cm_ops = {
    .read = pxa2xx_cm_read,
    .write = pxa2xx_cm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
212 213
};

J
Juan Quintela 已提交
214 215 216 217
static const VMStateDescription vmstate_pxa2xx_cm = {
    .name = "pxa2xx_cm",
    .version_id = 0,
    .minimum_version_id = 0,
218
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
219 220 221 222 223 224
        VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
        VMSTATE_UINT32(clkcfg, PXA2xxState),
        VMSTATE_UINT32(pmnc, PXA2xxState),
        VMSTATE_END_OF_LIST()
    }
};
225

226
static uint64_t pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri)
227
{
228
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
229
    return s->clkcfg;
230
}
231

232 233
static void pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
                                uint64_t value)
234 235 236 237 238
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    s->clkcfg = value & 0xf;
    if (value & 2) {
        printf("%s: CPU frequency change attempt\n", __func__);
239 240 241
    }
}

242 243
static void pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
                                 uint64_t value)
244
{
245
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
246 247 248 249 250
    static const char *pwrmode[8] = {
        "Normal", "Idle", "Deep-idle", "Standby",
        "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
    };

251 252 253 254 255 256
    if (value & 8) {
        printf("%s: CPU voltage change attempt\n", __func__);
    }
    switch (value & 7) {
    case 0:
        /* Do nothing */
257 258
        break;

259 260
    case 1:
        /* Idle */
261
        if (!(s->cm_regs[CCCR >> 2] & (1U << 31))) { /* CPDIS */
262
            cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
263 264 265 266 267 268
            break;
        }
        /* Fall through.  */

    case 2:
        /* Deep-Idle */
269
        cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
270 271 272 273
        s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
        goto message;

    case 3:
274 275
        s->cpu->env.uncached_cpsr = ARM_CPU_MODE_SVC;
        s->cpu->env.daif = PSTATE_A | PSTATE_F | PSTATE_I;
276
        s->cpu->env.cp15.sctlr_ns = 0;
277
        s->cpu->env.cp15.c1_coproc = 0;
F
Fabian Aggeler 已提交
278
        s->cpu->env.cp15.ttbr0_el[1] = 0;
F
Fabian Aggeler 已提交
279
        s->cpu->env.cp15.dacr_ns = 0;
280 281 282 283 284 285 286 287 288 289 290
        s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
        s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */

        /*
         * The scratch-pad register is almost universally used
         * for storing the return address on suspend.  For the
         * lack of a resuming bootloader, perform a jump
         * directly to that address.
         */
        memset(s->cpu->env.regs, 0, 4 * 15);
        s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
291 292

#if 0
293 294 295 296
        buffer = 0xe59ff000; /* ldr     pc, [pc, #0] */
        cpu_physical_memory_write(0, &buffer, 4);
        buffer = s->pm_regs[PSPR >> 2];
        cpu_physical_memory_write(8, &buffer, 4);
297 298
#endif

299
        /* Suspend */
300
        cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
301

302
        goto message;
303 304

    default:
305 306 307
    message:
        printf("%s: machine entered %s mode\n", __func__,
               pwrmode[value & 7]);
308 309 310
    }
}

311
static uint64_t pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri)
312 313
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
314
    return s->pmnc;
315 316
}

317 318
static void pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
                                uint64_t value)
319 320 321 322 323
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    s->pmnc = value;
}

324
static uint64_t pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
325 326 327
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    if (s->pmnc & 1) {
328
        return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
329
    } else {
330
        return 0;
331 332 333 334
    }
}

static const ARMCPRegInfo pxa_cp_reginfo[] = {
335 336
    /* cp14 crm==1: perf registers */
    { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
337 338 339 340 341
      .access = PL1_RW,
      .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
    { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
342
    { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
343
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
344
    { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
345
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
346
    { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
347
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
348 349
    /* cp14 crm==2: performance count registers */
    { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
350
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
351
    { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
352 353 354 355 356
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
357 358 359 360 361 362 363 364
    /* cp14 crn==6: CLKCFG */
    { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
    /* cp14 crn==7: PWRMODE */
    { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
365 366 367 368 369 370 371 372
    REGINFO_SENTINEL
};

static void pxa2xx_setup_cp14(PXA2xxState *s)
{
    define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
}

373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
#define MDCNFG		0x00	/* SDRAM Configuration register */
#define MDREFR		0x04	/* SDRAM Refresh Control register */
#define MSC0		0x08	/* Static Memory Control register 0 */
#define MSC1		0x0c	/* Static Memory Control register 1 */
#define MSC2		0x10	/* Static Memory Control register 2 */
#define MECR		0x14	/* Expansion Memory Bus Config register */
#define SXCNFG		0x1c	/* Synchronous Static Memory Config register */
#define MCMEM0		0x28	/* PC Card Memory Socket 0 Timing register */
#define MCMEM1		0x2c	/* PC Card Memory Socket 1 Timing register */
#define MCATT0		0x30	/* PC Card Attribute Socket 0 register */
#define MCATT1		0x34	/* PC Card Attribute Socket 1 register */
#define MCIO0		0x38	/* PC Card I/O Socket 0 Timing register */
#define MCIO1		0x3c	/* PC Card I/O Socket 1 Timing register */
#define MDMRS		0x40	/* SDRAM Mode Register Set Config register */
#define BOOT_DEF	0x44	/* Boot-time Default Configuration register */
#define ARB_CNTL	0x48	/* Arbiter Control register */
#define BSCNTR0		0x4c	/* Memory Buffer Strength Control register 0 */
#define BSCNTR1		0x50	/* Memory Buffer Strength Control register 1 */
#define LCDBSCNTR	0x54	/* LCD Buffer Strength Control register */
#define MDMRSLP		0x58	/* Low Power SDRAM Mode Set Config register */
#define BSCNTR2		0x5c	/* Memory Buffer Strength Control register 2 */
#define BSCNTR3		0x60	/* Memory Buffer Strength Control register 3 */
#define SA1110		0x64	/* SA-1110 Memory Compatibility register */

A
Avi Kivity 已提交
397
static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
398
                               unsigned size)
399
{
P
Paul Brook 已提交
400
    PXA2xxState *s = (PXA2xxState *) opaque;
401 402 403 404 405 406 407 408 409 410 411 412 413

    switch (addr) {
    case MDCNFG ... SA1110:
        if ((addr & 3) == 0)
            return s->mm_regs[addr >> 2];

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
414
static void pxa2xx_mm_write(void *opaque, hwaddr addr,
415
                            uint64_t value, unsigned size)
416
{
P
Paul Brook 已提交
417
    PXA2xxState *s = (PXA2xxState *) opaque;
418 419 420 421 422 423 424 425 426 427 428 429 430 431

    switch (addr) {
    case MDCNFG ... SA1110:
        if ((addr & 3) == 0) {
            s->mm_regs[addr >> 2] = value;
            break;
        }

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

432 433 434 435
static const MemoryRegionOps pxa2xx_mm_ops = {
    .read = pxa2xx_mm_read,
    .write = pxa2xx_mm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
436 437
};

J
Juan Quintela 已提交
438 439 440 441
static const VMStateDescription vmstate_pxa2xx_mm = {
    .name = "pxa2xx_mm",
    .version_id = 0,
    .minimum_version_id = 0,
442
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
443 444 445 446
        VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
        VMSTATE_END_OF_LIST()
    }
};
447

448 449 450 451
#define TYPE_PXA2XX_SSP "pxa2xx-ssp"
#define PXA2XX_SSP(obj) \
    OBJECT_CHECK(PXA2xxSSPState, (obj), TYPE_PXA2XX_SSP)

452
/* Synchronous Serial Ports */
P
Paul Brook 已提交
453
typedef struct {
454 455 456 457
    /*< private >*/
    SysBusDevice parent_obj;
    /*< public >*/

458
    MemoryRegion iomem;
459 460
    qemu_irq irq;
    int enable;
P
Paul Brook 已提交
461
    SSIBus *bus;
462 463 464 465 466 467 468 469 470 471 472 473 474

    uint32_t sscr[2];
    uint32_t sspsp;
    uint32_t ssto;
    uint32_t ssitr;
    uint32_t sssr;
    uint8_t sstsa;
    uint8_t ssrsa;
    uint8_t ssacd;

    uint32_t rx_fifo[16];
    int rx_level;
    int rx_start;
P
Paul Brook 已提交
475
} PXA2xxSSPState;
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496

#define SSCR0	0x00	/* SSP Control register 0 */
#define SSCR1	0x04	/* SSP Control register 1 */
#define SSSR	0x08	/* SSP Status register */
#define SSITR	0x0c	/* SSP Interrupt Test register */
#define SSDR	0x10	/* SSP Data register */
#define SSTO	0x28	/* SSP Time-Out register */
#define SSPSP	0x2c	/* SSP Programmable Serial Protocol register */
#define SSTSA	0x30	/* SSP TX Time Slot Active register */
#define SSRSA	0x34	/* SSP RX Time Slot Active register */
#define SSTSS	0x38	/* SSP Time Slot Status register */
#define SSACD	0x3c	/* SSP Audio Clock Divider register */

/* Bitfields for above registers */
#define SSCR0_SPI(x)	(((x) & 0x30) == 0x00)
#define SSCR0_SSP(x)	(((x) & 0x30) == 0x10)
#define SSCR0_UWIRE(x)	(((x) & 0x30) == 0x20)
#define SSCR0_PSP(x)	(((x) & 0x30) == 0x30)
#define SSCR0_SSE	(1 << 7)
#define SSCR0_RIM	(1 << 22)
#define SSCR0_TIM	(1 << 23)
497
#define SSCR0_MOD       (1U << 31)
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
#define SSCR0_DSS(x)	(((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
#define SSCR1_RIE	(1 << 0)
#define SSCR1_TIE	(1 << 1)
#define SSCR1_LBM	(1 << 2)
#define SSCR1_MWDS	(1 << 5)
#define SSCR1_TFT(x)	((((x) >> 6) & 0xf) + 1)
#define SSCR1_RFT(x)	((((x) >> 10) & 0xf) + 1)
#define SSCR1_EFWR	(1 << 14)
#define SSCR1_PINTE	(1 << 18)
#define SSCR1_TINTE	(1 << 19)
#define SSCR1_RSRE	(1 << 20)
#define SSCR1_TSRE	(1 << 21)
#define SSCR1_EBCEI	(1 << 29)
#define SSITR_INT	(7 << 5)
#define SSSR_TNF	(1 << 2)
#define SSSR_RNE	(1 << 3)
#define SSSR_TFS	(1 << 5)
#define SSSR_RFS	(1 << 6)
#define SSSR_ROR	(1 << 7)
#define SSSR_PINT	(1 << 18)
#define SSSR_TINT	(1 << 19)
#define SSSR_EOC	(1 << 20)
#define SSSR_TUR	(1 << 21)
#define SSSR_BCE	(1 << 23)
#define SSSR_RW		0x00bc0080

P
Paul Brook 已提交
524
static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
{
    int level = 0;

    level |= s->ssitr & SSITR_INT;
    level |= (s->sssr & SSSR_BCE)  &&  (s->sscr[1] & SSCR1_EBCEI);
    level |= (s->sssr & SSSR_TUR)  && !(s->sscr[0] & SSCR0_TIM);
    level |= (s->sssr & SSSR_EOC)  &&  (s->sssr & (SSSR_TINT | SSSR_PINT));
    level |= (s->sssr & SSSR_TINT) &&  (s->sscr[1] & SSCR1_TINTE);
    level |= (s->sssr & SSSR_PINT) &&  (s->sscr[1] & SSCR1_PINTE);
    level |= (s->sssr & SSSR_ROR)  && !(s->sscr[0] & SSCR0_RIM);
    level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
    level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
    qemu_set_irq(s->irq, !!level);
}

P
Paul Brook 已提交
540
static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
541 542 543
{
    s->sssr &= ~(0xf << 12);	/* Clear RFL */
    s->sssr &= ~(0xf << 8);	/* Clear TFL */
B
Blue Swirl 已提交
544
    s->sssr &= ~SSSR_TFS;
545 546 547 548 549 550 551 552 553 554 555
    s->sssr &= ~SSSR_TNF;
    if (s->enable) {
        s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
        if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
            s->sssr |= SSSR_RFS;
        else
            s->sssr &= ~SSSR_RFS;
        if (s->rx_level)
            s->sssr |= SSSR_RNE;
        else
            s->sssr &= ~SSSR_RNE;
B
Blue Swirl 已提交
556 557 558
        /* TX FIFO is never filled, so it is always in underrun
           condition if SSP is enabled */
        s->sssr |= SSSR_TFS;
559 560 561 562 563 564
        s->sssr |= SSSR_TNF;
    }

    pxa2xx_ssp_int_update(s);
}

A
Avi Kivity 已提交
565
static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
566
                                unsigned size)
567
{
P
Paul Brook 已提交
568
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
    uint32_t retval;

    switch (addr) {
    case SSCR0:
        return s->sscr[0];
    case SSCR1:
        return s->sscr[1];
    case SSPSP:
        return s->sspsp;
    case SSTO:
        return s->ssto;
    case SSITR:
        return s->ssitr;
    case SSSR:
        return s->sssr | s->ssitr;
    case SSDR:
        if (!s->enable)
            return 0xffffffff;
        if (s->rx_level < 1) {
            printf("%s: SSP Rx Underrun\n", __FUNCTION__);
            return 0xffffffff;
        }
        s->rx_level --;
        retval = s->rx_fifo[s->rx_start ++];
        s->rx_start &= 0xf;
        pxa2xx_ssp_fifo_update(s);
        return retval;
    case SSTSA:
        return s->sstsa;
    case SSRSA:
        return s->ssrsa;
    case SSTSS:
        return 0;
    case SSACD:
        return s->ssacd;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
611
static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
612
                             uint64_t value64, unsigned size)
613
{
P
Paul Brook 已提交
614
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
615
    uint32_t value = value64;
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672

    switch (addr) {
    case SSCR0:
        s->sscr[0] = value & 0xc7ffffff;
        s->enable = value & SSCR0_SSE;
        if (value & SSCR0_MOD)
            printf("%s: Attempt to use network mode\n", __FUNCTION__);
        if (s->enable && SSCR0_DSS(value) < 4)
            printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
                            SSCR0_DSS(value));
        if (!(value & SSCR0_SSE)) {
            s->sssr = 0;
            s->ssitr = 0;
            s->rx_level = 0;
        }
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSCR1:
        s->sscr[1] = value;
        if (value & (SSCR1_LBM | SSCR1_EFWR))
            printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSPSP:
        s->sspsp = value;
        break;

    case SSTO:
        s->ssto = value;
        break;

    case SSITR:
        s->ssitr = value & SSITR_INT;
        pxa2xx_ssp_int_update(s);
        break;

    case SSSR:
        s->sssr &= ~(value & SSSR_RW);
        pxa2xx_ssp_int_update(s);
        break;

    case SSDR:
        if (SSCR0_UWIRE(s->sscr[0])) {
            if (s->sscr[1] & SSCR1_MWDS)
                value &= 0xffff;
            else
                value &= 0xff;
        } else
            /* Note how 32bits overflow does no harm here */
            value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;

        /* Data goes from here to the Tx FIFO and is shifted out from
         * there directly to the slave, no need to buffer it.
         */
        if (s->enable) {
P
Paul Brook 已提交
673 674
            uint32_t readval;
            readval = ssi_transfer(s->bus, value);
675
            if (s->rx_level < 0x10) {
P
Paul Brook 已提交
676 677
                s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
            } else {
678
                s->sssr |= SSSR_ROR;
P
Paul Brook 已提交
679
            }
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
        }
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSTSA:
        s->sstsa = value;
        break;

    case SSRSA:
        s->ssrsa = value;
        break;

    case SSACD:
        s->ssacd = value;
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

702 703 704 705
static const MemoryRegionOps pxa2xx_ssp_ops = {
    .read = pxa2xx_ssp_read,
    .write = pxa2xx_ssp_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
706 707
};

708 709
static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
{
P
Paul Brook 已提交
710
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
    int i;

    qemu_put_be32(f, s->enable);

    qemu_put_be32s(f, &s->sscr[0]);
    qemu_put_be32s(f, &s->sscr[1]);
    qemu_put_be32s(f, &s->sspsp);
    qemu_put_be32s(f, &s->ssto);
    qemu_put_be32s(f, &s->ssitr);
    qemu_put_be32s(f, &s->sssr);
    qemu_put_8s(f, &s->sstsa);
    qemu_put_8s(f, &s->ssrsa);
    qemu_put_8s(f, &s->ssacd);

    qemu_put_byte(f, s->rx_level);
    for (i = 0; i < s->rx_level; i ++)
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
}

static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
{
P
Paul Brook 已提交
732
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
733
    int i, v;
734 735 736 737 738 739 740 741 742 743 744 745 746

    s->enable = qemu_get_be32(f);

    qemu_get_be32s(f, &s->sscr[0]);
    qemu_get_be32s(f, &s->sscr[1]);
    qemu_get_be32s(f, &s->sspsp);
    qemu_get_be32s(f, &s->ssto);
    qemu_get_be32s(f, &s->ssitr);
    qemu_get_be32s(f, &s->sssr);
    qemu_get_8s(f, &s->sstsa);
    qemu_get_8s(f, &s->ssrsa);
    qemu_get_8s(f, &s->ssacd);

747 748 749 750 751
    v = qemu_get_byte(f);
    if (v < 0 || v > ARRAY_SIZE(s->rx_fifo)) {
        return -EINVAL;
    }
    s->rx_level = v;
752 753 754 755 756 757 758
    s->rx_start = 0;
    for (i = 0; i < s->rx_level; i ++)
        s->rx_fifo[i] = qemu_get_byte(f);

    return 0;
}

759
static int pxa2xx_ssp_init(SysBusDevice *sbd)
P
Paul Brook 已提交
760
{
761 762
    DeviceState *dev = DEVICE(sbd);
    PXA2xxSSPState *s = PXA2XX_SSP(dev);
P
Paul Brook 已提交
763

764
    sysbus_init_irq(sbd, &s->irq);
P
Paul Brook 已提交
765

766 767
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s,
                          "pxa2xx-ssp", 0x1000);
768 769
    sysbus_init_mmio(sbd, &s->iomem);
    register_savevm(dev, "pxa2xx_ssp", -1, 0,
P
Paul Brook 已提交
770 771
                    pxa2xx_ssp_save, pxa2xx_ssp_load, s);

772
    s->bus = ssi_create_bus(dev, "ssi");
773
    return 0;
P
Paul Brook 已提交
774 775
}

776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
/* Real-Time Clock */
#define RCNR		0x00	/* RTC Counter register */
#define RTAR		0x04	/* RTC Alarm register */
#define RTSR		0x08	/* RTC Status register */
#define RTTR		0x0c	/* RTC Timer Trim register */
#define RDCR		0x10	/* RTC Day Counter register */
#define RYCR		0x14	/* RTC Year Counter register */
#define RDAR1		0x18	/* RTC Wristwatch Day Alarm register 1 */
#define RYAR1		0x1c	/* RTC Wristwatch Year Alarm register 1 */
#define RDAR2		0x20	/* RTC Wristwatch Day Alarm register 2 */
#define RYAR2		0x24	/* RTC Wristwatch Year Alarm register 2 */
#define SWCR		0x28	/* RTC Stopwatch Counter register */
#define SWAR1		0x2c	/* RTC Stopwatch Alarm register 1 */
#define SWAR2		0x30	/* RTC Stopwatch Alarm register 2 */
#define RTCPICR		0x34	/* RTC Periodic Interrupt Counter register */
#define PIAR		0x38	/* RTC Periodic Interrupt Alarm register */

793 794 795 796
#define TYPE_PXA2XX_RTC "pxa2xx_rtc"
#define PXA2XX_RTC(obj) \
    OBJECT_CHECK(PXA2xxRTCState, (obj), TYPE_PXA2XX_RTC)

797
typedef struct {
798 799 800 801
    /*< private >*/
    SysBusDevice parent_obj;
    /*< public >*/

802
    MemoryRegion iomem;
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
    uint32_t rttr;
    uint32_t rtsr;
    uint32_t rtar;
    uint32_t rdar1;
    uint32_t rdar2;
    uint32_t ryar1;
    uint32_t ryar2;
    uint32_t swar1;
    uint32_t swar2;
    uint32_t piar;
    uint32_t last_rcnr;
    uint32_t last_rdcr;
    uint32_t last_rycr;
    uint32_t last_swcr;
    uint32_t last_rtcpicr;
    int64_t last_hz;
    int64_t last_sw;
    int64_t last_pi;
    QEMUTimer *rtc_hz;
    QEMUTimer *rtc_rdal1;
    QEMUTimer *rtc_rdal2;
    QEMUTimer *rtc_swal1;
    QEMUTimer *rtc_swal2;
    QEMUTimer *rtc_pi;
    qemu_irq rtc_irq;
} PXA2xxRTCState;

static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
831
{
832
    qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
833 834
}

835
static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
836
{
837
    int64_t rt = qemu_clock_get_ms(rtc_clock);
838 839 840 841 842 843 844
    s->last_rcnr += ((rt - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
    s->last_rdcr += ((rt - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
    s->last_hz = rt;
}

845
static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
846
{
847
    int64_t rt = qemu_clock_get_ms(rtc_clock);
848 849 850 851 852
    if (s->rtsr & (1 << 12))
        s->last_swcr += (rt - s->last_sw) / 10;
    s->last_sw = rt;
}

853
static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
854
{
855
    int64_t rt = qemu_clock_get_ms(rtc_clock);
856 857 858 859 860
    if (s->rtsr & (1 << 15))
        s->last_swcr += rt - s->last_pi;
    s->last_pi = rt;
}

861
static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
862 863 864
                uint32_t rtsr)
{
    if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
865
        timer_mod(s->rtc_hz, s->last_hz +
866 867 868
                (((s->rtar - s->last_rcnr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15));
    else
869
        timer_del(s->rtc_hz);
870 871

    if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
872
        timer_mod(s->rtc_rdal1, s->last_hz +
873 874 875
                (((s->rdar1 - s->last_rdcr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
    else
876
        timer_del(s->rtc_rdal1);
877 878

    if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
879
        timer_mod(s->rtc_rdal2, s->last_hz +
880 881 882
                (((s->rdar2 - s->last_rdcr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
    else
883
        timer_del(s->rtc_rdal2);
884 885

    if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
886
        timer_mod(s->rtc_swal1, s->last_sw +
887 888
                        (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
    else
889
        timer_del(s->rtc_swal1);
890 891

    if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
892
        timer_mod(s->rtc_swal2, s->last_sw +
893 894
                        (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
    else
895
        timer_del(s->rtc_swal2);
896 897

    if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
898
        timer_mod(s->rtc_pi, s->last_pi +
899 900
                        (s->piar & 0xffff) - s->last_rtcpicr);
    else
901
        timer_del(s->rtc_pi);
902 903 904 905
}

static inline void pxa2xx_rtc_hz_tick(void *opaque)
{
906
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
907 908 909 910 911 912 913
    s->rtsr |= (1 << 0);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
{
914
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
915 916 917 918 919 920 921
    s->rtsr |= (1 << 4);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
{
922
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
923 924 925 926 927 928 929
    s->rtsr |= (1 << 6);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_swal1_tick(void *opaque)
{
930
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
931 932 933 934 935 936 937
    s->rtsr |= (1 << 8);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_swal2_tick(void *opaque)
{
938
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
939 940 941 942 943 944 945
    s->rtsr |= (1 << 10);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_pi_tick(void *opaque)
{
946
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
947 948 949 950 951 952 953
    s->rtsr |= (1 << 13);
    pxa2xx_rtc_piupdate(s);
    s->last_rtcpicr = 0;
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

A
Avi Kivity 已提交
954
static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
955
                                unsigned size)
956
{
957
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980

    switch (addr) {
    case RTTR:
        return s->rttr;
    case RTSR:
        return s->rtsr;
    case RTAR:
        return s->rtar;
    case RDAR1:
        return s->rdar1;
    case RDAR2:
        return s->rdar2;
    case RYAR1:
        return s->ryar1;
    case RYAR2:
        return s->ryar2;
    case SWAR1:
        return s->swar1;
    case SWAR2:
        return s->swar2;
    case PIAR:
        return s->piar;
    case RCNR:
981 982 983
        return s->last_rcnr +
            ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
984
    case RDCR:
985 986 987
        return s->last_rdcr +
            ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
988 989 990 991
    case RYCR:
        return s->last_rycr;
    case SWCR:
        if (s->rtsr & (1 << 12))
992 993
            return s->last_swcr +
                (qemu_clock_get_ms(rtc_clock) - s->last_sw) / 10;
994 995 996 997 998 999 1000 1001 1002
        else
            return s->last_swcr;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1003
static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
1004
                             uint64_t value64, unsigned size)
1005
{
1006
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1007
    uint32_t value = value64;
1008 1009 1010

    switch (addr) {
    case RTTR:
1011
        if (!(s->rttr & (1U << 31))) {
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
            pxa2xx_rtc_hzupdate(s);
            s->rttr = value;
            pxa2xx_rtc_alarm_update(s, s->rtsr);
        }
        break;

    case RTSR:
        if ((s->rtsr ^ value) & (1 << 15))
            pxa2xx_rtc_piupdate(s);

        if ((s->rtsr ^ value) & (1 << 12))
            pxa2xx_rtc_swupdate(s);

        if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
            pxa2xx_rtc_alarm_update(s, value);

        s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
        pxa2xx_rtc_int_update(s);
        break;

    case RTAR:
        s->rtar = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDAR1:
        s->rdar1 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDAR2:
        s->rdar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYAR1:
        s->ryar1 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYAR2:
        s->ryar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case SWAR1:
        pxa2xx_rtc_swupdate(s);
        s->swar1 = value;
        s->last_swcr = 0;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case SWAR2:
        s->swar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case PIAR:
        s->piar = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RCNR:
        pxa2xx_rtc_hzupdate(s);
        s->last_rcnr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDCR:
        pxa2xx_rtc_hzupdate(s);
        s->last_rdcr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYCR:
        s->last_rycr = value;
        break;

    case SWCR:
        pxa2xx_rtc_swupdate(s);
        s->last_swcr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RTCPICR:
        pxa2xx_rtc_piupdate(s);
        s->last_rtcpicr = value & 0xffff;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1107 1108 1109 1110
static const MemoryRegionOps pxa2xx_rtc_ops = {
    .read = pxa2xx_rtc_read,
    .write = pxa2xx_rtc_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1111 1112
};

1113
static int pxa2xx_rtc_init(SysBusDevice *dev)
1114
{
1115
    PXA2xxRTCState *s = PXA2XX_RTC(dev);
1116
    struct tm tm;
1117 1118 1119 1120 1121
    int wom;

    s->rttr = 0x7fff;
    s->rtsr = 0;

1122 1123 1124
    qemu_get_timedate(&tm, 0);
    wom = ((tm.tm_mday - 1) / 7) + 1;

A
aurel32 已提交
1125
    s->last_rcnr = (uint32_t) mktimegm(&tm);
1126 1127 1128 1129 1130 1131
    s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
            (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
    s->last_rycr = ((tm.tm_year + 1900) << 9) |
            ((tm.tm_mon + 1) << 5) | tm.tm_mday;
    s->last_swcr = (tm.tm_hour << 19) |
            (tm.tm_min << 13) | (tm.tm_sec << 7);
1132
    s->last_rtcpicr = 0;
1133 1134 1135 1136 1137 1138 1139 1140
    s->last_hz = s->last_sw = s->last_pi = qemu_clock_get_ms(rtc_clock);

    s->rtc_hz    = timer_new_ms(rtc_clock, pxa2xx_rtc_hz_tick,    s);
    s->rtc_rdal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
    s->rtc_rdal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
    s->rtc_swal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
    s->rtc_swal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
    s->rtc_pi    = timer_new_ms(rtc_clock, pxa2xx_rtc_pi_tick,    s);
1141

1142 1143
    sysbus_init_irq(dev, &s->rtc_irq);

1144 1145
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_rtc_ops, s,
                          "pxa2xx-rtc", 0x10000);
1146
    sysbus_init_mmio(dev, &s->iomem);
1147 1148

    return 0;
1149 1150
}

1151
static void pxa2xx_rtc_pre_save(void *opaque)
1152
{
1153
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1154

1155 1156 1157
    pxa2xx_rtc_hzupdate(s);
    pxa2xx_rtc_piupdate(s);
    pxa2xx_rtc_swupdate(s);
1158
}
1159

1160
static int pxa2xx_rtc_post_load(void *opaque, int version_id)
1161
{
1162
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1163 1164 1165 1166 1167

    pxa2xx_rtc_alarm_update(s, s->rtsr);

    return 0;
}
1168

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
    .name = "pxa2xx_rtc",
    .version_id = 0,
    .minimum_version_id = 0,
    .pre_save = pxa2xx_rtc_pre_save,
    .post_load = pxa2xx_rtc_post_load,
    .fields = (VMStateField[]) {
        VMSTATE_UINT32(rttr, PXA2xxRTCState),
        VMSTATE_UINT32(rtsr, PXA2xxRTCState),
        VMSTATE_UINT32(rtar, PXA2xxRTCState),
        VMSTATE_UINT32(rdar1, PXA2xxRTCState),
        VMSTATE_UINT32(rdar2, PXA2xxRTCState),
        VMSTATE_UINT32(ryar1, PXA2xxRTCState),
        VMSTATE_UINT32(ryar2, PXA2xxRTCState),
        VMSTATE_UINT32(swar1, PXA2xxRTCState),
        VMSTATE_UINT32(swar2, PXA2xxRTCState),
        VMSTATE_UINT32(piar, PXA2xxRTCState),
        VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
        VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
        VMSTATE_INT64(last_hz, PXA2xxRTCState),
        VMSTATE_INT64(last_sw, PXA2xxRTCState),
        VMSTATE_INT64(last_pi, PXA2xxRTCState),
        VMSTATE_END_OF_LIST(),
    },
};

1198 1199
static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
{
1200
    DeviceClass *dc = DEVICE_CLASS(klass);
1201 1202 1203
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = pxa2xx_rtc_init;
1204 1205
    dc->desc = "PXA2xx RTC Controller";
    dc->vmsd = &vmstate_pxa2xx_rtc_regs;
1206 1207
}

1208
static const TypeInfo pxa2xx_rtc_sysbus_info = {
1209
    .name          = TYPE_PXA2XX_RTC,
1210 1211 1212
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxRTCState),
    .class_init    = pxa2xx_rtc_sysbus_class_init,
1213 1214
};

1215
/* I2C Interface */
A
Andreas Färber 已提交
1216 1217 1218 1219 1220 1221 1222 1223

#define TYPE_PXA2XX_I2C_SLAVE "pxa2xx-i2c-slave"
#define PXA2XX_I2C_SLAVE(obj) \
    OBJECT_CHECK(PXA2xxI2CSlaveState, (obj), TYPE_PXA2XX_I2C_SLAVE)

typedef struct PXA2xxI2CSlaveState {
    I2CSlave parent_obj;

P
Paul Brook 已提交
1224 1225 1226
    PXA2xxI2CState *host;
} PXA2xxI2CSlaveState;

1227 1228 1229 1230
#define TYPE_PXA2XX_I2C "pxa2xx_i2c"
#define PXA2XX_I2C(obj) \
    OBJECT_CHECK(PXA2xxI2CState, (obj), TYPE_PXA2XX_I2C)

P
Paul Brook 已提交
1231
struct PXA2xxI2CState {
1232 1233 1234 1235
    /*< private >*/
    SysBusDevice parent_obj;
    /*< public >*/

1236
    MemoryRegion iomem;
P
Paul Brook 已提交
1237
    PXA2xxI2CSlaveState *slave;
A
Andreas Färber 已提交
1238
    I2CBus *bus;
1239
    qemu_irq irq;
1240 1241
    uint32_t offset;
    uint32_t region_size;
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254

    uint16_t control;
    uint16_t status;
    uint8_t ibmr;
    uint8_t data;
};

#define IBMR	0x80	/* I2C Bus Monitor register */
#define IDBR	0x88	/* I2C Data Buffer register */
#define ICR	0x90	/* I2C Control register */
#define ISR	0x98	/* I2C Status register */
#define ISAR	0xa0	/* I2C Slave Address register */

P
Paul Brook 已提交
1255
static void pxa2xx_i2c_update(PXA2xxI2CState *s)
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
{
    uint16_t level = 0;
    level |= s->status & s->control & (1 << 10);		/* BED */
    level |= (s->status & (1 << 7)) && (s->control & (1 << 9));	/* IRF */
    level |= (s->status & (1 << 6)) && (s->control & (1 << 8));	/* ITE */
    level |= s->status & (1 << 9);				/* SAD */
    qemu_set_irq(s->irq, !!level);
}

/* These are only stubs now.  */
1266
static void pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
1267
{
A
Andreas Färber 已提交
1268
    PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
P
Paul Brook 已提交
1269
    PXA2xxI2CState *s = slave->host;
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289

    switch (event) {
    case I2C_START_SEND:
        s->status |= (1 << 9);				/* set SAD */
        s->status &= ~(1 << 0);				/* clear RWM */
        break;
    case I2C_START_RECV:
        s->status |= (1 << 9);				/* set SAD */
        s->status |= 1 << 0;				/* set RWM */
        break;
    case I2C_FINISH:
        s->status |= (1 << 4);				/* set SSD */
        break;
    case I2C_NACK:
        s->status |= 1 << 1;				/* set ACKNAK */
        break;
    }
    pxa2xx_i2c_update(s);
}

1290
static int pxa2xx_i2c_rx(I2CSlave *i2c)
1291
{
A
Andreas Färber 已提交
1292
    PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
P
Paul Brook 已提交
1293
    PXA2xxI2CState *s = slave->host;
A
Andreas Färber 已提交
1294 1295

    if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
1296
        return 0;
A
Andreas Färber 已提交
1297
    }
1298 1299 1300 1301 1302 1303 1304 1305 1306

    if (s->status & (1 << 0)) {			/* RWM */
        s->status |= 1 << 6;			/* set ITE */
    }
    pxa2xx_i2c_update(s);

    return s->data;
}

1307
static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
1308
{
A
Andreas Färber 已提交
1309
    PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
P
Paul Brook 已提交
1310
    PXA2xxI2CState *s = slave->host;
A
Andreas Färber 已提交
1311 1312

    if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
1313
        return 1;
A
Andreas Färber 已提交
1314
    }
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324

    if (!(s->status & (1 << 0))) {		/* RWM */
        s->status |= 1 << 7;			/* set IRF */
        s->data = data;
    }
    pxa2xx_i2c_update(s);

    return 1;
}

A
Avi Kivity 已提交
1325
static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
1326
                                unsigned size)
1327
{
P
Paul Brook 已提交
1328
    PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
A
Andreas Färber 已提交
1329
    I2CSlave *slave;
1330

1331
    addr -= s->offset;
1332 1333 1334 1335 1336 1337
    switch (addr) {
    case ICR:
        return s->control;
    case ISR:
        return s->status | (i2c_bus_busy(s->bus) << 2);
    case ISAR:
A
Andreas Färber 已提交
1338 1339
        slave = I2C_SLAVE(s->slave);
        return slave->address;
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
    case IDBR:
        return s->data;
    case IBMR:
        if (s->status & (1 << 2))
            s->ibmr ^= 3;	/* Fake SCL and SDA pin changes */
        else
            s->ibmr = 0;
        return s->ibmr;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1355
static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
1356
                             uint64_t value64, unsigned size)
1357
{
P
Paul Brook 已提交
1358
    PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
1359
    uint32_t value = value64;
1360 1361
    int ack;

1362
    addr -= s->offset;
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
    switch (addr) {
    case ICR:
        s->control = value & 0xfff7;
        if ((value & (1 << 3)) && (value & (1 << 6))) {	/* TB and IUE */
            /* TODO: slave mode */
            if (value & (1 << 0)) {			/* START condition */
                if (s->data & 1)
                    s->status |= 1 << 0;		/* set RWM */
                else
                    s->status &= ~(1 << 0);		/* clear RWM */
                ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
            } else {
                if (s->status & (1 << 0)) {		/* RWM */
                    s->data = i2c_recv(s->bus);
                    if (value & (1 << 2))		/* ACKNAK */
                        i2c_nack(s->bus);
                    ack = 1;
                } else
                    ack = !i2c_send(s->bus, s->data);
            }

            if (value & (1 << 1))			/* STOP condition */
                i2c_end_transfer(s->bus);

            if (ack) {
                if (value & (1 << 0))			/* START condition */
                    s->status |= 1 << 6;		/* set ITE */
                else
                    if (s->status & (1 << 0))		/* RWM */
                        s->status |= 1 << 7;		/* set IRF */
                    else
                        s->status |= 1 << 6;		/* set ITE */
                s->status &= ~(1 << 1);			/* clear ACKNAK */
            } else {
                s->status |= 1 << 6;			/* set ITE */
                s->status |= 1 << 10;			/* set BED */
                s->status |= 1 << 1;			/* set ACKNAK */
            }
        }
        if (!(value & (1 << 3)) && (value & (1 << 6)))	/* !TB and IUE */
            if (value & (1 << 4))			/* MA */
                i2c_end_transfer(s->bus);
        pxa2xx_i2c_update(s);
        break;

    case ISR:
        s->status &= ~(value & 0x07f0);
        pxa2xx_i2c_update(s);
        break;

    case ISAR:
A
Andreas Färber 已提交
1414
        i2c_set_slave_address(I2C_SLAVE(s->slave), value & 0x7f);
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
        break;

    case IDBR:
        s->data = value & 0xff;
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1426 1427 1428 1429
static const MemoryRegionOps pxa2xx_i2c_ops = {
    .read = pxa2xx_i2c_read,
    .write = pxa2xx_i2c_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1430 1431
};

J
Juan Quintela 已提交
1432 1433 1434 1435
static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
    .name = "pxa2xx_i2c_slave",
    .version_id = 1,
    .minimum_version_id = 1,
1436
    .fields = (VMStateField[]) {
A
Andreas Färber 已提交
1437
        VMSTATE_I2C_SLAVE(parent_obj, PXA2xxI2CSlaveState),
J
Juan Quintela 已提交
1438 1439 1440
        VMSTATE_END_OF_LIST()
    }
};
1441

J
Juan Quintela 已提交
1442 1443 1444 1445
static const VMStateDescription vmstate_pxa2xx_i2c = {
    .name = "pxa2xx_i2c",
    .version_id = 1,
    .minimum_version_id = 1,
1446
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
1447 1448 1449 1450 1451
        VMSTATE_UINT16(control, PXA2xxI2CState),
        VMSTATE_UINT16(status, PXA2xxI2CState),
        VMSTATE_UINT8(ibmr, PXA2xxI2CState),
        VMSTATE_UINT8(data, PXA2xxI2CState),
        VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
1452
                               vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState),
J
Juan Quintela 已提交
1453 1454 1455
        VMSTATE_END_OF_LIST()
    }
};
1456

1457
static int pxa2xx_i2c_slave_init(I2CSlave *i2c)
P
Paul Brook 已提交
1458 1459
{
    /* Nothing to do.  */
1460
    return 0;
P
Paul Brook 已提交
1461 1462
}

1463
static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
1464 1465 1466 1467 1468 1469 1470 1471 1472
{
    I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);

    k->init = pxa2xx_i2c_slave_init;
    k->event = pxa2xx_i2c_event;
    k->recv = pxa2xx_i2c_rx;
    k->send = pxa2xx_i2c_tx;
}

1473
static const TypeInfo pxa2xx_i2c_slave_info = {
A
Andreas Färber 已提交
1474
    .name          = TYPE_PXA2XX_I2C_SLAVE,
1475 1476 1477
    .parent        = TYPE_I2C_SLAVE,
    .instance_size = sizeof(PXA2xxI2CSlaveState),
    .class_init    = pxa2xx_i2c_slave_class_init,
P
Paul Brook 已提交
1478 1479
};

A
Avi Kivity 已提交
1480
PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
1481
                qemu_irq irq, uint32_t region_size)
1482
{
P
Paul Brook 已提交
1483
    DeviceState *dev;
1484 1485
    SysBusDevice *i2c_dev;
    PXA2xxI2CState *s;
A
Andreas Färber 已提交
1486
    I2CBus *i2cbus;
1487

1488 1489 1490 1491
    dev = qdev_create(NULL, TYPE_PXA2XX_I2C);
    qdev_prop_set_uint32(dev, "size", region_size + 1);
    qdev_prop_set_uint32(dev, "offset", base & region_size);
    qdev_init_nofail(dev);
1492

1493
    i2c_dev = SYS_BUS_DEVICE(dev);
1494 1495
    sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
    sysbus_connect_irq(i2c_dev, 0, irq);
P
Paul Brook 已提交
1496

1497
    s = PXA2XX_I2C(i2c_dev);
P
pbrook 已提交
1498
    /* FIXME: Should the slave device really be on a separate bus?  */
1499
    i2cbus = i2c_init_bus(dev, "dummy");
A
Andreas Färber 已提交
1500 1501
    dev = i2c_create_slave(i2cbus, TYPE_PXA2XX_I2C_SLAVE, 0);
    s->slave = PXA2XX_I2C_SLAVE(dev);
P
Paul Brook 已提交
1502
    s->slave->host = s;
1503

1504 1505 1506
    return s;
}

1507
static int pxa2xx_i2c_initfn(SysBusDevice *sbd)
1508
{
1509 1510
    DeviceState *dev = DEVICE(sbd);
    PXA2xxI2CState *s = PXA2XX_I2C(dev);
1511

1512
    s->bus = i2c_init_bus(dev, "i2c");
1513

1514 1515
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_i2c_ops, s,
                          "pxa2xx-i2c", s->region_size);
1516 1517
    sysbus_init_mmio(sbd, &s->iomem);
    sysbus_init_irq(sbd, &s->irq);
1518

1519
    return 0;
1520 1521
}

A
Andreas Färber 已提交
1522
I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
1523 1524 1525 1526
{
    return s->bus;
}

1527 1528 1529 1530 1531 1532 1533 1534
static Property pxa2xx_i2c_properties[] = {
    DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
    DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
    DEFINE_PROP_END_OF_LIST(),
};

static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
{
1535
    DeviceClass *dc = DEVICE_CLASS(klass);
1536 1537 1538
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = pxa2xx_i2c_initfn;
1539 1540 1541
    dc->desc = "PXA2xx I2C Bus Controller";
    dc->vmsd = &vmstate_pxa2xx_i2c;
    dc->props = pxa2xx_i2c_properties;
1542 1543
}

1544
static const TypeInfo pxa2xx_i2c_info = {
1545
    .name          = TYPE_PXA2XX_I2C,
1546 1547 1548
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxI2CState),
    .class_init    = pxa2xx_i2c_class_init,
1549 1550
};

1551
/* PXA Inter-IC Sound Controller */
P
Paul Brook 已提交
1552
static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
{
    i2s->rx_len = 0;
    i2s->tx_len = 0;
    i2s->fifo_len = 0;
    i2s->clk = 0x1a;
    i2s->control[0] = 0x00;
    i2s->control[1] = 0x00;
    i2s->status = 0x00;
    i2s->mask = 0x00;
}

#define SACR_TFTH(val)	((val >> 8) & 0xf)
#define SACR_RFTH(val)	((val >> 12) & 0xf)
#define SACR_DREC(val)	(val & (1 << 3))
#define SACR_DPRL(val)	(val & (1 << 4))

P
Paul Brook 已提交
1569
static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
1570 1571 1572 1573 1574 1575 1576
{
    int rfs, tfs;
    rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
            !SACR_DREC(i2s->control[1]);
    tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
            i2s->enable && !SACR_DPRL(i2s->control[1]);

1577 1578
    qemu_set_irq(i2s->rx_dma, rfs);
    qemu_set_irq(i2s->tx_dma, tfs);
1579 1580

    i2s->status &= 0xe0;
1581 1582
    if (i2s->fifo_len < 16 || !i2s->enable)
        i2s->status |= 1 << 0;			/* TNF */
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
    if (i2s->rx_len)
        i2s->status |= 1 << 1;			/* RNE */
    if (i2s->enable)
        i2s->status |= 1 << 2;			/* BSY */
    if (tfs)
        i2s->status |= 1 << 3;			/* TFS */
    if (rfs)
        i2s->status |= 1 << 4;			/* RFS */
    if (!(i2s->tx_len && i2s->enable))
        i2s->status |= i2s->fifo_len << 8;	/* TFL */
    i2s->status |= MAX(i2s->rx_len, 0xf) << 12;	/* RFL */

    qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
}

#define SACR0	0x00	/* Serial Audio Global Control register */
#define SACR1	0x04	/* Serial Audio I2S/MSB-Justified Control register */
#define SASR0	0x0c	/* Serial Audio Interface and FIFO Status register */
#define SAIMR	0x14	/* Serial Audio Interrupt Mask register */
#define SAICR	0x18	/* Serial Audio Interrupt Clear register */
#define SADIV	0x60	/* Serial Audio Clock Divider register */
#define SADR	0x80	/* Serial Audio Data register */

A
Avi Kivity 已提交
1606
static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
1607
                                unsigned size)
1608
{
P
Paul Brook 已提交
1609
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637

    switch (addr) {
    case SACR0:
        return s->control[0];
    case SACR1:
        return s->control[1];
    case SASR0:
        return s->status;
    case SAIMR:
        return s->mask;
    case SAICR:
        return 0;
    case SADIV:
        return s->clk;
    case SADR:
        if (s->rx_len > 0) {
            s->rx_len --;
            pxa2xx_i2s_update(s);
            return s->codec_in(s->opaque);
        }
        return 0;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1638
static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
1639
                             uint64_t value, unsigned size)
1640
{
P
Paul Brook 已提交
1641
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
    uint32_t *sample;

    switch (addr) {
    case SACR0:
        if (value & (1 << 3))				/* RST */
            pxa2xx_i2s_reset(s);
        s->control[0] = value & 0xff3d;
        if (!s->enable && (value & 1) && s->tx_len) {	/* ENB */
            for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
                s->codec_out(s->opaque, *sample);
            s->status &= ~(1 << 7);			/* I2SOFF */
        }
        if (value & (1 << 4))				/* EFWR */
            printf("%s: Attempt to use special function\n", __FUNCTION__);
1656
        s->enable = (value & 9) == 1;			/* ENB && !RST*/
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
        pxa2xx_i2s_update(s);
        break;
    case SACR1:
        s->control[1] = value & 0x0039;
        if (value & (1 << 5))				/* ENLBF */
            printf("%s: Attempt to use loopback function\n", __FUNCTION__);
        if (value & (1 << 4))				/* DPRL */
            s->fifo_len = 0;
        pxa2xx_i2s_update(s);
        break;
    case SAIMR:
        s->mask = value & 0x0078;
        pxa2xx_i2s_update(s);
        break;
    case SAICR:
        s->status &= ~(value & (3 << 5));
        pxa2xx_i2s_update(s);
        break;
    case SADIV:
        s->clk = value & 0x007f;
        break;
    case SADR:
        if (s->tx_len && s->enable) {
            s->tx_len --;
            pxa2xx_i2s_update(s);
            s->codec_out(s->opaque, value);
        } else if (s->fifo_len < 16) {
            s->fifo[s->fifo_len ++] = value;
            pxa2xx_i2s_update(s);
        }
        break;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1693 1694 1695 1696
static const MemoryRegionOps pxa2xx_i2s_ops = {
    .read = pxa2xx_i2s_read,
    .write = pxa2xx_i2s_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1697 1698
};

J
Juan Quintela 已提交
1699 1700 1701 1702
static const VMStateDescription vmstate_pxa2xx_i2s = {
    .name = "pxa2xx_i2s",
    .version_id = 0,
    .minimum_version_id = 0,
1703
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
        VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
        VMSTATE_UINT32(status, PXA2xxI2SState),
        VMSTATE_UINT32(mask, PXA2xxI2SState),
        VMSTATE_UINT32(clk, PXA2xxI2SState),
        VMSTATE_INT32(enable, PXA2xxI2SState),
        VMSTATE_INT32(rx_len, PXA2xxI2SState),
        VMSTATE_INT32(tx_len, PXA2xxI2SState),
        VMSTATE_INT32(fifo_len, PXA2xxI2SState),
        VMSTATE_END_OF_LIST()
    }
};
1715

1716 1717
static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
{
P
Paul Brook 已提交
1718
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
    uint32_t *sample;

    /* Signal FIFO errors */
    if (s->enable && s->tx_len)
        s->status |= 1 << 5;		/* TUR */
    if (s->enable && s->rx_len)
        s->status |= 1 << 6;		/* ROR */

    /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
     * handle the cases where it makes a difference.  */
    s->tx_len = tx - s->fifo_len;
    s->rx_len = rx;
    /* Note that is s->codec_out wasn't set, we wouldn't get called.  */
    if (s->enable)
        for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
            s->codec_out(s->opaque, *sample);
    pxa2xx_i2s_update(s);
}

1738
static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
A
Avi Kivity 已提交
1739
                hwaddr base,
1740
                qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
1741
{
P
Paul Brook 已提交
1742
    PXA2xxI2SState *s = (PXA2xxI2SState *)
1743
            g_malloc0(sizeof(PXA2xxI2SState));
1744 1745

    s->irq = irq;
1746 1747
    s->rx_dma = rx_dma;
    s->tx_dma = tx_dma;
1748 1749 1750 1751
    s->data_req = pxa2xx_i2s_data_req;

    pxa2xx_i2s_reset(s);

1752
    memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
1753 1754
                          "pxa2xx-i2s", 0x100000);
    memory_region_add_subregion(sysmem, base, &s->iomem);
1755

J
Juan Quintela 已提交
1756
    vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
1757

1758 1759 1760 1761
    return s;
}

/* PXA Fast Infra-red Communications Port */
P
Paul Brook 已提交
1762
struct PXA2xxFIrState {
1763
    MemoryRegion iomem;
1764
    qemu_irq irq;
1765 1766
    qemu_irq rx_dma;
    qemu_irq tx_dma;
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
    int enable;
    CharDriverState *chr;

    uint8_t control[3];
    uint8_t status[2];

    int rx_len;
    int rx_start;
    uint8_t rx_fifo[64];
};

P
Paul Brook 已提交
1778
static void pxa2xx_fir_reset(PXA2xxFIrState *s)
1779 1780 1781 1782 1783 1784 1785 1786 1787
{
    s->control[0] = 0x00;
    s->control[1] = 0x00;
    s->control[2] = 0x00;
    s->status[0] = 0x00;
    s->status[1] = 0x00;
    s->enable = 0;
}

P
Paul Brook 已提交
1788
static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
{
    static const int tresh[4] = { 8, 16, 32, 0 };
    int intr = 0;
    if ((s->control[0] & (1 << 4)) &&			/* RXE */
                    s->rx_len >= tresh[s->control[2] & 3])	/* TRIG */
        s->status[0] |= 1 << 4;				/* RFS */
    else
        s->status[0] &= ~(1 << 4);			/* RFS */
    if (s->control[0] & (1 << 3))			/* TXE */
        s->status[0] |= 1 << 3;				/* TFS */
    else
        s->status[0] &= ~(1 << 3);			/* TFS */
    if (s->rx_len)
        s->status[1] |= 1 << 2;				/* RNE */
    else
        s->status[1] &= ~(1 << 2);			/* RNE */
    if (s->control[0] & (1 << 4))			/* RXE */
        s->status[1] |= 1 << 0;				/* RSY */
    else
        s->status[1] &= ~(1 << 0);			/* RSY */

    intr |= (s->control[0] & (1 << 5)) &&		/* RIE */
            (s->status[0] & (1 << 4));			/* RFS */
    intr |= (s->control[0] & (1 << 6)) &&		/* TIE */
            (s->status[0] & (1 << 3));			/* TFS */
    intr |= (s->control[2] & (1 << 4)) &&		/* TRAIL */
            (s->status[0] & (1 << 6));			/* EOC */
    intr |= (s->control[0] & (1 << 2)) &&		/* TUS */
            (s->status[0] & (1 << 1));			/* TUR */
    intr |= s->status[0] & 0x25;			/* FRE, RAB, EIF */

1820 1821
    qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
    qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833

    qemu_set_irq(s->irq, intr && s->enable);
}

#define ICCR0	0x00	/* FICP Control register 0 */
#define ICCR1	0x04	/* FICP Control register 1 */
#define ICCR2	0x08	/* FICP Control register 2 */
#define ICDR	0x0c	/* FICP Data register */
#define ICSR0	0x14	/* FICP Status register 0 */
#define ICSR1	0x18	/* FICP Status register 1 */
#define ICFOR	0x1c	/* FICP FIFO Occupancy Status register */

A
Avi Kivity 已提交
1834
static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
1835
                                unsigned size)
1836
{
P
Paul Brook 已提交
1837
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
    uint8_t ret;

    switch (addr) {
    case ICCR0:
        return s->control[0];
    case ICCR1:
        return s->control[1];
    case ICCR2:
        return s->control[2];
    case ICDR:
        s->status[0] &= ~0x01;
        s->status[1] &= ~0x72;
        if (s->rx_len) {
            s->rx_len --;
            ret = s->rx_fifo[s->rx_start ++];
            s->rx_start &= 63;
            pxa2xx_fir_update(s);
            return ret;
        }
        printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
        break;
    case ICSR0:
        return s->status[0];
    case ICSR1:
        return s->status[1] | (1 << 3);			/* TNF */
    case ICFOR:
        return s->rx_len;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1872
static void pxa2xx_fir_write(void *opaque, hwaddr addr,
1873
                             uint64_t value64, unsigned size)
1874
{
P
Paul Brook 已提交
1875
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1876
    uint32_t value = value64;
1877 1878 1879 1880 1881 1882 1883
    uint8_t ch;

    switch (addr) {
    case ICCR0:
        s->control[0] = value;
        if (!(value & (1 << 4)))			/* RXE */
            s->rx_len = s->rx_start = 0;
B
Blue Swirl 已提交
1884 1885 1886
        if (!(value & (1 << 3))) {                      /* TXE */
            /* Nop */
        }
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
        s->enable = value & 1;				/* ITR */
        if (!s->enable)
            s->status[0] = 0;
        pxa2xx_fir_update(s);
        break;
    case ICCR1:
        s->control[1] = value;
        break;
    case ICCR2:
        s->control[2] = value & 0x3f;
        pxa2xx_fir_update(s);
        break;
    case ICDR:
        if (s->control[2] & (1 << 2))			/* TXP */
            ch = value;
        else
            ch = ~value;
        if (s->chr && s->enable && (s->control[0] & (1 << 3)))	/* TXE */
1905
            qemu_chr_fe_write(s->chr, &ch, 1);
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
        break;
    case ICSR0:
        s->status[0] &= ~(value & 0x66);
        pxa2xx_fir_update(s);
        break;
    case ICFOR:
        break;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1918 1919 1920 1921
static const MemoryRegionOps pxa2xx_fir_ops = {
    .read = pxa2xx_fir_read,
    .write = pxa2xx_fir_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1922 1923 1924 1925
};

static int pxa2xx_fir_is_empty(void *opaque)
{
P
Paul Brook 已提交
1926
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1927 1928 1929 1930 1931
    return (s->rx_len < 64);
}

static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
{
P
Paul Brook 已提交
1932
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
    if (!(s->control[0] & (1 << 4)))			/* RXE */
        return;

    while (size --) {
        s->status[1] |= 1 << 4;				/* EOF */
        if (s->rx_len >= 64) {
            s->status[1] |= 1 << 6;			/* ROR */
            break;
        }

        if (s->control[2] & (1 << 3))			/* RXP */
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
        else
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
    }

    pxa2xx_fir_update(s);
}

static void pxa2xx_fir_event(void *opaque, int event)
{
}

1956 1957
static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
{
P
Paul Brook 已提交
1958
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
    int i;

    qemu_put_be32(f, s->enable);

    qemu_put_8s(f, &s->control[0]);
    qemu_put_8s(f, &s->control[1]);
    qemu_put_8s(f, &s->control[2]);
    qemu_put_8s(f, &s->status[0]);
    qemu_put_8s(f, &s->status[1]);

    qemu_put_byte(f, s->rx_len);
    for (i = 0; i < s->rx_len; i ++)
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
}

static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
{
P
Paul Brook 已提交
1976
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
    int i;

    s->enable = qemu_get_be32(f);

    qemu_get_8s(f, &s->control[0]);
    qemu_get_8s(f, &s->control[1]);
    qemu_get_8s(f, &s->control[2]);
    qemu_get_8s(f, &s->status[0]);
    qemu_get_8s(f, &s->status[1]);

    s->rx_len = qemu_get_byte(f);
    s->rx_start = 0;
    for (i = 0; i < s->rx_len; i ++)
        s->rx_fifo[i] = qemu_get_byte(f);

    return 0;
}

1995
static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
A
Avi Kivity 已提交
1996
                hwaddr base,
1997
                qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma,
1998 1999
                CharDriverState *chr)
{
P
Paul Brook 已提交
2000
    PXA2xxFIrState *s = (PXA2xxFIrState *)
2001
            g_malloc0(sizeof(PXA2xxFIrState));
2002 2003

    s->irq = irq;
2004 2005
    s->rx_dma = rx_dma;
    s->tx_dma = tx_dma;
2006 2007 2008 2009
    s->chr = chr;

    pxa2xx_fir_reset(s);

2010
    memory_region_init_io(&s->iomem, NULL, &pxa2xx_fir_ops, s, "pxa2xx-fir", 0x1000);
2011
    memory_region_add_subregion(sysmem, base, &s->iomem);
2012

2013 2014
    if (chr) {
        qemu_chr_fe_claim_no_fail(chr);
2015 2016
        qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
                        pxa2xx_fir_rx, pxa2xx_fir_event, s);
2017
    }
2018

A
Alex Williamson 已提交
2019 2020
    register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save,
                    pxa2xx_fir_load, s);
2021

2022 2023 2024
    return s;
}

2025
static void pxa2xx_reset(void *opaque, int line, int level)
2026
{
P
Paul Brook 已提交
2027
    PXA2xxState *s = (PXA2xxState *) opaque;
2028

2029
    if (level && (s->pm_regs[PCFR >> 2] & 0x10)) {	/* GPR_EN */
2030
        cpu_reset(CPU(s->cpu));
2031 2032 2033 2034 2035
        /* TODO: reset peripherals */
    }
}

/* Initialise a PXA270 integrated chip (ARM based core).  */
2036 2037
PXA2xxState *pxa270_init(MemoryRegion *address_space,
                         unsigned int sdram_size, const char *revision)
2038
{
P
Paul Brook 已提交
2039
    PXA2xxState *s;
2040
    int i;
G
Gerd Hoffmann 已提交
2041
    DriveInfo *dinfo;
2042
    s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
2043

2044 2045 2046 2047
    if (revision && strncmp(revision, "pxa27", 5)) {
        fprintf(stderr, "Machine requires a PXA27x processor.\n");
        exit(1);
    }
B
bellard 已提交
2048 2049 2050
    if (!revision)
        revision = "pxa270";
    
2051 2052
    s->cpu = cpu_arm_init(revision);
    if (s->cpu == NULL) {
B
bellard 已提交
2053 2054 2055
        fprintf(stderr, "Unable to find CPU definition\n");
        exit(1);
    }
2056
    s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
2057

2058
    /* SDRAM & Internal Memory Storage */
2059 2060
    memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size,
                           &error_abort);
2061
    vmstate_register_ram_global(&s->sdram);
2062
    memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2063 2064
    memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000,
                           &error_abort);
2065
    vmstate_register_ram_global(&s->internal);
2066 2067
    memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
                                &s->internal);
2068

2069
    s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
2070

2071 2072
    s->dma = pxa27x_dma_init(0x40000000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
2073

2074 2075 2076 2077 2078 2079 2080
    sysbus_create_varargs("pxa27x-timer", 0x40a00000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
                    qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
                    NULL);
2081

2082
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
2083

G
Gerd Hoffmann 已提交
2084 2085
    dinfo = drive_get(IF_SD, 0, 0);
    if (!dinfo) {
T
ths 已提交
2086 2087 2088
        fprintf(stderr, "qemu: missing SecureDigital device\n");
        exit(1);
    }
2089
    s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
2090
                    blk_by_legacy_dinfo(dinfo),
2091 2092 2093
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
2094

2095 2096
    for (i = 0; pxa270_serial[i].io_base; i++) {
        if (serial_hds[i]) {
2097
            serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
2098
                           qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2099
                           14857000 / 16, serial_hds[i],
2100 2101
                           DEVICE_NATIVE_ENDIAN);
        } else {
2102
            break;
2103 2104
        }
    }
2105
    if (serial_hds[i])
2106
        s->fir = pxa2xx_fir_init(address_space, 0x40800000,
2107
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2108 2109 2110
                        qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
                        qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
                        serial_hds[i]);
2111

B
Benoît Canet 已提交
2112
    s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
2113
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
2114

2115
    s->cm_base = 0x41300000;
B
balrog 已提交
2116
    s->cm_regs[CCCR >> 2] = 0x02000210;	/* 416.0 MHz */
2117
    s->clkcfg = 0x00000009;		/* Turbo mode active */
2118
    memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
2119
    memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
J
Juan Quintela 已提交
2120
    vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
2121

2122
    pxa2xx_setup_cp14(s);
2123 2124 2125 2126 2127

    s->mm_base = 0x48000000;
    s->mm_regs[MDMRS >> 2] = 0x00020002;
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
    s->mm_regs[MECR >> 2] = 0x00000001;	/* Two PC Card sockets */
2128
    memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
2129
    memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
J
Juan Quintela 已提交
2130
    vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
2131

2132
    s->pm_base = 0x40f00000;
2133
    memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
2134
    memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
J
Juan Quintela 已提交
2135
    vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2136

2137
    for (i = 0; pxa27x_ssp[i].io_base; i ++);
2138
    s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
2139
    for (i = 0; pxa27x_ssp[i].io_base; i ++) {
P
Paul Brook 已提交
2140
        DeviceState *dev;
2141
        dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa27x_ssp[i].io_base,
2142
                        qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
P
Paul Brook 已提交
2143
        s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
2144 2145
    }

2146
    if (usb_enabled(false)) {
P
Paul Brook 已提交
2147
        sysbus_create_simple("sysbus-ohci", 0x4c000000,
2148
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
2149 2150
    }

2151 2152
    s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
    s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
2153

2154
    sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
2155
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
2156

2157 2158 2159 2160
    s->i2c[0] = pxa2xx_i2c_init(0x40301600,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
2161

2162
    s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2163 2164 2165
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
2166

2167
    s->kp = pxa27x_keypad_init(address_space, 0x41500000,
2168
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
2169

2170
    /* GPIO1 resets the processor */
T
ths 已提交
2171
    /* The handler can be overridden by board-specific code */
2172
    qdev_connect_gpio_out(s->gpio, 1, s->reset);
2173 2174 2175 2176
    return s;
}

/* Initialise a PXA255 integrated chip (ARM based core).  */
2177
PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
2178
{
P
Paul Brook 已提交
2179
    PXA2xxState *s;
2180
    int i;
G
Gerd Hoffmann 已提交
2181
    DriveInfo *dinfo;
B
bellard 已提交
2182

2183
    s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
2184

2185 2186
    s->cpu = cpu_arm_init("pxa255");
    if (s->cpu == NULL) {
B
bellard 已提交
2187 2188 2189
        fprintf(stderr, "Unable to find CPU definition\n");
        exit(1);
    }
2190
    s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
2191

2192
    /* SDRAM & Internal Memory Storage */
2193 2194
    memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size,
                           &error_abort);
2195
    vmstate_register_ram_global(&s->sdram);
2196
    memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2197
    memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
2198
                           PXA2XX_INTERNAL_SIZE, &error_abort);
2199
    vmstate_register_ram_global(&s->internal);
2200 2201
    memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
                                &s->internal);
2202

2203
    s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
2204

2205 2206
    s->dma = pxa255_dma_init(0x40000000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
2207

2208 2209 2210 2211 2212 2213
    sysbus_create_varargs("pxa25x-timer", 0x40a00000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
                    NULL);
2214

2215
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
2216

G
Gerd Hoffmann 已提交
2217 2218
    dinfo = drive_get(IF_SD, 0, 0);
    if (!dinfo) {
T
ths 已提交
2219 2220 2221
        fprintf(stderr, "qemu: missing SecureDigital device\n");
        exit(1);
    }
2222
    s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
2223
                    blk_by_legacy_dinfo(dinfo),
2224 2225 2226
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
2227

2228
    for (i = 0; pxa255_serial[i].io_base; i++) {
B
Blue Swirl 已提交
2229
        if (serial_hds[i]) {
2230
            serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
2231
                           qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2232
                           14745600 / 16, serial_hds[i],
2233
                           DEVICE_NATIVE_ENDIAN);
B
Blue Swirl 已提交
2234
        } else {
2235
            break;
B
Blue Swirl 已提交
2236
        }
2237
    }
2238
    if (serial_hds[i])
2239
        s->fir = pxa2xx_fir_init(address_space, 0x40800000,
2240
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2241 2242 2243
                        qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
                        qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
                        serial_hds[i]);
2244

B
Benoît Canet 已提交
2245
    s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
2246
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
2247

2248
    s->cm_base = 0x41300000;
B
balrog 已提交
2249
    s->cm_regs[CCCR >> 2] = 0x02000210;	/* 416.0 MHz */
2250
    s->clkcfg = 0x00000009;		/* Turbo mode active */
2251
    memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
2252
    memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
J
Juan Quintela 已提交
2253
    vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
2254

2255
    pxa2xx_setup_cp14(s);
2256 2257 2258 2259 2260

    s->mm_base = 0x48000000;
    s->mm_regs[MDMRS >> 2] = 0x00020002;
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
    s->mm_regs[MECR >> 2] = 0x00000001;	/* Two PC Card sockets */
2261
    memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
2262
    memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
J
Juan Quintela 已提交
2263
    vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
2264

2265
    s->pm_base = 0x40f00000;
2266
    memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
2267
    memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
J
Juan Quintela 已提交
2268
    vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2269

2270
    for (i = 0; pxa255_ssp[i].io_base; i ++);
2271
    s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
2272
    for (i = 0; pxa255_ssp[i].io_base; i ++) {
P
Paul Brook 已提交
2273
        DeviceState *dev;
2274
        dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa255_ssp[i].io_base,
2275
                        qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
P
Paul Brook 已提交
2276
        s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
2277 2278
    }

2279
    if (usb_enabled(false)) {
P
Paul Brook 已提交
2280
        sysbus_create_simple("sysbus-ohci", 0x4c000000,
2281
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
2282 2283
    }

2284 2285
    s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
    s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
2286

2287
    sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
2288
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
2289

2290 2291 2292 2293
    s->i2c[0] = pxa2xx_i2c_init(0x40301600,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
2294

2295
    s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2296 2297 2298
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
2299 2300

    /* GPIO1 resets the processor */
T
ths 已提交
2301
    /* The handler can be overridden by board-specific code */
2302
    qdev_connect_gpio_out(s->gpio, 1, s->reset);
2303 2304
    return s;
}
P
Paul Brook 已提交
2305

2306 2307 2308 2309 2310 2311 2312
static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);

    sdc->init = pxa2xx_ssp_init;
}

2313
static const TypeInfo pxa2xx_ssp_info = {
2314
    .name          = TYPE_PXA2XX_SSP,
2315 2316 2317
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxSSPState),
    .class_init    = pxa2xx_ssp_class_init,
2318 2319
};

A
Andreas Färber 已提交
2320
static void pxa2xx_register_types(void)
P
Paul Brook 已提交
2321
{
2322 2323 2324 2325
    type_register_static(&pxa2xx_i2c_slave_info);
    type_register_static(&pxa2xx_ssp_info);
    type_register_static(&pxa2xx_i2c_info);
    type_register_static(&pxa2xx_rtc_sysbus_info);
P
Paul Brook 已提交
2326 2327
}

A
Andreas Färber 已提交
2328
type_init(pxa2xx_register_types)