pxa2xx.c 68.9 KB
Newer Older
1 2 3 4 5 6
/*
 * Intel XScale PXA255/270 processor support.
 *
 * Copyright (c) 2006 Openedhand Ltd.
 * Written by Andrzej Zaborowski <balrog@zabor.org>
 *
M
Matthew Fernandez 已提交
7
 * This code is licensed under the GPL.
8 9
 */

10
#include "hw/sysbus.h"
P
Paolo Bonzini 已提交
11
#include "hw/arm/pxa.h"
12
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
13 14
#include "hw/char/serial.h"
#include "hw/i2c/i2c.h"
15
#include "hw/ssi.h"
16
#include "sysemu/char.h"
17
#include "sysemu/blockdev.h"
18 19

static struct {
A
Avi Kivity 已提交
20
    hwaddr io_base;
21 22 23 24 25 26 27 28 29 30 31 32 33 34
    int irqn;
} pxa255_serial[] = {
    { 0x40100000, PXA2XX_PIC_FFUART },
    { 0x40200000, PXA2XX_PIC_BTUART },
    { 0x40700000, PXA2XX_PIC_STUART },
    { 0x41600000, PXA25X_PIC_HWUART },
    { 0, 0 }
}, pxa270_serial[] = {
    { 0x40100000, PXA2XX_PIC_FFUART },
    { 0x40200000, PXA2XX_PIC_BTUART },
    { 0x40700000, PXA2XX_PIC_STUART },
    { 0, 0 }
};

B
bellard 已提交
35
typedef struct PXASSPDef {
A
Avi Kivity 已提交
36
    hwaddr io_base;
37
    int irqn;
B
bellard 已提交
38 39 40 41
} PXASSPDef;

#if 0
static PXASSPDef pxa250_ssp[] = {
42 43
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0, 0 }
B
bellard 已提交
44 45 46 47
};
#endif

static PXASSPDef pxa255_ssp[] = {
48 49 50
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41400000, PXA25X_PIC_NSSP },
    { 0, 0 }
B
bellard 已提交
51 52 53 54
};

#if 0
static PXASSPDef pxa26x_ssp[] = {
55 56 57 58
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41400000, PXA25X_PIC_NSSP },
    { 0x41500000, PXA26X_PIC_ASSP },
    { 0, 0 }
B
bellard 已提交
59 60 61 62
};
#endif

static PXASSPDef pxa27x_ssp[] = {
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41700000, PXA27X_PIC_SSP2 },
    { 0x41900000, PXA2XX_PIC_SSP3 },
    { 0, 0 }
};

#define PMCR	0x00	/* Power Manager Control register */
#define PSSR	0x04	/* Power Manager Sleep Status register */
#define PSPR	0x08	/* Power Manager Scratch-Pad register */
#define PWER	0x0c	/* Power Manager Wake-Up Enable register */
#define PRER	0x10	/* Power Manager Rising-Edge Detect Enable register */
#define PFER	0x14	/* Power Manager Falling-Edge Detect Enable register */
#define PEDR	0x18	/* Power Manager Edge-Detect Status register */
#define PCFR	0x1c	/* Power Manager General Configuration register */
#define PGSR0	0x20	/* Power Manager GPIO Sleep-State register 0 */
#define PGSR1	0x24	/* Power Manager GPIO Sleep-State register 1 */
#define PGSR2	0x28	/* Power Manager GPIO Sleep-State register 2 */
#define PGSR3	0x2c	/* Power Manager GPIO Sleep-State register 3 */
#define RCSR	0x30	/* Reset Controller Status register */
#define PSLR	0x34	/* Power Manager Sleep Configuration register */
#define PTSR	0x38	/* Power Manager Standby Configuration register */
#define PVCR	0x40	/* Power Manager Voltage Change Control register */
#define PUCR	0x4c	/* Power Manager USIM Card Control/Status register */
#define PKWR	0x50	/* Power Manager Keyboard Wake-Up Enable register */
#define PKSR	0x54	/* Power Manager Keyboard Level-Detect Status */
#define PCMD0	0x80	/* Power Manager I2C Command register File 0 */
#define PCMD31	0xfc	/* Power Manager I2C Command register File 31 */

A
Avi Kivity 已提交
91
static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
92
                               unsigned size)
93
{
P
Paul Brook 已提交
94
    PXA2xxState *s = (PXA2xxState *) opaque;
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109

    switch (addr) {
    case PMCR ... PCMD31:
        if (addr & 3)
            goto fail;

        return s->pm_regs[addr >> 2];
    default:
    fail:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
110
static void pxa2xx_pm_write(void *opaque, hwaddr addr,
111
                            uint64_t value, unsigned size)
112
{
P
Paul Brook 已提交
113
    PXA2xxState *s = (PXA2xxState *) opaque;
114 115 116

    switch (addr) {
    case PMCR:
117 118 119
        /* Clear the write-one-to-clear bits... */
        s->pm_regs[addr >> 2] &= ~(value & 0x2a);
        /* ...and set the plain r/w bits */
120
        s->pm_regs[addr >> 2] &= ~0x15;
121 122 123 124 125 126 127 128 129 130
        s->pm_regs[addr >> 2] |= value & 0x15;
        break;

    case PSSR:	/* Read-clean registers */
    case RCSR:
    case PKSR:
        s->pm_regs[addr >> 2] &= ~value;
        break;

    default:	/* Read-write registers */
B
Blue Swirl 已提交
131
        if (!(addr & 3)) {
132 133 134 135 136 137 138 139 140
            s->pm_regs[addr >> 2] = value;
            break;
        }

        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

141 142 143 144
static const MemoryRegionOps pxa2xx_pm_ops = {
    .read = pxa2xx_pm_read,
    .write = pxa2xx_pm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
145 146
};

J
Juan Quintela 已提交
147 148 149 150 151 152 153 154 155 156
static const VMStateDescription vmstate_pxa2xx_pm = {
    .name = "pxa2xx_pm",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .fields      = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
        VMSTATE_END_OF_LIST()
    }
};
157

158 159 160 161 162
#define CCCR	0x00	/* Core Clock Configuration register */
#define CKEN	0x04	/* Clock Enable register */
#define OSCC	0x08	/* Oscillator Configuration register */
#define CCSR	0x0c	/* Core Clock Status register */

A
Avi Kivity 已提交
163
static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
164
                               unsigned size)
165
{
P
Paul Brook 已提交
166
    PXA2xxState *s = (PXA2xxState *) opaque;
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

    switch (addr) {
    case CCCR:
    case CKEN:
    case OSCC:
        return s->cm_regs[addr >> 2];

    case CCSR:
        return s->cm_regs[CCCR >> 2] | (3 << 28);

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
184
static void pxa2xx_cm_write(void *opaque, hwaddr addr,
185
                            uint64_t value, unsigned size)
186
{
P
Paul Brook 已提交
187
    PXA2xxState *s = (PXA2xxState *) opaque;
188 189 190 191 192 193 194 195

    switch (addr) {
    case CCCR:
    case CKEN:
        s->cm_regs[addr >> 2] = value;
        break;

    case OSCC:
196
        s->cm_regs[addr >> 2] &= ~0x6c;
197
        s->cm_regs[addr >> 2] |= value & 0x6e;
198 199
        if ((value >> 1) & 1)			/* OON */
            s->cm_regs[addr >> 2] |= 1 << 0;	/* Oscillator is now stable */
200 201 202 203 204 205 206 207
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

208 209 210 211
static const MemoryRegionOps pxa2xx_cm_ops = {
    .read = pxa2xx_cm_read,
    .write = pxa2xx_cm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
212 213
};

J
Juan Quintela 已提交
214 215 216 217 218 219 220 221 222 223 224 225
static const VMStateDescription vmstate_pxa2xx_cm = {
    .name = "pxa2xx_cm",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .fields      = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
        VMSTATE_UINT32(clkcfg, PXA2xxState),
        VMSTATE_UINT32(pmnc, PXA2xxState),
        VMSTATE_END_OF_LIST()
    }
};
226

227
static uint64_t pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri)
228
{
229
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
230
    return s->clkcfg;
231
}
232

233 234
static void pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
                                uint64_t value)
235 236 237 238 239
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    s->clkcfg = value & 0xf;
    if (value & 2) {
        printf("%s: CPU frequency change attempt\n", __func__);
240 241 242
    }
}

243 244
static void pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
                                 uint64_t value)
245
{
246
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
247 248 249 250 251
    static const char *pwrmode[8] = {
        "Normal", "Idle", "Deep-idle", "Standby",
        "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
    };

252 253 254 255 256 257
    if (value & 8) {
        printf("%s: CPU voltage change attempt\n", __func__);
    }
    switch (value & 7) {
    case 0:
        /* Do nothing */
258 259
        break;

260 261 262
    case 1:
        /* Idle */
        if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) { /* CPDIS */
263
            cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
264 265 266 267 268 269
            break;
        }
        /* Fall through.  */

    case 2:
        /* Deep-Idle */
270
        cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
271 272 273 274
        s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
        goto message;

    case 3:
275 276
        s->cpu->env.uncached_cpsr = ARM_CPU_MODE_SVC;
        s->cpu->env.daif = PSTATE_A | PSTATE_F | PSTATE_I;
277 278
        s->cpu->env.cp15.c1_sys = 0;
        s->cpu->env.cp15.c1_coproc = 0;
279
        s->cpu->env.cp15.ttbr0_el1 = 0;
280 281 282 283 284 285 286 287 288 289 290 291
        s->cpu->env.cp15.c3 = 0;
        s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
        s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */

        /*
         * The scratch-pad register is almost universally used
         * for storing the return address on suspend.  For the
         * lack of a resuming bootloader, perform a jump
         * directly to that address.
         */
        memset(s->cpu->env.regs, 0, 4 * 15);
        s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
292 293

#if 0
294 295 296 297
        buffer = 0xe59ff000; /* ldr     pc, [pc, #0] */
        cpu_physical_memory_write(0, &buffer, 4);
        buffer = s->pm_regs[PSPR >> 2];
        cpu_physical_memory_write(8, &buffer, 4);
298 299
#endif

300
        /* Suspend */
301
        cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
302

303
        goto message;
304 305

    default:
306 307 308
    message:
        printf("%s: machine entered %s mode\n", __func__,
               pwrmode[value & 7]);
309 310 311
    }
}

312
static uint64_t pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri)
313 314
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
315
    return s->pmnc;
316 317
}

318 319
static void pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
                                uint64_t value)
320 321 322 323 324
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    s->pmnc = value;
}

325
static uint64_t pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
326 327 328
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    if (s->pmnc & 1) {
329
        return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
330
    } else {
331
        return 0;
332 333 334 335
    }
}

static const ARMCPRegInfo pxa_cp_reginfo[] = {
336 337
    /* cp14 crm==1: perf registers */
    { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
338 339 340 341 342
      .access = PL1_RW,
      .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
    { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
343
    { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
344
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
345
    { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
346
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
347
    { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
348
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
349 350
    /* cp14 crm==2: performance count registers */
    { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
351
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
352
    { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
353 354 355 356 357
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
358 359 360 361 362 363 364 365
    /* cp14 crn==6: CLKCFG */
    { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
    /* cp14 crn==7: PWRMODE */
    { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
366 367 368 369 370 371 372 373
    REGINFO_SENTINEL
};

static void pxa2xx_setup_cp14(PXA2xxState *s)
{
    define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
}

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
#define MDCNFG		0x00	/* SDRAM Configuration register */
#define MDREFR		0x04	/* SDRAM Refresh Control register */
#define MSC0		0x08	/* Static Memory Control register 0 */
#define MSC1		0x0c	/* Static Memory Control register 1 */
#define MSC2		0x10	/* Static Memory Control register 2 */
#define MECR		0x14	/* Expansion Memory Bus Config register */
#define SXCNFG		0x1c	/* Synchronous Static Memory Config register */
#define MCMEM0		0x28	/* PC Card Memory Socket 0 Timing register */
#define MCMEM1		0x2c	/* PC Card Memory Socket 1 Timing register */
#define MCATT0		0x30	/* PC Card Attribute Socket 0 register */
#define MCATT1		0x34	/* PC Card Attribute Socket 1 register */
#define MCIO0		0x38	/* PC Card I/O Socket 0 Timing register */
#define MCIO1		0x3c	/* PC Card I/O Socket 1 Timing register */
#define MDMRS		0x40	/* SDRAM Mode Register Set Config register */
#define BOOT_DEF	0x44	/* Boot-time Default Configuration register */
#define ARB_CNTL	0x48	/* Arbiter Control register */
#define BSCNTR0		0x4c	/* Memory Buffer Strength Control register 0 */
#define BSCNTR1		0x50	/* Memory Buffer Strength Control register 1 */
#define LCDBSCNTR	0x54	/* LCD Buffer Strength Control register */
#define MDMRSLP		0x58	/* Low Power SDRAM Mode Set Config register */
#define BSCNTR2		0x5c	/* Memory Buffer Strength Control register 2 */
#define BSCNTR3		0x60	/* Memory Buffer Strength Control register 3 */
#define SA1110		0x64	/* SA-1110 Memory Compatibility register */

A
Avi Kivity 已提交
398
static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
399
                               unsigned size)
400
{
P
Paul Brook 已提交
401
    PXA2xxState *s = (PXA2xxState *) opaque;
402 403 404 405 406 407 408 409 410 411 412 413 414

    switch (addr) {
    case MDCNFG ... SA1110:
        if ((addr & 3) == 0)
            return s->mm_regs[addr >> 2];

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
415
static void pxa2xx_mm_write(void *opaque, hwaddr addr,
416
                            uint64_t value, unsigned size)
417
{
P
Paul Brook 已提交
418
    PXA2xxState *s = (PXA2xxState *) opaque;
419 420 421 422 423 424 425 426 427 428 429 430 431 432

    switch (addr) {
    case MDCNFG ... SA1110:
        if ((addr & 3) == 0) {
            s->mm_regs[addr >> 2] = value;
            break;
        }

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

433 434 435 436
static const MemoryRegionOps pxa2xx_mm_ops = {
    .read = pxa2xx_mm_read,
    .write = pxa2xx_mm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
437 438
};

J
Juan Quintela 已提交
439 440 441 442 443 444 445 446 447 448
static const VMStateDescription vmstate_pxa2xx_mm = {
    .name = "pxa2xx_mm",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .fields      = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
        VMSTATE_END_OF_LIST()
    }
};
449

450 451 452 453
#define TYPE_PXA2XX_SSP "pxa2xx-ssp"
#define PXA2XX_SSP(obj) \
    OBJECT_CHECK(PXA2xxSSPState, (obj), TYPE_PXA2XX_SSP)

454
/* Synchronous Serial Ports */
P
Paul Brook 已提交
455
typedef struct {
456 457 458 459
    /*< private >*/
    SysBusDevice parent_obj;
    /*< public >*/

460
    MemoryRegion iomem;
461 462
    qemu_irq irq;
    int enable;
P
Paul Brook 已提交
463
    SSIBus *bus;
464 465 466 467 468 469 470 471 472 473 474 475 476

    uint32_t sscr[2];
    uint32_t sspsp;
    uint32_t ssto;
    uint32_t ssitr;
    uint32_t sssr;
    uint8_t sstsa;
    uint8_t ssrsa;
    uint8_t ssacd;

    uint32_t rx_fifo[16];
    int rx_level;
    int rx_start;
P
Paul Brook 已提交
477
} PXA2xxSSPState;
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525

#define SSCR0	0x00	/* SSP Control register 0 */
#define SSCR1	0x04	/* SSP Control register 1 */
#define SSSR	0x08	/* SSP Status register */
#define SSITR	0x0c	/* SSP Interrupt Test register */
#define SSDR	0x10	/* SSP Data register */
#define SSTO	0x28	/* SSP Time-Out register */
#define SSPSP	0x2c	/* SSP Programmable Serial Protocol register */
#define SSTSA	0x30	/* SSP TX Time Slot Active register */
#define SSRSA	0x34	/* SSP RX Time Slot Active register */
#define SSTSS	0x38	/* SSP Time Slot Status register */
#define SSACD	0x3c	/* SSP Audio Clock Divider register */

/* Bitfields for above registers */
#define SSCR0_SPI(x)	(((x) & 0x30) == 0x00)
#define SSCR0_SSP(x)	(((x) & 0x30) == 0x10)
#define SSCR0_UWIRE(x)	(((x) & 0x30) == 0x20)
#define SSCR0_PSP(x)	(((x) & 0x30) == 0x30)
#define SSCR0_SSE	(1 << 7)
#define SSCR0_RIM	(1 << 22)
#define SSCR0_TIM	(1 << 23)
#define SSCR0_MOD	(1 << 31)
#define SSCR0_DSS(x)	(((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
#define SSCR1_RIE	(1 << 0)
#define SSCR1_TIE	(1 << 1)
#define SSCR1_LBM	(1 << 2)
#define SSCR1_MWDS	(1 << 5)
#define SSCR1_TFT(x)	((((x) >> 6) & 0xf) + 1)
#define SSCR1_RFT(x)	((((x) >> 10) & 0xf) + 1)
#define SSCR1_EFWR	(1 << 14)
#define SSCR1_PINTE	(1 << 18)
#define SSCR1_TINTE	(1 << 19)
#define SSCR1_RSRE	(1 << 20)
#define SSCR1_TSRE	(1 << 21)
#define SSCR1_EBCEI	(1 << 29)
#define SSITR_INT	(7 << 5)
#define SSSR_TNF	(1 << 2)
#define SSSR_RNE	(1 << 3)
#define SSSR_TFS	(1 << 5)
#define SSSR_RFS	(1 << 6)
#define SSSR_ROR	(1 << 7)
#define SSSR_PINT	(1 << 18)
#define SSSR_TINT	(1 << 19)
#define SSSR_EOC	(1 << 20)
#define SSSR_TUR	(1 << 21)
#define SSSR_BCE	(1 << 23)
#define SSSR_RW		0x00bc0080

P
Paul Brook 已提交
526
static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
{
    int level = 0;

    level |= s->ssitr & SSITR_INT;
    level |= (s->sssr & SSSR_BCE)  &&  (s->sscr[1] & SSCR1_EBCEI);
    level |= (s->sssr & SSSR_TUR)  && !(s->sscr[0] & SSCR0_TIM);
    level |= (s->sssr & SSSR_EOC)  &&  (s->sssr & (SSSR_TINT | SSSR_PINT));
    level |= (s->sssr & SSSR_TINT) &&  (s->sscr[1] & SSCR1_TINTE);
    level |= (s->sssr & SSSR_PINT) &&  (s->sscr[1] & SSCR1_PINTE);
    level |= (s->sssr & SSSR_ROR)  && !(s->sscr[0] & SSCR0_RIM);
    level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
    level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
    qemu_set_irq(s->irq, !!level);
}

P
Paul Brook 已提交
542
static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
543 544 545
{
    s->sssr &= ~(0xf << 12);	/* Clear RFL */
    s->sssr &= ~(0xf << 8);	/* Clear TFL */
B
Blue Swirl 已提交
546
    s->sssr &= ~SSSR_TFS;
547 548 549 550 551 552 553 554 555 556 557
    s->sssr &= ~SSSR_TNF;
    if (s->enable) {
        s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
        if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
            s->sssr |= SSSR_RFS;
        else
            s->sssr &= ~SSSR_RFS;
        if (s->rx_level)
            s->sssr |= SSSR_RNE;
        else
            s->sssr &= ~SSSR_RNE;
B
Blue Swirl 已提交
558 559 560
        /* TX FIFO is never filled, so it is always in underrun
           condition if SSP is enabled */
        s->sssr |= SSSR_TFS;
561 562 563 564 565 566
        s->sssr |= SSSR_TNF;
    }

    pxa2xx_ssp_int_update(s);
}

A
Avi Kivity 已提交
567
static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
568
                                unsigned size)
569
{
P
Paul Brook 已提交
570
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
    uint32_t retval;

    switch (addr) {
    case SSCR0:
        return s->sscr[0];
    case SSCR1:
        return s->sscr[1];
    case SSPSP:
        return s->sspsp;
    case SSTO:
        return s->ssto;
    case SSITR:
        return s->ssitr;
    case SSSR:
        return s->sssr | s->ssitr;
    case SSDR:
        if (!s->enable)
            return 0xffffffff;
        if (s->rx_level < 1) {
            printf("%s: SSP Rx Underrun\n", __FUNCTION__);
            return 0xffffffff;
        }
        s->rx_level --;
        retval = s->rx_fifo[s->rx_start ++];
        s->rx_start &= 0xf;
        pxa2xx_ssp_fifo_update(s);
        return retval;
    case SSTSA:
        return s->sstsa;
    case SSRSA:
        return s->ssrsa;
    case SSTSS:
        return 0;
    case SSACD:
        return s->ssacd;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
613
static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
614
                             uint64_t value64, unsigned size)
615
{
P
Paul Brook 已提交
616
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
617
    uint32_t value = value64;
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674

    switch (addr) {
    case SSCR0:
        s->sscr[0] = value & 0xc7ffffff;
        s->enable = value & SSCR0_SSE;
        if (value & SSCR0_MOD)
            printf("%s: Attempt to use network mode\n", __FUNCTION__);
        if (s->enable && SSCR0_DSS(value) < 4)
            printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
                            SSCR0_DSS(value));
        if (!(value & SSCR0_SSE)) {
            s->sssr = 0;
            s->ssitr = 0;
            s->rx_level = 0;
        }
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSCR1:
        s->sscr[1] = value;
        if (value & (SSCR1_LBM | SSCR1_EFWR))
            printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSPSP:
        s->sspsp = value;
        break;

    case SSTO:
        s->ssto = value;
        break;

    case SSITR:
        s->ssitr = value & SSITR_INT;
        pxa2xx_ssp_int_update(s);
        break;

    case SSSR:
        s->sssr &= ~(value & SSSR_RW);
        pxa2xx_ssp_int_update(s);
        break;

    case SSDR:
        if (SSCR0_UWIRE(s->sscr[0])) {
            if (s->sscr[1] & SSCR1_MWDS)
                value &= 0xffff;
            else
                value &= 0xff;
        } else
            /* Note how 32bits overflow does no harm here */
            value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;

        /* Data goes from here to the Tx FIFO and is shifted out from
         * there directly to the slave, no need to buffer it.
         */
        if (s->enable) {
P
Paul Brook 已提交
675 676
            uint32_t readval;
            readval = ssi_transfer(s->bus, value);
677
            if (s->rx_level < 0x10) {
P
Paul Brook 已提交
678 679
                s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
            } else {
680
                s->sssr |= SSSR_ROR;
P
Paul Brook 已提交
681
            }
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
        }
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSTSA:
        s->sstsa = value;
        break;

    case SSRSA:
        s->ssrsa = value;
        break;

    case SSACD:
        s->ssacd = value;
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

704 705 706 707
static const MemoryRegionOps pxa2xx_ssp_ops = {
    .read = pxa2xx_ssp_read,
    .write = pxa2xx_ssp_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
708 709
};

710 711
static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
{
P
Paul Brook 已提交
712
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
    int i;

    qemu_put_be32(f, s->enable);

    qemu_put_be32s(f, &s->sscr[0]);
    qemu_put_be32s(f, &s->sscr[1]);
    qemu_put_be32s(f, &s->sspsp);
    qemu_put_be32s(f, &s->ssto);
    qemu_put_be32s(f, &s->ssitr);
    qemu_put_be32s(f, &s->sssr);
    qemu_put_8s(f, &s->sstsa);
    qemu_put_8s(f, &s->ssrsa);
    qemu_put_8s(f, &s->ssacd);

    qemu_put_byte(f, s->rx_level);
    for (i = 0; i < s->rx_level; i ++)
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
}

static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
{
P
Paul Brook 已提交
734
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
    int i;

    s->enable = qemu_get_be32(f);

    qemu_get_be32s(f, &s->sscr[0]);
    qemu_get_be32s(f, &s->sscr[1]);
    qemu_get_be32s(f, &s->sspsp);
    qemu_get_be32s(f, &s->ssto);
    qemu_get_be32s(f, &s->ssitr);
    qemu_get_be32s(f, &s->sssr);
    qemu_get_8s(f, &s->sstsa);
    qemu_get_8s(f, &s->ssrsa);
    qemu_get_8s(f, &s->ssacd);

    s->rx_level = qemu_get_byte(f);
    s->rx_start = 0;
    for (i = 0; i < s->rx_level; i ++)
        s->rx_fifo[i] = qemu_get_byte(f);

    return 0;
}

757
static int pxa2xx_ssp_init(SysBusDevice *sbd)
P
Paul Brook 已提交
758
{
759 760
    DeviceState *dev = DEVICE(sbd);
    PXA2xxSSPState *s = PXA2XX_SSP(dev);
P
Paul Brook 已提交
761

762
    sysbus_init_irq(sbd, &s->irq);
P
Paul Brook 已提交
763

764 765
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s,
                          "pxa2xx-ssp", 0x1000);
766 767
    sysbus_init_mmio(sbd, &s->iomem);
    register_savevm(dev, "pxa2xx_ssp", -1, 0,
P
Paul Brook 已提交
768 769
                    pxa2xx_ssp_save, pxa2xx_ssp_load, s);

770
    s->bus = ssi_create_bus(dev, "ssi");
771
    return 0;
P
Paul Brook 已提交
772 773
}

774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
/* Real-Time Clock */
#define RCNR		0x00	/* RTC Counter register */
#define RTAR		0x04	/* RTC Alarm register */
#define RTSR		0x08	/* RTC Status register */
#define RTTR		0x0c	/* RTC Timer Trim register */
#define RDCR		0x10	/* RTC Day Counter register */
#define RYCR		0x14	/* RTC Year Counter register */
#define RDAR1		0x18	/* RTC Wristwatch Day Alarm register 1 */
#define RYAR1		0x1c	/* RTC Wristwatch Year Alarm register 1 */
#define RDAR2		0x20	/* RTC Wristwatch Day Alarm register 2 */
#define RYAR2		0x24	/* RTC Wristwatch Year Alarm register 2 */
#define SWCR		0x28	/* RTC Stopwatch Counter register */
#define SWAR1		0x2c	/* RTC Stopwatch Alarm register 1 */
#define SWAR2		0x30	/* RTC Stopwatch Alarm register 2 */
#define RTCPICR		0x34	/* RTC Periodic Interrupt Counter register */
#define PIAR		0x38	/* RTC Periodic Interrupt Alarm register */

791 792 793 794
#define TYPE_PXA2XX_RTC "pxa2xx_rtc"
#define PXA2XX_RTC(obj) \
    OBJECT_CHECK(PXA2xxRTCState, (obj), TYPE_PXA2XX_RTC)

795
typedef struct {
796 797 798 799
    /*< private >*/
    SysBusDevice parent_obj;
    /*< public >*/

800
    MemoryRegion iomem;
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
    uint32_t rttr;
    uint32_t rtsr;
    uint32_t rtar;
    uint32_t rdar1;
    uint32_t rdar2;
    uint32_t ryar1;
    uint32_t ryar2;
    uint32_t swar1;
    uint32_t swar2;
    uint32_t piar;
    uint32_t last_rcnr;
    uint32_t last_rdcr;
    uint32_t last_rycr;
    uint32_t last_swcr;
    uint32_t last_rtcpicr;
    int64_t last_hz;
    int64_t last_sw;
    int64_t last_pi;
    QEMUTimer *rtc_hz;
    QEMUTimer *rtc_rdal1;
    QEMUTimer *rtc_rdal2;
    QEMUTimer *rtc_swal1;
    QEMUTimer *rtc_swal2;
    QEMUTimer *rtc_pi;
    qemu_irq rtc_irq;
} PXA2xxRTCState;

static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
829
{
830
    qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
831 832
}

833
static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
834
{
835
    int64_t rt = qemu_clock_get_ms(rtc_clock);
836 837 838 839 840 841 842
    s->last_rcnr += ((rt - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
    s->last_rdcr += ((rt - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
    s->last_hz = rt;
}

843
static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
844
{
845
    int64_t rt = qemu_clock_get_ms(rtc_clock);
846 847 848 849 850
    if (s->rtsr & (1 << 12))
        s->last_swcr += (rt - s->last_sw) / 10;
    s->last_sw = rt;
}

851
static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
852
{
853
    int64_t rt = qemu_clock_get_ms(rtc_clock);
854 855 856 857 858
    if (s->rtsr & (1 << 15))
        s->last_swcr += rt - s->last_pi;
    s->last_pi = rt;
}

859
static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
860 861 862
                uint32_t rtsr)
{
    if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
863
        timer_mod(s->rtc_hz, s->last_hz +
864 865 866
                (((s->rtar - s->last_rcnr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15));
    else
867
        timer_del(s->rtc_hz);
868 869

    if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
870
        timer_mod(s->rtc_rdal1, s->last_hz +
871 872 873
                (((s->rdar1 - s->last_rdcr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
    else
874
        timer_del(s->rtc_rdal1);
875 876

    if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
877
        timer_mod(s->rtc_rdal2, s->last_hz +
878 879 880
                (((s->rdar2 - s->last_rdcr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
    else
881
        timer_del(s->rtc_rdal2);
882 883

    if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
884
        timer_mod(s->rtc_swal1, s->last_sw +
885 886
                        (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
    else
887
        timer_del(s->rtc_swal1);
888 889

    if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
890
        timer_mod(s->rtc_swal2, s->last_sw +
891 892
                        (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
    else
893
        timer_del(s->rtc_swal2);
894 895

    if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
896
        timer_mod(s->rtc_pi, s->last_pi +
897 898
                        (s->piar & 0xffff) - s->last_rtcpicr);
    else
899
        timer_del(s->rtc_pi);
900 901 902 903
}

static inline void pxa2xx_rtc_hz_tick(void *opaque)
{
904
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
905 906 907 908 909 910 911
    s->rtsr |= (1 << 0);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
{
912
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
913 914 915 916 917 918 919
    s->rtsr |= (1 << 4);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
{
920
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
921 922 923 924 925 926 927
    s->rtsr |= (1 << 6);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_swal1_tick(void *opaque)
{
928
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
929 930 931 932 933 934 935
    s->rtsr |= (1 << 8);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_swal2_tick(void *opaque)
{
936
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
937 938 939 940 941 942 943
    s->rtsr |= (1 << 10);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_pi_tick(void *opaque)
{
944
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
945 946 947 948 949 950 951
    s->rtsr |= (1 << 13);
    pxa2xx_rtc_piupdate(s);
    s->last_rtcpicr = 0;
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

A
Avi Kivity 已提交
952
static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
953
                                unsigned size)
954
{
955
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978

    switch (addr) {
    case RTTR:
        return s->rttr;
    case RTSR:
        return s->rtsr;
    case RTAR:
        return s->rtar;
    case RDAR1:
        return s->rdar1;
    case RDAR2:
        return s->rdar2;
    case RYAR1:
        return s->ryar1;
    case RYAR2:
        return s->ryar2;
    case SWAR1:
        return s->swar1;
    case SWAR2:
        return s->swar2;
    case PIAR:
        return s->piar;
    case RCNR:
979 980 981
        return s->last_rcnr +
            ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
982
    case RDCR:
983 984 985
        return s->last_rdcr +
            ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
986 987 988 989
    case RYCR:
        return s->last_rycr;
    case SWCR:
        if (s->rtsr & (1 << 12))
990 991
            return s->last_swcr +
                (qemu_clock_get_ms(rtc_clock) - s->last_sw) / 10;
992 993 994 995 996 997 998 999 1000
        else
            return s->last_swcr;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1001
static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
1002
                             uint64_t value64, unsigned size)
1003
{
1004
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1005
    uint32_t value = value64;
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

    switch (addr) {
    case RTTR:
        if (!(s->rttr & (1 << 31))) {
            pxa2xx_rtc_hzupdate(s);
            s->rttr = value;
            pxa2xx_rtc_alarm_update(s, s->rtsr);
        }
        break;

    case RTSR:
        if ((s->rtsr ^ value) & (1 << 15))
            pxa2xx_rtc_piupdate(s);

        if ((s->rtsr ^ value) & (1 << 12))
            pxa2xx_rtc_swupdate(s);

        if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
            pxa2xx_rtc_alarm_update(s, value);

        s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
        pxa2xx_rtc_int_update(s);
        break;

    case RTAR:
        s->rtar = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDAR1:
        s->rdar1 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDAR2:
        s->rdar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYAR1:
        s->ryar1 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYAR2:
        s->ryar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case SWAR1:
        pxa2xx_rtc_swupdate(s);
        s->swar1 = value;
        s->last_swcr = 0;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case SWAR2:
        s->swar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case PIAR:
        s->piar = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RCNR:
        pxa2xx_rtc_hzupdate(s);
        s->last_rcnr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDCR:
        pxa2xx_rtc_hzupdate(s);
        s->last_rdcr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYCR:
        s->last_rycr = value;
        break;

    case SWCR:
        pxa2xx_rtc_swupdate(s);
        s->last_swcr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RTCPICR:
        pxa2xx_rtc_piupdate(s);
        s->last_rtcpicr = value & 0xffff;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1105 1106 1107 1108
static const MemoryRegionOps pxa2xx_rtc_ops = {
    .read = pxa2xx_rtc_read,
    .write = pxa2xx_rtc_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1109 1110
};

1111
static int pxa2xx_rtc_init(SysBusDevice *dev)
1112
{
1113
    PXA2xxRTCState *s = PXA2XX_RTC(dev);
1114
    struct tm tm;
1115 1116 1117 1118 1119
    int wom;

    s->rttr = 0x7fff;
    s->rtsr = 0;

1120 1121 1122
    qemu_get_timedate(&tm, 0);
    wom = ((tm.tm_mday - 1) / 7) + 1;

A
aurel32 已提交
1123
    s->last_rcnr = (uint32_t) mktimegm(&tm);
1124 1125 1126 1127 1128 1129
    s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
            (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
    s->last_rycr = ((tm.tm_year + 1900) << 9) |
            ((tm.tm_mon + 1) << 5) | tm.tm_mday;
    s->last_swcr = (tm.tm_hour << 19) |
            (tm.tm_min << 13) | (tm.tm_sec << 7);
1130
    s->last_rtcpicr = 0;
1131 1132 1133 1134 1135 1136 1137 1138
    s->last_hz = s->last_sw = s->last_pi = qemu_clock_get_ms(rtc_clock);

    s->rtc_hz    = timer_new_ms(rtc_clock, pxa2xx_rtc_hz_tick,    s);
    s->rtc_rdal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
    s->rtc_rdal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
    s->rtc_swal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
    s->rtc_swal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
    s->rtc_pi    = timer_new_ms(rtc_clock, pxa2xx_rtc_pi_tick,    s);
1139

1140 1141
    sysbus_init_irq(dev, &s->rtc_irq);

1142 1143
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_rtc_ops, s,
                          "pxa2xx-rtc", 0x10000);
1144
    sysbus_init_mmio(dev, &s->iomem);
1145 1146

    return 0;
1147 1148
}

1149
static void pxa2xx_rtc_pre_save(void *opaque)
1150
{
1151
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1152

1153 1154 1155
    pxa2xx_rtc_hzupdate(s);
    pxa2xx_rtc_piupdate(s);
    pxa2xx_rtc_swupdate(s);
1156
}
1157

1158
static int pxa2xx_rtc_post_load(void *opaque, int version_id)
1159
{
1160
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1161 1162 1163 1164 1165

    pxa2xx_rtc_alarm_update(s, s->rtsr);

    return 0;
}
1166

1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
    .name = "pxa2xx_rtc",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .pre_save = pxa2xx_rtc_pre_save,
    .post_load = pxa2xx_rtc_post_load,
    .fields = (VMStateField[]) {
        VMSTATE_UINT32(rttr, PXA2xxRTCState),
        VMSTATE_UINT32(rtsr, PXA2xxRTCState),
        VMSTATE_UINT32(rtar, PXA2xxRTCState),
        VMSTATE_UINT32(rdar1, PXA2xxRTCState),
        VMSTATE_UINT32(rdar2, PXA2xxRTCState),
        VMSTATE_UINT32(ryar1, PXA2xxRTCState),
        VMSTATE_UINT32(ryar2, PXA2xxRTCState),
        VMSTATE_UINT32(swar1, PXA2xxRTCState),
        VMSTATE_UINT32(swar2, PXA2xxRTCState),
        VMSTATE_UINT32(piar, PXA2xxRTCState),
        VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
        VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
        VMSTATE_INT64(last_hz, PXA2xxRTCState),
        VMSTATE_INT64(last_sw, PXA2xxRTCState),
        VMSTATE_INT64(last_pi, PXA2xxRTCState),
        VMSTATE_END_OF_LIST(),
    },
};

1197 1198
static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
{
1199
    DeviceClass *dc = DEVICE_CLASS(klass);
1200 1201 1202
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = pxa2xx_rtc_init;
1203 1204
    dc->desc = "PXA2xx RTC Controller";
    dc->vmsd = &vmstate_pxa2xx_rtc_regs;
1205 1206
}

1207
static const TypeInfo pxa2xx_rtc_sysbus_info = {
1208
    .name          = TYPE_PXA2XX_RTC,
1209 1210 1211
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxRTCState),
    .class_init    = pxa2xx_rtc_sysbus_class_init,
1212 1213
};

1214
/* I2C Interface */
A
Andreas Färber 已提交
1215 1216 1217 1218 1219 1220 1221 1222

#define TYPE_PXA2XX_I2C_SLAVE "pxa2xx-i2c-slave"
#define PXA2XX_I2C_SLAVE(obj) \
    OBJECT_CHECK(PXA2xxI2CSlaveState, (obj), TYPE_PXA2XX_I2C_SLAVE)

typedef struct PXA2xxI2CSlaveState {
    I2CSlave parent_obj;

P
Paul Brook 已提交
1223 1224 1225
    PXA2xxI2CState *host;
} PXA2xxI2CSlaveState;

1226 1227 1228 1229
#define TYPE_PXA2XX_I2C "pxa2xx_i2c"
#define PXA2XX_I2C(obj) \
    OBJECT_CHECK(PXA2xxI2CState, (obj), TYPE_PXA2XX_I2C)

P
Paul Brook 已提交
1230
struct PXA2xxI2CState {
1231 1232 1233 1234
    /*< private >*/
    SysBusDevice parent_obj;
    /*< public >*/

1235
    MemoryRegion iomem;
P
Paul Brook 已提交
1236
    PXA2xxI2CSlaveState *slave;
A
Andreas Färber 已提交
1237
    I2CBus *bus;
1238
    qemu_irq irq;
1239 1240
    uint32_t offset;
    uint32_t region_size;
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253

    uint16_t control;
    uint16_t status;
    uint8_t ibmr;
    uint8_t data;
};

#define IBMR	0x80	/* I2C Bus Monitor register */
#define IDBR	0x88	/* I2C Data Buffer register */
#define ICR	0x90	/* I2C Control register */
#define ISR	0x98	/* I2C Status register */
#define ISAR	0xa0	/* I2C Slave Address register */

P
Paul Brook 已提交
1254
static void pxa2xx_i2c_update(PXA2xxI2CState *s)
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
{
    uint16_t level = 0;
    level |= s->status & s->control & (1 << 10);		/* BED */
    level |= (s->status & (1 << 7)) && (s->control & (1 << 9));	/* IRF */
    level |= (s->status & (1 << 6)) && (s->control & (1 << 8));	/* ITE */
    level |= s->status & (1 << 9);				/* SAD */
    qemu_set_irq(s->irq, !!level);
}

/* These are only stubs now.  */
1265
static void pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
1266
{
A
Andreas Färber 已提交
1267
    PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
P
Paul Brook 已提交
1268
    PXA2xxI2CState *s = slave->host;
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288

    switch (event) {
    case I2C_START_SEND:
        s->status |= (1 << 9);				/* set SAD */
        s->status &= ~(1 << 0);				/* clear RWM */
        break;
    case I2C_START_RECV:
        s->status |= (1 << 9);				/* set SAD */
        s->status |= 1 << 0;				/* set RWM */
        break;
    case I2C_FINISH:
        s->status |= (1 << 4);				/* set SSD */
        break;
    case I2C_NACK:
        s->status |= 1 << 1;				/* set ACKNAK */
        break;
    }
    pxa2xx_i2c_update(s);
}

1289
static int pxa2xx_i2c_rx(I2CSlave *i2c)
1290
{
A
Andreas Färber 已提交
1291
    PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
P
Paul Brook 已提交
1292
    PXA2xxI2CState *s = slave->host;
A
Andreas Färber 已提交
1293 1294

    if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
1295
        return 0;
A
Andreas Färber 已提交
1296
    }
1297 1298 1299 1300 1301 1302 1303 1304 1305

    if (s->status & (1 << 0)) {			/* RWM */
        s->status |= 1 << 6;			/* set ITE */
    }
    pxa2xx_i2c_update(s);

    return s->data;
}

1306
static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
1307
{
A
Andreas Färber 已提交
1308
    PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
P
Paul Brook 已提交
1309
    PXA2xxI2CState *s = slave->host;
A
Andreas Färber 已提交
1310 1311

    if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
1312
        return 1;
A
Andreas Färber 已提交
1313
    }
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323

    if (!(s->status & (1 << 0))) {		/* RWM */
        s->status |= 1 << 7;			/* set IRF */
        s->data = data;
    }
    pxa2xx_i2c_update(s);

    return 1;
}

A
Avi Kivity 已提交
1324
static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
1325
                                unsigned size)
1326
{
P
Paul Brook 已提交
1327
    PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
A
Andreas Färber 已提交
1328
    I2CSlave *slave;
1329

1330
    addr -= s->offset;
1331 1332 1333 1334 1335 1336
    switch (addr) {
    case ICR:
        return s->control;
    case ISR:
        return s->status | (i2c_bus_busy(s->bus) << 2);
    case ISAR:
A
Andreas Färber 已提交
1337 1338
        slave = I2C_SLAVE(s->slave);
        return slave->address;
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
    case IDBR:
        return s->data;
    case IBMR:
        if (s->status & (1 << 2))
            s->ibmr ^= 3;	/* Fake SCL and SDA pin changes */
        else
            s->ibmr = 0;
        return s->ibmr;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1354
static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
1355
                             uint64_t value64, unsigned size)
1356
{
P
Paul Brook 已提交
1357
    PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
1358
    uint32_t value = value64;
1359 1360
    int ack;

1361
    addr -= s->offset;
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
    switch (addr) {
    case ICR:
        s->control = value & 0xfff7;
        if ((value & (1 << 3)) && (value & (1 << 6))) {	/* TB and IUE */
            /* TODO: slave mode */
            if (value & (1 << 0)) {			/* START condition */
                if (s->data & 1)
                    s->status |= 1 << 0;		/* set RWM */
                else
                    s->status &= ~(1 << 0);		/* clear RWM */
                ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
            } else {
                if (s->status & (1 << 0)) {		/* RWM */
                    s->data = i2c_recv(s->bus);
                    if (value & (1 << 2))		/* ACKNAK */
                        i2c_nack(s->bus);
                    ack = 1;
                } else
                    ack = !i2c_send(s->bus, s->data);
            }

            if (value & (1 << 1))			/* STOP condition */
                i2c_end_transfer(s->bus);

            if (ack) {
                if (value & (1 << 0))			/* START condition */
                    s->status |= 1 << 6;		/* set ITE */
                else
                    if (s->status & (1 << 0))		/* RWM */
                        s->status |= 1 << 7;		/* set IRF */
                    else
                        s->status |= 1 << 6;		/* set ITE */
                s->status &= ~(1 << 1);			/* clear ACKNAK */
            } else {
                s->status |= 1 << 6;			/* set ITE */
                s->status |= 1 << 10;			/* set BED */
                s->status |= 1 << 1;			/* set ACKNAK */
            }
        }
        if (!(value & (1 << 3)) && (value & (1 << 6)))	/* !TB and IUE */
            if (value & (1 << 4))			/* MA */
                i2c_end_transfer(s->bus);
        pxa2xx_i2c_update(s);
        break;

    case ISR:
        s->status &= ~(value & 0x07f0);
        pxa2xx_i2c_update(s);
        break;

    case ISAR:
A
Andreas Färber 已提交
1413
        i2c_set_slave_address(I2C_SLAVE(s->slave), value & 0x7f);
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
        break;

    case IDBR:
        s->data = value & 0xff;
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1425 1426 1427 1428
static const MemoryRegionOps pxa2xx_i2c_ops = {
    .read = pxa2xx_i2c_read,
    .write = pxa2xx_i2c_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1429 1430
};

J
Juan Quintela 已提交
1431 1432 1433 1434 1435 1436
static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
    .name = "pxa2xx_i2c_slave",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
A
Andreas Färber 已提交
1437
        VMSTATE_I2C_SLAVE(parent_obj, PXA2xxI2CSlaveState),
J
Juan Quintela 已提交
1438 1439 1440
        VMSTATE_END_OF_LIST()
    }
};
1441

J
Juan Quintela 已提交
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
static const VMStateDescription vmstate_pxa2xx_i2c = {
    .name = "pxa2xx_i2c",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_UINT16(control, PXA2xxI2CState),
        VMSTATE_UINT16(status, PXA2xxI2CState),
        VMSTATE_UINT8(ibmr, PXA2xxI2CState),
        VMSTATE_UINT8(data, PXA2xxI2CState),
        VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
1453
                               vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState),
J
Juan Quintela 已提交
1454 1455 1456
        VMSTATE_END_OF_LIST()
    }
};
1457

1458
static int pxa2xx_i2c_slave_init(I2CSlave *i2c)
P
Paul Brook 已提交
1459 1460
{
    /* Nothing to do.  */
1461
    return 0;
P
Paul Brook 已提交
1462 1463
}

1464
static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
1465 1466 1467 1468 1469 1470 1471 1472 1473
{
    I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);

    k->init = pxa2xx_i2c_slave_init;
    k->event = pxa2xx_i2c_event;
    k->recv = pxa2xx_i2c_rx;
    k->send = pxa2xx_i2c_tx;
}

1474
static const TypeInfo pxa2xx_i2c_slave_info = {
A
Andreas Färber 已提交
1475
    .name          = TYPE_PXA2XX_I2C_SLAVE,
1476 1477 1478
    .parent        = TYPE_I2C_SLAVE,
    .instance_size = sizeof(PXA2xxI2CSlaveState),
    .class_init    = pxa2xx_i2c_slave_class_init,
P
Paul Brook 已提交
1479 1480
};

A
Avi Kivity 已提交
1481
PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
1482
                qemu_irq irq, uint32_t region_size)
1483
{
P
Paul Brook 已提交
1484
    DeviceState *dev;
1485 1486
    SysBusDevice *i2c_dev;
    PXA2xxI2CState *s;
A
Andreas Färber 已提交
1487
    I2CBus *i2cbus;
1488

1489 1490 1491 1492
    dev = qdev_create(NULL, TYPE_PXA2XX_I2C);
    qdev_prop_set_uint32(dev, "size", region_size + 1);
    qdev_prop_set_uint32(dev, "offset", base & region_size);
    qdev_init_nofail(dev);
1493

1494
    i2c_dev = SYS_BUS_DEVICE(dev);
1495 1496
    sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
    sysbus_connect_irq(i2c_dev, 0, irq);
P
Paul Brook 已提交
1497

1498
    s = PXA2XX_I2C(i2c_dev);
P
pbrook 已提交
1499
    /* FIXME: Should the slave device really be on a separate bus?  */
1500
    i2cbus = i2c_init_bus(dev, "dummy");
A
Andreas Färber 已提交
1501 1502
    dev = i2c_create_slave(i2cbus, TYPE_PXA2XX_I2C_SLAVE, 0);
    s->slave = PXA2XX_I2C_SLAVE(dev);
P
Paul Brook 已提交
1503
    s->slave->host = s;
1504

1505 1506 1507
    return s;
}

1508
static int pxa2xx_i2c_initfn(SysBusDevice *sbd)
1509
{
1510 1511
    DeviceState *dev = DEVICE(sbd);
    PXA2xxI2CState *s = PXA2XX_I2C(dev);
1512

1513
    s->bus = i2c_init_bus(dev, "i2c");
1514

1515 1516
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_i2c_ops, s,
                          "pxa2xx-i2c", s->region_size);
1517 1518
    sysbus_init_mmio(sbd, &s->iomem);
    sysbus_init_irq(sbd, &s->irq);
1519

1520
    return 0;
1521 1522
}

A
Andreas Färber 已提交
1523
I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
1524 1525 1526 1527
{
    return s->bus;
}

1528 1529 1530 1531 1532 1533 1534 1535
static Property pxa2xx_i2c_properties[] = {
    DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
    DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
    DEFINE_PROP_END_OF_LIST(),
};

static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
{
1536
    DeviceClass *dc = DEVICE_CLASS(klass);
1537 1538 1539
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = pxa2xx_i2c_initfn;
1540 1541 1542
    dc->desc = "PXA2xx I2C Bus Controller";
    dc->vmsd = &vmstate_pxa2xx_i2c;
    dc->props = pxa2xx_i2c_properties;
1543 1544
}

1545
static const TypeInfo pxa2xx_i2c_info = {
1546
    .name          = TYPE_PXA2XX_I2C,
1547 1548 1549
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxI2CState),
    .class_init    = pxa2xx_i2c_class_init,
1550 1551
};

1552
/* PXA Inter-IC Sound Controller */
P
Paul Brook 已提交
1553
static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
{
    i2s->rx_len = 0;
    i2s->tx_len = 0;
    i2s->fifo_len = 0;
    i2s->clk = 0x1a;
    i2s->control[0] = 0x00;
    i2s->control[1] = 0x00;
    i2s->status = 0x00;
    i2s->mask = 0x00;
}

#define SACR_TFTH(val)	((val >> 8) & 0xf)
#define SACR_RFTH(val)	((val >> 12) & 0xf)
#define SACR_DREC(val)	(val & (1 << 3))
#define SACR_DPRL(val)	(val & (1 << 4))

P
Paul Brook 已提交
1570
static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
1571 1572 1573 1574 1575 1576 1577
{
    int rfs, tfs;
    rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
            !SACR_DREC(i2s->control[1]);
    tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
            i2s->enable && !SACR_DPRL(i2s->control[1]);

1578 1579
    qemu_set_irq(i2s->rx_dma, rfs);
    qemu_set_irq(i2s->tx_dma, tfs);
1580 1581

    i2s->status &= 0xe0;
1582 1583
    if (i2s->fifo_len < 16 || !i2s->enable)
        i2s->status |= 1 << 0;			/* TNF */
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
    if (i2s->rx_len)
        i2s->status |= 1 << 1;			/* RNE */
    if (i2s->enable)
        i2s->status |= 1 << 2;			/* BSY */
    if (tfs)
        i2s->status |= 1 << 3;			/* TFS */
    if (rfs)
        i2s->status |= 1 << 4;			/* RFS */
    if (!(i2s->tx_len && i2s->enable))
        i2s->status |= i2s->fifo_len << 8;	/* TFL */
    i2s->status |= MAX(i2s->rx_len, 0xf) << 12;	/* RFL */

    qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
}

#define SACR0	0x00	/* Serial Audio Global Control register */
#define SACR1	0x04	/* Serial Audio I2S/MSB-Justified Control register */
#define SASR0	0x0c	/* Serial Audio Interface and FIFO Status register */
#define SAIMR	0x14	/* Serial Audio Interrupt Mask register */
#define SAICR	0x18	/* Serial Audio Interrupt Clear register */
#define SADIV	0x60	/* Serial Audio Clock Divider register */
#define SADR	0x80	/* Serial Audio Data register */

A
Avi Kivity 已提交
1607
static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
1608
                                unsigned size)
1609
{
P
Paul Brook 已提交
1610
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

    switch (addr) {
    case SACR0:
        return s->control[0];
    case SACR1:
        return s->control[1];
    case SASR0:
        return s->status;
    case SAIMR:
        return s->mask;
    case SAICR:
        return 0;
    case SADIV:
        return s->clk;
    case SADR:
        if (s->rx_len > 0) {
            s->rx_len --;
            pxa2xx_i2s_update(s);
            return s->codec_in(s->opaque);
        }
        return 0;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1639
static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
1640
                             uint64_t value, unsigned size)
1641
{
P
Paul Brook 已提交
1642
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
    uint32_t *sample;

    switch (addr) {
    case SACR0:
        if (value & (1 << 3))				/* RST */
            pxa2xx_i2s_reset(s);
        s->control[0] = value & 0xff3d;
        if (!s->enable && (value & 1) && s->tx_len) {	/* ENB */
            for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
                s->codec_out(s->opaque, *sample);
            s->status &= ~(1 << 7);			/* I2SOFF */
        }
        if (value & (1 << 4))				/* EFWR */
            printf("%s: Attempt to use special function\n", __FUNCTION__);
1657
        s->enable = (value & 9) == 1;			/* ENB && !RST*/
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
        pxa2xx_i2s_update(s);
        break;
    case SACR1:
        s->control[1] = value & 0x0039;
        if (value & (1 << 5))				/* ENLBF */
            printf("%s: Attempt to use loopback function\n", __FUNCTION__);
        if (value & (1 << 4))				/* DPRL */
            s->fifo_len = 0;
        pxa2xx_i2s_update(s);
        break;
    case SAIMR:
        s->mask = value & 0x0078;
        pxa2xx_i2s_update(s);
        break;
    case SAICR:
        s->status &= ~(value & (3 << 5));
        pxa2xx_i2s_update(s);
        break;
    case SADIV:
        s->clk = value & 0x007f;
        break;
    case SADR:
        if (s->tx_len && s->enable) {
            s->tx_len --;
            pxa2xx_i2s_update(s);
            s->codec_out(s->opaque, value);
        } else if (s->fifo_len < 16) {
            s->fifo[s->fifo_len ++] = value;
            pxa2xx_i2s_update(s);
        }
        break;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1694 1695 1696 1697
static const MemoryRegionOps pxa2xx_i2s_ops = {
    .read = pxa2xx_i2s_read,
    .write = pxa2xx_i2s_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1698 1699
};

J
Juan Quintela 已提交
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
static const VMStateDescription vmstate_pxa2xx_i2s = {
    .name = "pxa2xx_i2s",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .fields      = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
        VMSTATE_UINT32(status, PXA2xxI2SState),
        VMSTATE_UINT32(mask, PXA2xxI2SState),
        VMSTATE_UINT32(clk, PXA2xxI2SState),
        VMSTATE_INT32(enable, PXA2xxI2SState),
        VMSTATE_INT32(rx_len, PXA2xxI2SState),
        VMSTATE_INT32(tx_len, PXA2xxI2SState),
        VMSTATE_INT32(fifo_len, PXA2xxI2SState),
        VMSTATE_END_OF_LIST()
    }
};
1717

1718 1719
static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
{
P
Paul Brook 已提交
1720
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
    uint32_t *sample;

    /* Signal FIFO errors */
    if (s->enable && s->tx_len)
        s->status |= 1 << 5;		/* TUR */
    if (s->enable && s->rx_len)
        s->status |= 1 << 6;		/* ROR */

    /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
     * handle the cases where it makes a difference.  */
    s->tx_len = tx - s->fifo_len;
    s->rx_len = rx;
    /* Note that is s->codec_out wasn't set, we wouldn't get called.  */
    if (s->enable)
        for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
            s->codec_out(s->opaque, *sample);
    pxa2xx_i2s_update(s);
}

1740
static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
A
Avi Kivity 已提交
1741
                hwaddr base,
1742
                qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
1743
{
P
Paul Brook 已提交
1744
    PXA2xxI2SState *s = (PXA2xxI2SState *)
1745
            g_malloc0(sizeof(PXA2xxI2SState));
1746 1747

    s->irq = irq;
1748 1749
    s->rx_dma = rx_dma;
    s->tx_dma = tx_dma;
1750 1751 1752 1753
    s->data_req = pxa2xx_i2s_data_req;

    pxa2xx_i2s_reset(s);

1754
    memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
1755 1756
                          "pxa2xx-i2s", 0x100000);
    memory_region_add_subregion(sysmem, base, &s->iomem);
1757

J
Juan Quintela 已提交
1758
    vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
1759

1760 1761 1762 1763
    return s;
}

/* PXA Fast Infra-red Communications Port */
P
Paul Brook 已提交
1764
struct PXA2xxFIrState {
1765
    MemoryRegion iomem;
1766
    qemu_irq irq;
1767 1768
    qemu_irq rx_dma;
    qemu_irq tx_dma;
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
    int enable;
    CharDriverState *chr;

    uint8_t control[3];
    uint8_t status[2];

    int rx_len;
    int rx_start;
    uint8_t rx_fifo[64];
};

P
Paul Brook 已提交
1780
static void pxa2xx_fir_reset(PXA2xxFIrState *s)
1781 1782 1783 1784 1785 1786 1787 1788 1789
{
    s->control[0] = 0x00;
    s->control[1] = 0x00;
    s->control[2] = 0x00;
    s->status[0] = 0x00;
    s->status[1] = 0x00;
    s->enable = 0;
}

P
Paul Brook 已提交
1790
static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
{
    static const int tresh[4] = { 8, 16, 32, 0 };
    int intr = 0;
    if ((s->control[0] & (1 << 4)) &&			/* RXE */
                    s->rx_len >= tresh[s->control[2] & 3])	/* TRIG */
        s->status[0] |= 1 << 4;				/* RFS */
    else
        s->status[0] &= ~(1 << 4);			/* RFS */
    if (s->control[0] & (1 << 3))			/* TXE */
        s->status[0] |= 1 << 3;				/* TFS */
    else
        s->status[0] &= ~(1 << 3);			/* TFS */
    if (s->rx_len)
        s->status[1] |= 1 << 2;				/* RNE */
    else
        s->status[1] &= ~(1 << 2);			/* RNE */
    if (s->control[0] & (1 << 4))			/* RXE */
        s->status[1] |= 1 << 0;				/* RSY */
    else
        s->status[1] &= ~(1 << 0);			/* RSY */

    intr |= (s->control[0] & (1 << 5)) &&		/* RIE */
            (s->status[0] & (1 << 4));			/* RFS */
    intr |= (s->control[0] & (1 << 6)) &&		/* TIE */
            (s->status[0] & (1 << 3));			/* TFS */
    intr |= (s->control[2] & (1 << 4)) &&		/* TRAIL */
            (s->status[0] & (1 << 6));			/* EOC */
    intr |= (s->control[0] & (1 << 2)) &&		/* TUS */
            (s->status[0] & (1 << 1));			/* TUR */
    intr |= s->status[0] & 0x25;			/* FRE, RAB, EIF */

1822 1823
    qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
    qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835

    qemu_set_irq(s->irq, intr && s->enable);
}

#define ICCR0	0x00	/* FICP Control register 0 */
#define ICCR1	0x04	/* FICP Control register 1 */
#define ICCR2	0x08	/* FICP Control register 2 */
#define ICDR	0x0c	/* FICP Data register */
#define ICSR0	0x14	/* FICP Status register 0 */
#define ICSR1	0x18	/* FICP Status register 1 */
#define ICFOR	0x1c	/* FICP FIFO Occupancy Status register */

A
Avi Kivity 已提交
1836
static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
1837
                                unsigned size)
1838
{
P
Paul Brook 已提交
1839
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
    uint8_t ret;

    switch (addr) {
    case ICCR0:
        return s->control[0];
    case ICCR1:
        return s->control[1];
    case ICCR2:
        return s->control[2];
    case ICDR:
        s->status[0] &= ~0x01;
        s->status[1] &= ~0x72;
        if (s->rx_len) {
            s->rx_len --;
            ret = s->rx_fifo[s->rx_start ++];
            s->rx_start &= 63;
            pxa2xx_fir_update(s);
            return ret;
        }
        printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
        break;
    case ICSR0:
        return s->status[0];
    case ICSR1:
        return s->status[1] | (1 << 3);			/* TNF */
    case ICFOR:
        return s->rx_len;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1874
static void pxa2xx_fir_write(void *opaque, hwaddr addr,
1875
                             uint64_t value64, unsigned size)
1876
{
P
Paul Brook 已提交
1877
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1878
    uint32_t value = value64;
1879 1880 1881 1882 1883 1884 1885
    uint8_t ch;

    switch (addr) {
    case ICCR0:
        s->control[0] = value;
        if (!(value & (1 << 4)))			/* RXE */
            s->rx_len = s->rx_start = 0;
B
Blue Swirl 已提交
1886 1887 1888
        if (!(value & (1 << 3))) {                      /* TXE */
            /* Nop */
        }
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
        s->enable = value & 1;				/* ITR */
        if (!s->enable)
            s->status[0] = 0;
        pxa2xx_fir_update(s);
        break;
    case ICCR1:
        s->control[1] = value;
        break;
    case ICCR2:
        s->control[2] = value & 0x3f;
        pxa2xx_fir_update(s);
        break;
    case ICDR:
        if (s->control[2] & (1 << 2))			/* TXP */
            ch = value;
        else
            ch = ~value;
        if (s->chr && s->enable && (s->control[0] & (1 << 3)))	/* TXE */
1907
            qemu_chr_fe_write(s->chr, &ch, 1);
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
        break;
    case ICSR0:
        s->status[0] &= ~(value & 0x66);
        pxa2xx_fir_update(s);
        break;
    case ICFOR:
        break;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1920 1921 1922 1923
static const MemoryRegionOps pxa2xx_fir_ops = {
    .read = pxa2xx_fir_read,
    .write = pxa2xx_fir_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1924 1925 1926 1927
};

static int pxa2xx_fir_is_empty(void *opaque)
{
P
Paul Brook 已提交
1928
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1929 1930 1931 1932 1933
    return (s->rx_len < 64);
}

static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
{
P
Paul Brook 已提交
1934
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
    if (!(s->control[0] & (1 << 4)))			/* RXE */
        return;

    while (size --) {
        s->status[1] |= 1 << 4;				/* EOF */
        if (s->rx_len >= 64) {
            s->status[1] |= 1 << 6;			/* ROR */
            break;
        }

        if (s->control[2] & (1 << 3))			/* RXP */
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
        else
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
    }

    pxa2xx_fir_update(s);
}

static void pxa2xx_fir_event(void *opaque, int event)
{
}

1958 1959
static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
{
P
Paul Brook 已提交
1960
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
    int i;

    qemu_put_be32(f, s->enable);

    qemu_put_8s(f, &s->control[0]);
    qemu_put_8s(f, &s->control[1]);
    qemu_put_8s(f, &s->control[2]);
    qemu_put_8s(f, &s->status[0]);
    qemu_put_8s(f, &s->status[1]);

    qemu_put_byte(f, s->rx_len);
    for (i = 0; i < s->rx_len; i ++)
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
}

static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
{
P
Paul Brook 已提交
1978
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
    int i;

    s->enable = qemu_get_be32(f);

    qemu_get_8s(f, &s->control[0]);
    qemu_get_8s(f, &s->control[1]);
    qemu_get_8s(f, &s->control[2]);
    qemu_get_8s(f, &s->status[0]);
    qemu_get_8s(f, &s->status[1]);

    s->rx_len = qemu_get_byte(f);
    s->rx_start = 0;
    for (i = 0; i < s->rx_len; i ++)
        s->rx_fifo[i] = qemu_get_byte(f);

    return 0;
}

1997
static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
A
Avi Kivity 已提交
1998
                hwaddr base,
1999
                qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma,
2000 2001
                CharDriverState *chr)
{
P
Paul Brook 已提交
2002
    PXA2xxFIrState *s = (PXA2xxFIrState *)
2003
            g_malloc0(sizeof(PXA2xxFIrState));
2004 2005

    s->irq = irq;
2006 2007
    s->rx_dma = rx_dma;
    s->tx_dma = tx_dma;
2008 2009 2010 2011
    s->chr = chr;

    pxa2xx_fir_reset(s);

2012
    memory_region_init_io(&s->iomem, NULL, &pxa2xx_fir_ops, s, "pxa2xx-fir", 0x1000);
2013
    memory_region_add_subregion(sysmem, base, &s->iomem);
2014

2015 2016
    if (chr) {
        qemu_chr_fe_claim_no_fail(chr);
2017 2018
        qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
                        pxa2xx_fir_rx, pxa2xx_fir_event, s);
2019
    }
2020

A
Alex Williamson 已提交
2021 2022
    register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save,
                    pxa2xx_fir_load, s);
2023

2024 2025 2026
    return s;
}

2027
static void pxa2xx_reset(void *opaque, int line, int level)
2028
{
P
Paul Brook 已提交
2029
    PXA2xxState *s = (PXA2xxState *) opaque;
2030

2031
    if (level && (s->pm_regs[PCFR >> 2] & 0x10)) {	/* GPR_EN */
2032
        cpu_reset(CPU(s->cpu));
2033 2034 2035 2036 2037
        /* TODO: reset peripherals */
    }
}

/* Initialise a PXA270 integrated chip (ARM based core).  */
2038 2039
PXA2xxState *pxa270_init(MemoryRegion *address_space,
                         unsigned int sdram_size, const char *revision)
2040
{
P
Paul Brook 已提交
2041
    PXA2xxState *s;
2042
    int i;
G
Gerd Hoffmann 已提交
2043
    DriveInfo *dinfo;
2044
    s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
2045

2046 2047 2048 2049
    if (revision && strncmp(revision, "pxa27", 5)) {
        fprintf(stderr, "Machine requires a PXA27x processor.\n");
        exit(1);
    }
B
bellard 已提交
2050 2051 2052
    if (!revision)
        revision = "pxa270";
    
2053 2054
    s->cpu = cpu_arm_init(revision);
    if (s->cpu == NULL) {
B
bellard 已提交
2055 2056 2057
        fprintf(stderr, "Unable to find CPU definition\n");
        exit(1);
    }
2058 2059
    s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];

2060
    /* SDRAM & Internal Memory Storage */
2061
    memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size);
2062
    vmstate_register_ram_global(&s->sdram);
2063
    memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2064
    memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000);
2065
    vmstate_register_ram_global(&s->internal);
2066 2067
    memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
                                &s->internal);
2068

2069
    s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
2070

2071 2072
    s->dma = pxa27x_dma_init(0x40000000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
2073

2074 2075 2076 2077 2078 2079 2080
    sysbus_create_varargs("pxa27x-timer", 0x40a00000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
                    qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
                    NULL);
2081

2082
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
2083

G
Gerd Hoffmann 已提交
2084 2085
    dinfo = drive_get(IF_SD, 0, 0);
    if (!dinfo) {
T
ths 已提交
2086 2087 2088
        fprintf(stderr, "qemu: missing SecureDigital device\n");
        exit(1);
    }
B
Benoît Canet 已提交
2089
    s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2090 2091 2092
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
2093

2094 2095
    for (i = 0; pxa270_serial[i].io_base; i++) {
        if (serial_hds[i]) {
2096
            serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
2097
                           qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2098
                           14857000 / 16, serial_hds[i],
2099 2100
                           DEVICE_NATIVE_ENDIAN);
        } else {
2101
            break;
2102 2103
        }
    }
2104
    if (serial_hds[i])
2105
        s->fir = pxa2xx_fir_init(address_space, 0x40800000,
2106
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2107 2108 2109
                        qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
                        qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
                        serial_hds[i]);
2110

B
Benoît Canet 已提交
2111
    s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
2112
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
2113

2114
    s->cm_base = 0x41300000;
B
balrog 已提交
2115
    s->cm_regs[CCCR >> 2] = 0x02000210;	/* 416.0 MHz */
2116
    s->clkcfg = 0x00000009;		/* Turbo mode active */
2117
    memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
2118
    memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
J
Juan Quintela 已提交
2119
    vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
2120

2121
    pxa2xx_setup_cp14(s);
2122 2123 2124 2125 2126

    s->mm_base = 0x48000000;
    s->mm_regs[MDMRS >> 2] = 0x00020002;
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
    s->mm_regs[MECR >> 2] = 0x00000001;	/* Two PC Card sockets */
2127
    memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
2128
    memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
J
Juan Quintela 已提交
2129
    vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
2130

2131
    s->pm_base = 0x40f00000;
2132
    memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
2133
    memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
J
Juan Quintela 已提交
2134
    vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2135

2136
    for (i = 0; pxa27x_ssp[i].io_base; i ++);
2137
    s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
2138
    for (i = 0; pxa27x_ssp[i].io_base; i ++) {
P
Paul Brook 已提交
2139
        DeviceState *dev;
2140
        dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa27x_ssp[i].io_base,
2141
                        qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
P
Paul Brook 已提交
2142
        s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
2143 2144
    }

2145
    if (usb_enabled(false)) {
P
Paul Brook 已提交
2146
        sysbus_create_simple("sysbus-ohci", 0x4c000000,
2147
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
2148 2149
    }

2150 2151
    s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
    s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
2152

2153
    sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
2154
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
2155

2156 2157 2158 2159
    s->i2c[0] = pxa2xx_i2c_init(0x40301600,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
2160

2161
    s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2162 2163 2164
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
2165

2166
    s->kp = pxa27x_keypad_init(address_space, 0x41500000,
2167
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
2168

2169
    /* GPIO1 resets the processor */
T
ths 已提交
2170
    /* The handler can be overridden by board-specific code */
2171
    qdev_connect_gpio_out(s->gpio, 1, s->reset);
2172 2173 2174 2175
    return s;
}

/* Initialise a PXA255 integrated chip (ARM based core).  */
2176
PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
2177
{
P
Paul Brook 已提交
2178
    PXA2xxState *s;
2179
    int i;
G
Gerd Hoffmann 已提交
2180
    DriveInfo *dinfo;
B
bellard 已提交
2181

2182
    s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
2183

2184 2185
    s->cpu = cpu_arm_init("pxa255");
    if (s->cpu == NULL) {
B
bellard 已提交
2186 2187 2188
        fprintf(stderr, "Unable to find CPU definition\n");
        exit(1);
    }
2189 2190
    s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];

2191
    /* SDRAM & Internal Memory Storage */
2192
    memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size);
2193
    vmstate_register_ram_global(&s->sdram);
2194
    memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2195
    memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
2196
                           PXA2XX_INTERNAL_SIZE);
2197
    vmstate_register_ram_global(&s->internal);
2198 2199
    memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
                                &s->internal);
2200

2201
    s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
2202

2203 2204
    s->dma = pxa255_dma_init(0x40000000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
2205

2206 2207 2208 2209 2210 2211
    sysbus_create_varargs("pxa25x-timer", 0x40a00000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
                    NULL);
2212

2213
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
2214

G
Gerd Hoffmann 已提交
2215 2216
    dinfo = drive_get(IF_SD, 0, 0);
    if (!dinfo) {
T
ths 已提交
2217 2218 2219
        fprintf(stderr, "qemu: missing SecureDigital device\n");
        exit(1);
    }
B
Benoît Canet 已提交
2220
    s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2221 2222 2223
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
2224

2225
    for (i = 0; pxa255_serial[i].io_base; i++) {
B
Blue Swirl 已提交
2226
        if (serial_hds[i]) {
2227
            serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
2228
                           qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2229
                           14745600 / 16, serial_hds[i],
2230
                           DEVICE_NATIVE_ENDIAN);
B
Blue Swirl 已提交
2231
        } else {
2232
            break;
B
Blue Swirl 已提交
2233
        }
2234
    }
2235
    if (serial_hds[i])
2236
        s->fir = pxa2xx_fir_init(address_space, 0x40800000,
2237
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2238 2239 2240
                        qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
                        qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
                        serial_hds[i]);
2241

B
Benoît Canet 已提交
2242
    s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
2243
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
2244

2245
    s->cm_base = 0x41300000;
B
balrog 已提交
2246
    s->cm_regs[CCCR >> 2] = 0x02000210;	/* 416.0 MHz */
2247
    s->clkcfg = 0x00000009;		/* Turbo mode active */
2248
    memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
2249
    memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
J
Juan Quintela 已提交
2250
    vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
2251

2252
    pxa2xx_setup_cp14(s);
2253 2254 2255 2256 2257

    s->mm_base = 0x48000000;
    s->mm_regs[MDMRS >> 2] = 0x00020002;
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
    s->mm_regs[MECR >> 2] = 0x00000001;	/* Two PC Card sockets */
2258
    memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
2259
    memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
J
Juan Quintela 已提交
2260
    vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
2261

2262
    s->pm_base = 0x40f00000;
2263
    memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
2264
    memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
J
Juan Quintela 已提交
2265
    vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2266

2267
    for (i = 0; pxa255_ssp[i].io_base; i ++);
2268
    s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
2269
    for (i = 0; pxa255_ssp[i].io_base; i ++) {
P
Paul Brook 已提交
2270
        DeviceState *dev;
2271
        dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa255_ssp[i].io_base,
2272
                        qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
P
Paul Brook 已提交
2273
        s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
2274 2275
    }

2276
    if (usb_enabled(false)) {
P
Paul Brook 已提交
2277
        sysbus_create_simple("sysbus-ohci", 0x4c000000,
2278
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
2279 2280
    }

2281 2282
    s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
    s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
2283

2284
    sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
2285
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
2286

2287 2288 2289 2290
    s->i2c[0] = pxa2xx_i2c_init(0x40301600,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
2291

2292
    s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2293 2294 2295
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
2296 2297

    /* GPIO1 resets the processor */
T
ths 已提交
2298
    /* The handler can be overridden by board-specific code */
2299
    qdev_connect_gpio_out(s->gpio, 1, s->reset);
2300 2301
    return s;
}
P
Paul Brook 已提交
2302

2303 2304 2305 2306 2307 2308 2309
static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);

    sdc->init = pxa2xx_ssp_init;
}

2310
static const TypeInfo pxa2xx_ssp_info = {
2311
    .name          = TYPE_PXA2XX_SSP,
2312 2313 2314
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxSSPState),
    .class_init    = pxa2xx_ssp_class_init,
2315 2316
};

A
Andreas Färber 已提交
2317
static void pxa2xx_register_types(void)
P
Paul Brook 已提交
2318
{
2319 2320 2321 2322
    type_register_static(&pxa2xx_i2c_slave_info);
    type_register_static(&pxa2xx_ssp_info);
    type_register_static(&pxa2xx_i2c_info);
    type_register_static(&pxa2xx_rtc_sysbus_info);
P
Paul Brook 已提交
2323 2324
}

A
Andreas Färber 已提交
2325
type_init(pxa2xx_register_types)