pxa2xx.c 68.5 KB
Newer Older
1 2 3 4 5 6
/*
 * Intel XScale PXA255/270 processor support.
 *
 * Copyright (c) 2006 Openedhand Ltd.
 * Written by Andrzej Zaborowski <balrog@zabor.org>
 *
M
Matthew Fernandez 已提交
7
 * This code is licensed under the GPL.
8 9
 */

10
#include "hw/sysbus.h"
P
Paolo Bonzini 已提交
11
#include "hw/arm/pxa.h"
12
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
13 14
#include "hw/char/serial.h"
#include "hw/i2c/i2c.h"
15
#include "hw/ssi.h"
16
#include "sysemu/char.h"
17
#include "sysemu/blockdev.h"
18 19

static struct {
A
Avi Kivity 已提交
20
    hwaddr io_base;
21 22 23 24 25 26 27 28 29 30 31 32 33 34
    int irqn;
} pxa255_serial[] = {
    { 0x40100000, PXA2XX_PIC_FFUART },
    { 0x40200000, PXA2XX_PIC_BTUART },
    { 0x40700000, PXA2XX_PIC_STUART },
    { 0x41600000, PXA25X_PIC_HWUART },
    { 0, 0 }
}, pxa270_serial[] = {
    { 0x40100000, PXA2XX_PIC_FFUART },
    { 0x40200000, PXA2XX_PIC_BTUART },
    { 0x40700000, PXA2XX_PIC_STUART },
    { 0, 0 }
};

B
bellard 已提交
35
typedef struct PXASSPDef {
A
Avi Kivity 已提交
36
    hwaddr io_base;
37
    int irqn;
B
bellard 已提交
38 39 40 41
} PXASSPDef;

#if 0
static PXASSPDef pxa250_ssp[] = {
42 43
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0, 0 }
B
bellard 已提交
44 45 46 47
};
#endif

static PXASSPDef pxa255_ssp[] = {
48 49 50
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41400000, PXA25X_PIC_NSSP },
    { 0, 0 }
B
bellard 已提交
51 52 53 54
};

#if 0
static PXASSPDef pxa26x_ssp[] = {
55 56 57 58
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41400000, PXA25X_PIC_NSSP },
    { 0x41500000, PXA26X_PIC_ASSP },
    { 0, 0 }
B
bellard 已提交
59 60 61 62
};
#endif

static PXASSPDef pxa27x_ssp[] = {
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
    { 0x41000000, PXA2XX_PIC_SSP },
    { 0x41700000, PXA27X_PIC_SSP2 },
    { 0x41900000, PXA2XX_PIC_SSP3 },
    { 0, 0 }
};

#define PMCR	0x00	/* Power Manager Control register */
#define PSSR	0x04	/* Power Manager Sleep Status register */
#define PSPR	0x08	/* Power Manager Scratch-Pad register */
#define PWER	0x0c	/* Power Manager Wake-Up Enable register */
#define PRER	0x10	/* Power Manager Rising-Edge Detect Enable register */
#define PFER	0x14	/* Power Manager Falling-Edge Detect Enable register */
#define PEDR	0x18	/* Power Manager Edge-Detect Status register */
#define PCFR	0x1c	/* Power Manager General Configuration register */
#define PGSR0	0x20	/* Power Manager GPIO Sleep-State register 0 */
#define PGSR1	0x24	/* Power Manager GPIO Sleep-State register 1 */
#define PGSR2	0x28	/* Power Manager GPIO Sleep-State register 2 */
#define PGSR3	0x2c	/* Power Manager GPIO Sleep-State register 3 */
#define RCSR	0x30	/* Reset Controller Status register */
#define PSLR	0x34	/* Power Manager Sleep Configuration register */
#define PTSR	0x38	/* Power Manager Standby Configuration register */
#define PVCR	0x40	/* Power Manager Voltage Change Control register */
#define PUCR	0x4c	/* Power Manager USIM Card Control/Status register */
#define PKWR	0x50	/* Power Manager Keyboard Wake-Up Enable register */
#define PKSR	0x54	/* Power Manager Keyboard Level-Detect Status */
#define PCMD0	0x80	/* Power Manager I2C Command register File 0 */
#define PCMD31	0xfc	/* Power Manager I2C Command register File 31 */

A
Avi Kivity 已提交
91
static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
92
                               unsigned size)
93
{
P
Paul Brook 已提交
94
    PXA2xxState *s = (PXA2xxState *) opaque;
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109

    switch (addr) {
    case PMCR ... PCMD31:
        if (addr & 3)
            goto fail;

        return s->pm_regs[addr >> 2];
    default:
    fail:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
110
static void pxa2xx_pm_write(void *opaque, hwaddr addr,
111
                            uint64_t value, unsigned size)
112
{
P
Paul Brook 已提交
113
    PXA2xxState *s = (PXA2xxState *) opaque;
114 115 116

    switch (addr) {
    case PMCR:
117 118 119
        /* Clear the write-one-to-clear bits... */
        s->pm_regs[addr >> 2] &= ~(value & 0x2a);
        /* ...and set the plain r/w bits */
120
        s->pm_regs[addr >> 2] &= ~0x15;
121 122 123 124 125 126 127 128 129 130
        s->pm_regs[addr >> 2] |= value & 0x15;
        break;

    case PSSR:	/* Read-clean registers */
    case RCSR:
    case PKSR:
        s->pm_regs[addr >> 2] &= ~value;
        break;

    default:	/* Read-write registers */
B
Blue Swirl 已提交
131
        if (!(addr & 3)) {
132 133 134 135 136 137 138 139 140
            s->pm_regs[addr >> 2] = value;
            break;
        }

        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

141 142 143 144
static const MemoryRegionOps pxa2xx_pm_ops = {
    .read = pxa2xx_pm_read,
    .write = pxa2xx_pm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
145 146
};

J
Juan Quintela 已提交
147 148 149 150 151 152 153 154 155 156
static const VMStateDescription vmstate_pxa2xx_pm = {
    .name = "pxa2xx_pm",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .fields      = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
        VMSTATE_END_OF_LIST()
    }
};
157

158 159 160 161 162
#define CCCR	0x00	/* Core Clock Configuration register */
#define CKEN	0x04	/* Clock Enable register */
#define OSCC	0x08	/* Oscillator Configuration register */
#define CCSR	0x0c	/* Core Clock Status register */

A
Avi Kivity 已提交
163
static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
164
                               unsigned size)
165
{
P
Paul Brook 已提交
166
    PXA2xxState *s = (PXA2xxState *) opaque;
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

    switch (addr) {
    case CCCR:
    case CKEN:
    case OSCC:
        return s->cm_regs[addr >> 2];

    case CCSR:
        return s->cm_regs[CCCR >> 2] | (3 << 28);

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
184
static void pxa2xx_cm_write(void *opaque, hwaddr addr,
185
                            uint64_t value, unsigned size)
186
{
P
Paul Brook 已提交
187
    PXA2xxState *s = (PXA2xxState *) opaque;
188 189 190 191 192 193 194 195

    switch (addr) {
    case CCCR:
    case CKEN:
        s->cm_regs[addr >> 2] = value;
        break;

    case OSCC:
196
        s->cm_regs[addr >> 2] &= ~0x6c;
197
        s->cm_regs[addr >> 2] |= value & 0x6e;
198 199
        if ((value >> 1) & 1)			/* OON */
            s->cm_regs[addr >> 2] |= 1 << 0;	/* Oscillator is now stable */
200 201 202 203 204 205 206 207
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

208 209 210 211
static const MemoryRegionOps pxa2xx_cm_ops = {
    .read = pxa2xx_cm_read,
    .write = pxa2xx_cm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
212 213
};

J
Juan Quintela 已提交
214 215 216 217 218 219 220 221 222 223 224 225
static const VMStateDescription vmstate_pxa2xx_cm = {
    .name = "pxa2xx_cm",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .fields      = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
        VMSTATE_UINT32(clkcfg, PXA2xxState),
        VMSTATE_UINT32(pmnc, PXA2xxState),
        VMSTATE_END_OF_LIST()
    }
};
226

227 228
static int pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri,
                              uint64_t *value)
229
{
230 231 232 233
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    *value = s->clkcfg;
    return 0;
}
234

235 236 237 238 239 240 241
static int pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
                               uint64_t value)
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    s->clkcfg = value & 0xf;
    if (value & 2) {
        printf("%s: CPU frequency change attempt\n", __func__);
242 243 244 245
    }
    return 0;
}

246 247
static int pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
                                uint64_t value)
248
{
249
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
250 251 252 253 254
    static const char *pwrmode[8] = {
        "Normal", "Idle", "Deep-idle", "Standby",
        "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
    };

255 256 257 258 259 260
    if (value & 8) {
        printf("%s: CPU voltage change attempt\n", __func__);
    }
    switch (value & 7) {
    case 0:
        /* Do nothing */
261 262
        break;

263 264 265
    case 1:
        /* Idle */
        if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) { /* CPDIS */
266
            cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
267 268 269 270 271 272
            break;
        }
        /* Fall through.  */

    case 2:
        /* Deep-Idle */
273
        cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
        s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
        goto message;

    case 3:
        s->cpu->env.uncached_cpsr =
            ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
        s->cpu->env.cp15.c1_sys = 0;
        s->cpu->env.cp15.c1_coproc = 0;
        s->cpu->env.cp15.c2_base0 = 0;
        s->cpu->env.cp15.c3 = 0;
        s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
        s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */

        /*
         * The scratch-pad register is almost universally used
         * for storing the return address on suspend.  For the
         * lack of a resuming bootloader, perform a jump
         * directly to that address.
         */
        memset(s->cpu->env.regs, 0, 4 * 15);
        s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
295 296

#if 0
297 298 299 300
        buffer = 0xe59ff000; /* ldr     pc, [pc, #0] */
        cpu_physical_memory_write(0, &buffer, 4);
        buffer = s->pm_regs[PSPR >> 2];
        cpu_physical_memory_write(8, &buffer, 4);
301 302
#endif

303
        /* Suspend */
304 305
        cpu_interrupt(CPU(arm_env_get_cpu(cpu_single_env)),
                      CPU_INTERRUPT_HALT);
306

307
        goto message;
308 309

    default:
310 311 312
    message:
        printf("%s: machine entered %s mode\n", __func__,
               pwrmode[value & 7]);
313 314 315 316 317
    }

    return 0;
}

318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
static int pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri,
                              uint64_t *value)
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    *value = s->pmnc;
    return 0;
}

static int pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
                               uint64_t value)
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    s->pmnc = value;
    return 0;
}

static int pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri,
                              uint64_t *value)
{
    PXA2xxState *s = (PXA2xxState *)ri->opaque;
    if (s->pmnc & 1) {
        *value = qemu_get_clock_ns(vm_clock);
    } else {
        *value = 0;
    }
    return 0;
}

static const ARMCPRegInfo pxa_cp_reginfo[] = {
347 348
    /* cp14 crm==1: perf registers */
    { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
349 350 351 352 353
      .access = PL1_RW,
      .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
    { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
354
    { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
355
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
356
    { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
357
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
358
    { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
359
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
360 361
    /* cp14 crm==2: performance count registers */
    { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
362
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
363
    { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
364 365 366 367 368
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
    { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
369 370 371 372 373 374 375 376
    /* cp14 crn==6: CLKCFG */
    { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
    /* cp14 crn==7: PWRMODE */
    { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
      .access = PL1_RW,
      .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
377 378 379 380 381 382 383 384
    REGINFO_SENTINEL
};

static void pxa2xx_setup_cp14(PXA2xxState *s)
{
    define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
}

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
#define MDCNFG		0x00	/* SDRAM Configuration register */
#define MDREFR		0x04	/* SDRAM Refresh Control register */
#define MSC0		0x08	/* Static Memory Control register 0 */
#define MSC1		0x0c	/* Static Memory Control register 1 */
#define MSC2		0x10	/* Static Memory Control register 2 */
#define MECR		0x14	/* Expansion Memory Bus Config register */
#define SXCNFG		0x1c	/* Synchronous Static Memory Config register */
#define MCMEM0		0x28	/* PC Card Memory Socket 0 Timing register */
#define MCMEM1		0x2c	/* PC Card Memory Socket 1 Timing register */
#define MCATT0		0x30	/* PC Card Attribute Socket 0 register */
#define MCATT1		0x34	/* PC Card Attribute Socket 1 register */
#define MCIO0		0x38	/* PC Card I/O Socket 0 Timing register */
#define MCIO1		0x3c	/* PC Card I/O Socket 1 Timing register */
#define MDMRS		0x40	/* SDRAM Mode Register Set Config register */
#define BOOT_DEF	0x44	/* Boot-time Default Configuration register */
#define ARB_CNTL	0x48	/* Arbiter Control register */
#define BSCNTR0		0x4c	/* Memory Buffer Strength Control register 0 */
#define BSCNTR1		0x50	/* Memory Buffer Strength Control register 1 */
#define LCDBSCNTR	0x54	/* LCD Buffer Strength Control register */
#define MDMRSLP		0x58	/* Low Power SDRAM Mode Set Config register */
#define BSCNTR2		0x5c	/* Memory Buffer Strength Control register 2 */
#define BSCNTR3		0x60	/* Memory Buffer Strength Control register 3 */
#define SA1110		0x64	/* SA-1110 Memory Compatibility register */

A
Avi Kivity 已提交
409
static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
410
                               unsigned size)
411
{
P
Paul Brook 已提交
412
    PXA2xxState *s = (PXA2xxState *) opaque;
413 414 415 416 417 418 419 420 421 422 423 424 425

    switch (addr) {
    case MDCNFG ... SA1110:
        if ((addr & 3) == 0)
            return s->mm_regs[addr >> 2];

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
426
static void pxa2xx_mm_write(void *opaque, hwaddr addr,
427
                            uint64_t value, unsigned size)
428
{
P
Paul Brook 已提交
429
    PXA2xxState *s = (PXA2xxState *) opaque;
430 431 432 433 434 435 436 437 438 439 440 441 442 443

    switch (addr) {
    case MDCNFG ... SA1110:
        if ((addr & 3) == 0) {
            s->mm_regs[addr >> 2] = value;
            break;
        }

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

444 445 446 447
static const MemoryRegionOps pxa2xx_mm_ops = {
    .read = pxa2xx_mm_read,
    .write = pxa2xx_mm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
448 449
};

J
Juan Quintela 已提交
450 451 452 453 454 455 456 457 458 459
static const VMStateDescription vmstate_pxa2xx_mm = {
    .name = "pxa2xx_mm",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .fields      = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
        VMSTATE_END_OF_LIST()
    }
};
460

461
/* Synchronous Serial Ports */
P
Paul Brook 已提交
462 463
typedef struct {
    SysBusDevice busdev;
464
    MemoryRegion iomem;
465 466
    qemu_irq irq;
    int enable;
P
Paul Brook 已提交
467
    SSIBus *bus;
468 469 470 471 472 473 474 475 476 477 478 479 480

    uint32_t sscr[2];
    uint32_t sspsp;
    uint32_t ssto;
    uint32_t ssitr;
    uint32_t sssr;
    uint8_t sstsa;
    uint8_t ssrsa;
    uint8_t ssacd;

    uint32_t rx_fifo[16];
    int rx_level;
    int rx_start;
P
Paul Brook 已提交
481
} PXA2xxSSPState;
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529

#define SSCR0	0x00	/* SSP Control register 0 */
#define SSCR1	0x04	/* SSP Control register 1 */
#define SSSR	0x08	/* SSP Status register */
#define SSITR	0x0c	/* SSP Interrupt Test register */
#define SSDR	0x10	/* SSP Data register */
#define SSTO	0x28	/* SSP Time-Out register */
#define SSPSP	0x2c	/* SSP Programmable Serial Protocol register */
#define SSTSA	0x30	/* SSP TX Time Slot Active register */
#define SSRSA	0x34	/* SSP RX Time Slot Active register */
#define SSTSS	0x38	/* SSP Time Slot Status register */
#define SSACD	0x3c	/* SSP Audio Clock Divider register */

/* Bitfields for above registers */
#define SSCR0_SPI(x)	(((x) & 0x30) == 0x00)
#define SSCR0_SSP(x)	(((x) & 0x30) == 0x10)
#define SSCR0_UWIRE(x)	(((x) & 0x30) == 0x20)
#define SSCR0_PSP(x)	(((x) & 0x30) == 0x30)
#define SSCR0_SSE	(1 << 7)
#define SSCR0_RIM	(1 << 22)
#define SSCR0_TIM	(1 << 23)
#define SSCR0_MOD	(1 << 31)
#define SSCR0_DSS(x)	(((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
#define SSCR1_RIE	(1 << 0)
#define SSCR1_TIE	(1 << 1)
#define SSCR1_LBM	(1 << 2)
#define SSCR1_MWDS	(1 << 5)
#define SSCR1_TFT(x)	((((x) >> 6) & 0xf) + 1)
#define SSCR1_RFT(x)	((((x) >> 10) & 0xf) + 1)
#define SSCR1_EFWR	(1 << 14)
#define SSCR1_PINTE	(1 << 18)
#define SSCR1_TINTE	(1 << 19)
#define SSCR1_RSRE	(1 << 20)
#define SSCR1_TSRE	(1 << 21)
#define SSCR1_EBCEI	(1 << 29)
#define SSITR_INT	(7 << 5)
#define SSSR_TNF	(1 << 2)
#define SSSR_RNE	(1 << 3)
#define SSSR_TFS	(1 << 5)
#define SSSR_RFS	(1 << 6)
#define SSSR_ROR	(1 << 7)
#define SSSR_PINT	(1 << 18)
#define SSSR_TINT	(1 << 19)
#define SSSR_EOC	(1 << 20)
#define SSSR_TUR	(1 << 21)
#define SSSR_BCE	(1 << 23)
#define SSSR_RW		0x00bc0080

P
Paul Brook 已提交
530
static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
{
    int level = 0;

    level |= s->ssitr & SSITR_INT;
    level |= (s->sssr & SSSR_BCE)  &&  (s->sscr[1] & SSCR1_EBCEI);
    level |= (s->sssr & SSSR_TUR)  && !(s->sscr[0] & SSCR0_TIM);
    level |= (s->sssr & SSSR_EOC)  &&  (s->sssr & (SSSR_TINT | SSSR_PINT));
    level |= (s->sssr & SSSR_TINT) &&  (s->sscr[1] & SSCR1_TINTE);
    level |= (s->sssr & SSSR_PINT) &&  (s->sscr[1] & SSCR1_PINTE);
    level |= (s->sssr & SSSR_ROR)  && !(s->sscr[0] & SSCR0_RIM);
    level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
    level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
    qemu_set_irq(s->irq, !!level);
}

P
Paul Brook 已提交
546
static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
547 548 549
{
    s->sssr &= ~(0xf << 12);	/* Clear RFL */
    s->sssr &= ~(0xf << 8);	/* Clear TFL */
B
Blue Swirl 已提交
550
    s->sssr &= ~SSSR_TFS;
551 552 553 554 555 556 557 558 559 560 561
    s->sssr &= ~SSSR_TNF;
    if (s->enable) {
        s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
        if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
            s->sssr |= SSSR_RFS;
        else
            s->sssr &= ~SSSR_RFS;
        if (s->rx_level)
            s->sssr |= SSSR_RNE;
        else
            s->sssr &= ~SSSR_RNE;
B
Blue Swirl 已提交
562 563 564
        /* TX FIFO is never filled, so it is always in underrun
           condition if SSP is enabled */
        s->sssr |= SSSR_TFS;
565 566 567 568 569 570
        s->sssr |= SSSR_TNF;
    }

    pxa2xx_ssp_int_update(s);
}

A
Avi Kivity 已提交
571
static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
572
                                unsigned size)
573
{
P
Paul Brook 已提交
574
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
    uint32_t retval;

    switch (addr) {
    case SSCR0:
        return s->sscr[0];
    case SSCR1:
        return s->sscr[1];
    case SSPSP:
        return s->sspsp;
    case SSTO:
        return s->ssto;
    case SSITR:
        return s->ssitr;
    case SSSR:
        return s->sssr | s->ssitr;
    case SSDR:
        if (!s->enable)
            return 0xffffffff;
        if (s->rx_level < 1) {
            printf("%s: SSP Rx Underrun\n", __FUNCTION__);
            return 0xffffffff;
        }
        s->rx_level --;
        retval = s->rx_fifo[s->rx_start ++];
        s->rx_start &= 0xf;
        pxa2xx_ssp_fifo_update(s);
        return retval;
    case SSTSA:
        return s->sstsa;
    case SSRSA:
        return s->ssrsa;
    case SSTSS:
        return 0;
    case SSACD:
        return s->ssacd;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
617
static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
618
                             uint64_t value64, unsigned size)
619
{
P
Paul Brook 已提交
620
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
621
    uint32_t value = value64;
622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678

    switch (addr) {
    case SSCR0:
        s->sscr[0] = value & 0xc7ffffff;
        s->enable = value & SSCR0_SSE;
        if (value & SSCR0_MOD)
            printf("%s: Attempt to use network mode\n", __FUNCTION__);
        if (s->enable && SSCR0_DSS(value) < 4)
            printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
                            SSCR0_DSS(value));
        if (!(value & SSCR0_SSE)) {
            s->sssr = 0;
            s->ssitr = 0;
            s->rx_level = 0;
        }
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSCR1:
        s->sscr[1] = value;
        if (value & (SSCR1_LBM | SSCR1_EFWR))
            printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSPSP:
        s->sspsp = value;
        break;

    case SSTO:
        s->ssto = value;
        break;

    case SSITR:
        s->ssitr = value & SSITR_INT;
        pxa2xx_ssp_int_update(s);
        break;

    case SSSR:
        s->sssr &= ~(value & SSSR_RW);
        pxa2xx_ssp_int_update(s);
        break;

    case SSDR:
        if (SSCR0_UWIRE(s->sscr[0])) {
            if (s->sscr[1] & SSCR1_MWDS)
                value &= 0xffff;
            else
                value &= 0xff;
        } else
            /* Note how 32bits overflow does no harm here */
            value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;

        /* Data goes from here to the Tx FIFO and is shifted out from
         * there directly to the slave, no need to buffer it.
         */
        if (s->enable) {
P
Paul Brook 已提交
679 680
            uint32_t readval;
            readval = ssi_transfer(s->bus, value);
681
            if (s->rx_level < 0x10) {
P
Paul Brook 已提交
682 683
                s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
            } else {
684
                s->sssr |= SSSR_ROR;
P
Paul Brook 已提交
685
            }
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
        }
        pxa2xx_ssp_fifo_update(s);
        break;

    case SSTSA:
        s->sstsa = value;
        break;

    case SSRSA:
        s->ssrsa = value;
        break;

    case SSACD:
        s->ssacd = value;
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
}

708 709 710 711
static const MemoryRegionOps pxa2xx_ssp_ops = {
    .read = pxa2xx_ssp_read,
    .write = pxa2xx_ssp_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
712 713
};

714 715
static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
{
P
Paul Brook 已提交
716
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
    int i;

    qemu_put_be32(f, s->enable);

    qemu_put_be32s(f, &s->sscr[0]);
    qemu_put_be32s(f, &s->sscr[1]);
    qemu_put_be32s(f, &s->sspsp);
    qemu_put_be32s(f, &s->ssto);
    qemu_put_be32s(f, &s->ssitr);
    qemu_put_be32s(f, &s->sssr);
    qemu_put_8s(f, &s->sstsa);
    qemu_put_8s(f, &s->ssrsa);
    qemu_put_8s(f, &s->ssacd);

    qemu_put_byte(f, s->rx_level);
    for (i = 0; i < s->rx_level; i ++)
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
}

static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
{
P
Paul Brook 已提交
738
    PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
    int i;

    s->enable = qemu_get_be32(f);

    qemu_get_be32s(f, &s->sscr[0]);
    qemu_get_be32s(f, &s->sscr[1]);
    qemu_get_be32s(f, &s->sspsp);
    qemu_get_be32s(f, &s->ssto);
    qemu_get_be32s(f, &s->ssitr);
    qemu_get_be32s(f, &s->sssr);
    qemu_get_8s(f, &s->sstsa);
    qemu_get_8s(f, &s->ssrsa);
    qemu_get_8s(f, &s->ssacd);

    s->rx_level = qemu_get_byte(f);
    s->rx_start = 0;
    for (i = 0; i < s->rx_level; i ++)
        s->rx_fifo[i] = qemu_get_byte(f);

    return 0;
}

761
static int pxa2xx_ssp_init(SysBusDevice *dev)
P
Paul Brook 已提交
762 763 764 765 766
{
    PXA2xxSSPState *s = FROM_SYSBUS(PXA2xxSSPState, dev);

    sysbus_init_irq(dev, &s->irq);

767 768
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s,
                          "pxa2xx-ssp", 0x1000);
769
    sysbus_init_mmio(dev, &s->iomem);
A
Alex Williamson 已提交
770
    register_savevm(&dev->qdev, "pxa2xx_ssp", -1, 0,
P
Paul Brook 已提交
771 772
                    pxa2xx_ssp_save, pxa2xx_ssp_load, s);

P
Paul Brook 已提交
773
    s->bus = ssi_create_bus(&dev->qdev, "ssi");
774
    return 0;
P
Paul Brook 已提交
775 776
}

777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
/* Real-Time Clock */
#define RCNR		0x00	/* RTC Counter register */
#define RTAR		0x04	/* RTC Alarm register */
#define RTSR		0x08	/* RTC Status register */
#define RTTR		0x0c	/* RTC Timer Trim register */
#define RDCR		0x10	/* RTC Day Counter register */
#define RYCR		0x14	/* RTC Year Counter register */
#define RDAR1		0x18	/* RTC Wristwatch Day Alarm register 1 */
#define RYAR1		0x1c	/* RTC Wristwatch Year Alarm register 1 */
#define RDAR2		0x20	/* RTC Wristwatch Day Alarm register 2 */
#define RYAR2		0x24	/* RTC Wristwatch Year Alarm register 2 */
#define SWCR		0x28	/* RTC Stopwatch Counter register */
#define SWAR1		0x2c	/* RTC Stopwatch Alarm register 1 */
#define SWAR2		0x30	/* RTC Stopwatch Alarm register 2 */
#define RTCPICR		0x34	/* RTC Periodic Interrupt Counter register */
#define PIAR		0x38	/* RTC Periodic Interrupt Alarm register */

794 795
typedef struct {
    SysBusDevice busdev;
796
    MemoryRegion iomem;
797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
    uint32_t rttr;
    uint32_t rtsr;
    uint32_t rtar;
    uint32_t rdar1;
    uint32_t rdar2;
    uint32_t ryar1;
    uint32_t ryar2;
    uint32_t swar1;
    uint32_t swar2;
    uint32_t piar;
    uint32_t last_rcnr;
    uint32_t last_rdcr;
    uint32_t last_rycr;
    uint32_t last_swcr;
    uint32_t last_rtcpicr;
    int64_t last_hz;
    int64_t last_sw;
    int64_t last_pi;
    QEMUTimer *rtc_hz;
    QEMUTimer *rtc_rdal1;
    QEMUTimer *rtc_rdal2;
    QEMUTimer *rtc_swal1;
    QEMUTimer *rtc_swal2;
    QEMUTimer *rtc_pi;
    qemu_irq rtc_irq;
} PXA2xxRTCState;

static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
825
{
826
    qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
827 828
}

829
static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
830
{
831
    int64_t rt = qemu_get_clock_ms(rtc_clock);
832 833 834 835 836 837 838
    s->last_rcnr += ((rt - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
    s->last_rdcr += ((rt - s->last_hz) << 15) /
            (1000 * ((s->rttr & 0xffff) + 1));
    s->last_hz = rt;
}

839
static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
840
{
841
    int64_t rt = qemu_get_clock_ms(rtc_clock);
842 843 844 845 846
    if (s->rtsr & (1 << 12))
        s->last_swcr += (rt - s->last_sw) / 10;
    s->last_sw = rt;
}

847
static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
848
{
849
    int64_t rt = qemu_get_clock_ms(rtc_clock);
850 851 852 853 854
    if (s->rtsr & (1 << 15))
        s->last_swcr += rt - s->last_pi;
    s->last_pi = rt;
}

855
static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
                uint32_t rtsr)
{
    if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
        qemu_mod_timer(s->rtc_hz, s->last_hz +
                (((s->rtar - s->last_rcnr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15));
    else
        qemu_del_timer(s->rtc_hz);

    if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
        qemu_mod_timer(s->rtc_rdal1, s->last_hz +
                (((s->rdar1 - s->last_rdcr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
    else
        qemu_del_timer(s->rtc_rdal1);

    if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
        qemu_mod_timer(s->rtc_rdal2, s->last_hz +
                (((s->rdar2 - s->last_rdcr) * 1000 *
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
    else
        qemu_del_timer(s->rtc_rdal2);

    if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
        qemu_mod_timer(s->rtc_swal1, s->last_sw +
                        (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
    else
        qemu_del_timer(s->rtc_swal1);

    if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
        qemu_mod_timer(s->rtc_swal2, s->last_sw +
                        (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
    else
        qemu_del_timer(s->rtc_swal2);

    if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
        qemu_mod_timer(s->rtc_pi, s->last_pi +
                        (s->piar & 0xffff) - s->last_rtcpicr);
    else
        qemu_del_timer(s->rtc_pi);
}

static inline void pxa2xx_rtc_hz_tick(void *opaque)
{
900
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
901 902 903 904 905 906 907
    s->rtsr |= (1 << 0);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
{
908
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
909 910 911 912 913 914 915
    s->rtsr |= (1 << 4);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
{
916
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
917 918 919 920 921 922 923
    s->rtsr |= (1 << 6);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_swal1_tick(void *opaque)
{
924
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
925 926 927 928 929 930 931
    s->rtsr |= (1 << 8);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_swal2_tick(void *opaque)
{
932
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
933 934 935 936 937 938 939
    s->rtsr |= (1 << 10);
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

static inline void pxa2xx_rtc_pi_tick(void *opaque)
{
940
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
941 942 943 944 945 946 947
    s->rtsr |= (1 << 13);
    pxa2xx_rtc_piupdate(s);
    s->last_rtcpicr = 0;
    pxa2xx_rtc_alarm_update(s, s->rtsr);
    pxa2xx_rtc_int_update(s);
}

A
Avi Kivity 已提交
948
static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
949
                                unsigned size)
950
{
951
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974

    switch (addr) {
    case RTTR:
        return s->rttr;
    case RTSR:
        return s->rtsr;
    case RTAR:
        return s->rtar;
    case RDAR1:
        return s->rdar1;
    case RDAR2:
        return s->rdar2;
    case RYAR1:
        return s->ryar1;
    case RYAR2:
        return s->ryar2;
    case SWAR1:
        return s->swar1;
    case SWAR2:
        return s->swar2;
    case PIAR:
        return s->piar;
    case RCNR:
975
        return s->last_rcnr + ((qemu_get_clock_ms(rtc_clock) - s->last_hz) << 15) /
976 977
                (1000 * ((s->rttr & 0xffff) + 1));
    case RDCR:
978
        return s->last_rdcr + ((qemu_get_clock_ms(rtc_clock) - s->last_hz) << 15) /
979 980 981 982 983
                (1000 * ((s->rttr & 0xffff) + 1));
    case RYCR:
        return s->last_rycr;
    case SWCR:
        if (s->rtsr & (1 << 12))
984
            return s->last_swcr + (qemu_get_clock_ms(rtc_clock) - s->last_sw) / 10;
985 986 987 988 989 990 991 992 993
        else
            return s->last_swcr;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
994
static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
995
                             uint64_t value64, unsigned size)
996
{
997
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
998
    uint32_t value = value64;
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097

    switch (addr) {
    case RTTR:
        if (!(s->rttr & (1 << 31))) {
            pxa2xx_rtc_hzupdate(s);
            s->rttr = value;
            pxa2xx_rtc_alarm_update(s, s->rtsr);
        }
        break;

    case RTSR:
        if ((s->rtsr ^ value) & (1 << 15))
            pxa2xx_rtc_piupdate(s);

        if ((s->rtsr ^ value) & (1 << 12))
            pxa2xx_rtc_swupdate(s);

        if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
            pxa2xx_rtc_alarm_update(s, value);

        s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
        pxa2xx_rtc_int_update(s);
        break;

    case RTAR:
        s->rtar = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDAR1:
        s->rdar1 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDAR2:
        s->rdar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYAR1:
        s->ryar1 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYAR2:
        s->ryar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case SWAR1:
        pxa2xx_rtc_swupdate(s);
        s->swar1 = value;
        s->last_swcr = 0;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case SWAR2:
        s->swar2 = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case PIAR:
        s->piar = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RCNR:
        pxa2xx_rtc_hzupdate(s);
        s->last_rcnr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RDCR:
        pxa2xx_rtc_hzupdate(s);
        s->last_rdcr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RYCR:
        s->last_rycr = value;
        break;

    case SWCR:
        pxa2xx_rtc_swupdate(s);
        s->last_swcr = value;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    case RTCPICR:
        pxa2xx_rtc_piupdate(s);
        s->last_rtcpicr = value & 0xffff;
        pxa2xx_rtc_alarm_update(s, s->rtsr);
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1098 1099 1100 1101
static const MemoryRegionOps pxa2xx_rtc_ops = {
    .read = pxa2xx_rtc_read,
    .write = pxa2xx_rtc_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1102 1103
};

1104
static int pxa2xx_rtc_init(SysBusDevice *dev)
1105
{
1106
    PXA2xxRTCState *s = FROM_SYSBUS(PXA2xxRTCState, dev);
1107
    struct tm tm;
1108 1109 1110 1111 1112
    int wom;

    s->rttr = 0x7fff;
    s->rtsr = 0;

1113 1114 1115
    qemu_get_timedate(&tm, 0);
    wom = ((tm.tm_mday - 1) / 7) + 1;

A
aurel32 已提交
1116
    s->last_rcnr = (uint32_t) mktimegm(&tm);
1117 1118 1119 1120 1121 1122
    s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
            (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
    s->last_rycr = ((tm.tm_year + 1900) << 9) |
            ((tm.tm_mon + 1) << 5) | tm.tm_mday;
    s->last_swcr = (tm.tm_hour << 19) |
            (tm.tm_min << 13) | (tm.tm_sec << 7);
1123
    s->last_rtcpicr = 0;
1124 1125 1126 1127 1128 1129 1130 1131
    s->last_hz = s->last_sw = s->last_pi = qemu_get_clock_ms(rtc_clock);

    s->rtc_hz    = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_hz_tick,    s);
    s->rtc_rdal1 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
    s->rtc_rdal2 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
    s->rtc_swal1 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
    s->rtc_swal2 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
    s->rtc_pi    = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_pi_tick,    s);
1132

1133 1134
    sysbus_init_irq(dev, &s->rtc_irq);

1135 1136
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_rtc_ops, s,
                          "pxa2xx-rtc", 0x10000);
1137
    sysbus_init_mmio(dev, &s->iomem);
1138 1139

    return 0;
1140 1141
}

1142
static void pxa2xx_rtc_pre_save(void *opaque)
1143
{
1144
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1145

1146 1147 1148
    pxa2xx_rtc_hzupdate(s);
    pxa2xx_rtc_piupdate(s);
    pxa2xx_rtc_swupdate(s);
1149
}
1150

1151
static int pxa2xx_rtc_post_load(void *opaque, int version_id)
1152
{
1153
    PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
1154 1155 1156 1157 1158

    pxa2xx_rtc_alarm_update(s, s->rtsr);

    return 0;
}
1159

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
    .name = "pxa2xx_rtc",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .pre_save = pxa2xx_rtc_pre_save,
    .post_load = pxa2xx_rtc_post_load,
    .fields = (VMStateField[]) {
        VMSTATE_UINT32(rttr, PXA2xxRTCState),
        VMSTATE_UINT32(rtsr, PXA2xxRTCState),
        VMSTATE_UINT32(rtar, PXA2xxRTCState),
        VMSTATE_UINT32(rdar1, PXA2xxRTCState),
        VMSTATE_UINT32(rdar2, PXA2xxRTCState),
        VMSTATE_UINT32(ryar1, PXA2xxRTCState),
        VMSTATE_UINT32(ryar2, PXA2xxRTCState),
        VMSTATE_UINT32(swar1, PXA2xxRTCState),
        VMSTATE_UINT32(swar2, PXA2xxRTCState),
        VMSTATE_UINT32(piar, PXA2xxRTCState),
        VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
        VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
        VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
        VMSTATE_INT64(last_hz, PXA2xxRTCState),
        VMSTATE_INT64(last_sw, PXA2xxRTCState),
        VMSTATE_INT64(last_pi, PXA2xxRTCState),
        VMSTATE_END_OF_LIST(),
    },
};

1190 1191
static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
{
1192
    DeviceClass *dc = DEVICE_CLASS(klass);
1193 1194 1195
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = pxa2xx_rtc_init;
1196 1197
    dc->desc = "PXA2xx RTC Controller";
    dc->vmsd = &vmstate_pxa2xx_rtc_regs;
1198 1199
}

1200
static const TypeInfo pxa2xx_rtc_sysbus_info = {
1201 1202 1203 1204
    .name          = "pxa2xx_rtc",
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxRTCState),
    .class_init    = pxa2xx_rtc_sysbus_class_init,
1205 1206
};

1207
/* I2C Interface */
P
Paul Brook 已提交
1208
typedef struct {
1209
    I2CSlave i2c;
P
Paul Brook 已提交
1210 1211 1212
    PXA2xxI2CState *host;
} PXA2xxI2CSlaveState;

P
Paul Brook 已提交
1213
struct PXA2xxI2CState {
1214
    SysBusDevice busdev;
1215
    MemoryRegion iomem;
P
Paul Brook 已提交
1216
    PXA2xxI2CSlaveState *slave;
1217 1218
    i2c_bus *bus;
    qemu_irq irq;
1219 1220
    uint32_t offset;
    uint32_t region_size;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233

    uint16_t control;
    uint16_t status;
    uint8_t ibmr;
    uint8_t data;
};

#define IBMR	0x80	/* I2C Bus Monitor register */
#define IDBR	0x88	/* I2C Data Buffer register */
#define ICR	0x90	/* I2C Control register */
#define ISR	0x98	/* I2C Status register */
#define ISAR	0xa0	/* I2C Slave Address register */

P
Paul Brook 已提交
1234
static void pxa2xx_i2c_update(PXA2xxI2CState *s)
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
{
    uint16_t level = 0;
    level |= s->status & s->control & (1 << 10);		/* BED */
    level |= (s->status & (1 << 7)) && (s->control & (1 << 9));	/* IRF */
    level |= (s->status & (1 << 6)) && (s->control & (1 << 8));	/* ITE */
    level |= s->status & (1 << 9);				/* SAD */
    qemu_set_irq(s->irq, !!level);
}

/* These are only stubs now.  */
1245
static void pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
1246
{
P
Paul Brook 已提交
1247 1248
    PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
    PXA2xxI2CState *s = slave->host;
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268

    switch (event) {
    case I2C_START_SEND:
        s->status |= (1 << 9);				/* set SAD */
        s->status &= ~(1 << 0);				/* clear RWM */
        break;
    case I2C_START_RECV:
        s->status |= (1 << 9);				/* set SAD */
        s->status |= 1 << 0;				/* set RWM */
        break;
    case I2C_FINISH:
        s->status |= (1 << 4);				/* set SSD */
        break;
    case I2C_NACK:
        s->status |= 1 << 1;				/* set ACKNAK */
        break;
    }
    pxa2xx_i2c_update(s);
}

1269
static int pxa2xx_i2c_rx(I2CSlave *i2c)
1270
{
P
Paul Brook 已提交
1271 1272
    PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
    PXA2xxI2CState *s = slave->host;
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
    if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
        return 0;

    if (s->status & (1 << 0)) {			/* RWM */
        s->status |= 1 << 6;			/* set ITE */
    }
    pxa2xx_i2c_update(s);

    return s->data;
}

1284
static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
1285
{
P
Paul Brook 已提交
1286 1287
    PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
    PXA2xxI2CState *s = slave->host;
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
    if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
        return 1;

    if (!(s->status & (1 << 0))) {		/* RWM */
        s->status |= 1 << 7;			/* set IRF */
        s->data = data;
    }
    pxa2xx_i2c_update(s);

    return 1;
}

A
Avi Kivity 已提交
1300
static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
1301
                                unsigned size)
1302
{
P
Paul Brook 已提交
1303
    PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
1304

1305
    addr -= s->offset;
1306 1307 1308 1309 1310 1311
    switch (addr) {
    case ICR:
        return s->control;
    case ISR:
        return s->status | (i2c_bus_busy(s->bus) << 2);
    case ISAR:
P
Paul Brook 已提交
1312
        return s->slave->i2c.address;
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
    case IDBR:
        return s->data;
    case IBMR:
        if (s->status & (1 << 2))
            s->ibmr ^= 3;	/* Fake SCL and SDA pin changes */
        else
            s->ibmr = 0;
        return s->ibmr;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1328
static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
1329
                             uint64_t value64, unsigned size)
1330
{
P
Paul Brook 已提交
1331
    PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
1332
    uint32_t value = value64;
1333 1334
    int ack;

1335
    addr -= s->offset;
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
    switch (addr) {
    case ICR:
        s->control = value & 0xfff7;
        if ((value & (1 << 3)) && (value & (1 << 6))) {	/* TB and IUE */
            /* TODO: slave mode */
            if (value & (1 << 0)) {			/* START condition */
                if (s->data & 1)
                    s->status |= 1 << 0;		/* set RWM */
                else
                    s->status &= ~(1 << 0);		/* clear RWM */
                ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
            } else {
                if (s->status & (1 << 0)) {		/* RWM */
                    s->data = i2c_recv(s->bus);
                    if (value & (1 << 2))		/* ACKNAK */
                        i2c_nack(s->bus);
                    ack = 1;
                } else
                    ack = !i2c_send(s->bus, s->data);
            }

            if (value & (1 << 1))			/* STOP condition */
                i2c_end_transfer(s->bus);

            if (ack) {
                if (value & (1 << 0))			/* START condition */
                    s->status |= 1 << 6;		/* set ITE */
                else
                    if (s->status & (1 << 0))		/* RWM */
                        s->status |= 1 << 7;		/* set IRF */
                    else
                        s->status |= 1 << 6;		/* set ITE */
                s->status &= ~(1 << 1);			/* clear ACKNAK */
            } else {
                s->status |= 1 << 6;			/* set ITE */
                s->status |= 1 << 10;			/* set BED */
                s->status |= 1 << 1;			/* set ACKNAK */
            }
        }
        if (!(value & (1 << 3)) && (value & (1 << 6)))	/* !TB and IUE */
            if (value & (1 << 4))			/* MA */
                i2c_end_transfer(s->bus);
        pxa2xx_i2c_update(s);
        break;

    case ISR:
        s->status &= ~(value & 0x07f0);
        pxa2xx_i2c_update(s);
        break;

    case ISAR:
P
Paul Brook 已提交
1387
        i2c_set_slave_address(&s->slave->i2c, value & 0x7f);
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
        break;

    case IDBR:
        s->data = value & 0xff;
        break;

    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1399 1400 1401 1402
static const MemoryRegionOps pxa2xx_i2c_ops = {
    .read = pxa2xx_i2c_read,
    .write = pxa2xx_i2c_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1403 1404
};

J
Juan Quintela 已提交
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
    .name = "pxa2xx_i2c_slave",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_I2C_SLAVE(i2c, PXA2xxI2CSlaveState),
        VMSTATE_END_OF_LIST()
    }
};
1415

J
Juan Quintela 已提交
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
static const VMStateDescription vmstate_pxa2xx_i2c = {
    .name = "pxa2xx_i2c",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_UINT16(control, PXA2xxI2CState),
        VMSTATE_UINT16(status, PXA2xxI2CState),
        VMSTATE_UINT8(ibmr, PXA2xxI2CState),
        VMSTATE_UINT8(data, PXA2xxI2CState),
        VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
1427
                               vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState *),
J
Juan Quintela 已提交
1428 1429 1430
        VMSTATE_END_OF_LIST()
    }
};
1431

1432
static int pxa2xx_i2c_slave_init(I2CSlave *i2c)
P
Paul Brook 已提交
1433 1434
{
    /* Nothing to do.  */
1435
    return 0;
P
Paul Brook 已提交
1436 1437
}

1438
static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
1439 1440 1441 1442 1443 1444 1445 1446 1447
{
    I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);

    k->init = pxa2xx_i2c_slave_init;
    k->event = pxa2xx_i2c_event;
    k->recv = pxa2xx_i2c_rx;
    k->send = pxa2xx_i2c_tx;
}

1448
static const TypeInfo pxa2xx_i2c_slave_info = {
1449 1450 1451 1452
    .name          = "pxa2xx-i2c-slave",
    .parent        = TYPE_I2C_SLAVE,
    .instance_size = sizeof(PXA2xxI2CSlaveState),
    .class_init    = pxa2xx_i2c_slave_class_init,
P
Paul Brook 已提交
1453 1454
};

A
Avi Kivity 已提交
1455
PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
1456
                qemu_irq irq, uint32_t region_size)
1457
{
P
Paul Brook 已提交
1458
    DeviceState *dev;
1459 1460 1461
    SysBusDevice *i2c_dev;
    PXA2xxI2CState *s;

1462
    i2c_dev = SYS_BUS_DEVICE(qdev_create(NULL, "pxa2xx_i2c"));
1463
    qdev_prop_set_uint32(&i2c_dev->qdev, "size", region_size + 1);
1464
    qdev_prop_set_uint32(&i2c_dev->qdev, "offset", base & region_size);
1465 1466 1467 1468 1469

    qdev_init_nofail(&i2c_dev->qdev);

    sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
    sysbus_connect_irq(i2c_dev, 0, irq);
P
Paul Brook 已提交
1470

1471
    s = FROM_SYSBUS(PXA2xxI2CState, i2c_dev);
P
pbrook 已提交
1472
    /* FIXME: Should the slave device really be on a separate bus?  */
P
Paul Brook 已提交
1473
    dev = i2c_create_slave(i2c_init_bus(NULL, "dummy"), "pxa2xx-i2c-slave", 0);
1474
    s->slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, I2C_SLAVE(dev));
P
Paul Brook 已提交
1475
    s->slave->host = s;
1476

1477 1478 1479 1480 1481 1482 1483 1484
    return s;
}

static int pxa2xx_i2c_initfn(SysBusDevice *dev)
{
    PXA2xxI2CState *s = FROM_SYSBUS(PXA2xxI2CState, dev);

    s->bus = i2c_init_bus(&dev->qdev, "i2c");
1485

1486 1487
    memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_i2c_ops, s,
                          "pxa2xx-i2c", s->region_size);
1488
    sysbus_init_mmio(dev, &s->iomem);
1489
    sysbus_init_irq(dev, &s->irq);
1490

1491
    return 0;
1492 1493
}

P
Paul Brook 已提交
1494
i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
1495 1496 1497 1498
{
    return s->bus;
}

1499 1500 1501 1502 1503 1504 1505 1506
static Property pxa2xx_i2c_properties[] = {
    DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
    DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
    DEFINE_PROP_END_OF_LIST(),
};

static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
{
1507
    DeviceClass *dc = DEVICE_CLASS(klass);
1508 1509 1510
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = pxa2xx_i2c_initfn;
1511 1512 1513
    dc->desc = "PXA2xx I2C Bus Controller";
    dc->vmsd = &vmstate_pxa2xx_i2c;
    dc->props = pxa2xx_i2c_properties;
1514 1515
}

1516
static const TypeInfo pxa2xx_i2c_info = {
1517 1518 1519 1520
    .name          = "pxa2xx_i2c",
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxI2CState),
    .class_init    = pxa2xx_i2c_class_init,
1521 1522
};

1523
/* PXA Inter-IC Sound Controller */
P
Paul Brook 已提交
1524
static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
{
    i2s->rx_len = 0;
    i2s->tx_len = 0;
    i2s->fifo_len = 0;
    i2s->clk = 0x1a;
    i2s->control[0] = 0x00;
    i2s->control[1] = 0x00;
    i2s->status = 0x00;
    i2s->mask = 0x00;
}

#define SACR_TFTH(val)	((val >> 8) & 0xf)
#define SACR_RFTH(val)	((val >> 12) & 0xf)
#define SACR_DREC(val)	(val & (1 << 3))
#define SACR_DPRL(val)	(val & (1 << 4))

P
Paul Brook 已提交
1541
static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
1542 1543 1544 1545 1546 1547 1548
{
    int rfs, tfs;
    rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
            !SACR_DREC(i2s->control[1]);
    tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
            i2s->enable && !SACR_DPRL(i2s->control[1]);

1549 1550
    qemu_set_irq(i2s->rx_dma, rfs);
    qemu_set_irq(i2s->tx_dma, tfs);
1551 1552

    i2s->status &= 0xe0;
1553 1554
    if (i2s->fifo_len < 16 || !i2s->enable)
        i2s->status |= 1 << 0;			/* TNF */
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
    if (i2s->rx_len)
        i2s->status |= 1 << 1;			/* RNE */
    if (i2s->enable)
        i2s->status |= 1 << 2;			/* BSY */
    if (tfs)
        i2s->status |= 1 << 3;			/* TFS */
    if (rfs)
        i2s->status |= 1 << 4;			/* RFS */
    if (!(i2s->tx_len && i2s->enable))
        i2s->status |= i2s->fifo_len << 8;	/* TFL */
    i2s->status |= MAX(i2s->rx_len, 0xf) << 12;	/* RFL */

    qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
}

#define SACR0	0x00	/* Serial Audio Global Control register */
#define SACR1	0x04	/* Serial Audio I2S/MSB-Justified Control register */
#define SASR0	0x0c	/* Serial Audio Interface and FIFO Status register */
#define SAIMR	0x14	/* Serial Audio Interrupt Mask register */
#define SAICR	0x18	/* Serial Audio Interrupt Clear register */
#define SADIV	0x60	/* Serial Audio Clock Divider register */
#define SADR	0x80	/* Serial Audio Data register */

A
Avi Kivity 已提交
1578
static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
1579
                                unsigned size)
1580
{
P
Paul Brook 已提交
1581
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609

    switch (addr) {
    case SACR0:
        return s->control[0];
    case SACR1:
        return s->control[1];
    case SASR0:
        return s->status;
    case SAIMR:
        return s->mask;
    case SAICR:
        return 0;
    case SADIV:
        return s->clk;
    case SADR:
        if (s->rx_len > 0) {
            s->rx_len --;
            pxa2xx_i2s_update(s);
            return s->codec_in(s->opaque);
        }
        return 0;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1610
static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
1611
                             uint64_t value, unsigned size)
1612
{
P
Paul Brook 已提交
1613
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
    uint32_t *sample;

    switch (addr) {
    case SACR0:
        if (value & (1 << 3))				/* RST */
            pxa2xx_i2s_reset(s);
        s->control[0] = value & 0xff3d;
        if (!s->enable && (value & 1) && s->tx_len) {	/* ENB */
            for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
                s->codec_out(s->opaque, *sample);
            s->status &= ~(1 << 7);			/* I2SOFF */
        }
        if (value & (1 << 4))				/* EFWR */
            printf("%s: Attempt to use special function\n", __FUNCTION__);
1628
        s->enable = (value & 9) == 1;			/* ENB && !RST*/
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
        pxa2xx_i2s_update(s);
        break;
    case SACR1:
        s->control[1] = value & 0x0039;
        if (value & (1 << 5))				/* ENLBF */
            printf("%s: Attempt to use loopback function\n", __FUNCTION__);
        if (value & (1 << 4))				/* DPRL */
            s->fifo_len = 0;
        pxa2xx_i2s_update(s);
        break;
    case SAIMR:
        s->mask = value & 0x0078;
        pxa2xx_i2s_update(s);
        break;
    case SAICR:
        s->status &= ~(value & (3 << 5));
        pxa2xx_i2s_update(s);
        break;
    case SADIV:
        s->clk = value & 0x007f;
        break;
    case SADR:
        if (s->tx_len && s->enable) {
            s->tx_len --;
            pxa2xx_i2s_update(s);
            s->codec_out(s->opaque, value);
        } else if (s->fifo_len < 16) {
            s->fifo[s->fifo_len ++] = value;
            pxa2xx_i2s_update(s);
        }
        break;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1665 1666 1667 1668
static const MemoryRegionOps pxa2xx_i2s_ops = {
    .read = pxa2xx_i2s_read,
    .write = pxa2xx_i2s_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1669 1670
};

J
Juan Quintela 已提交
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
static const VMStateDescription vmstate_pxa2xx_i2s = {
    .name = "pxa2xx_i2s",
    .version_id = 0,
    .minimum_version_id = 0,
    .minimum_version_id_old = 0,
    .fields      = (VMStateField[]) {
        VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
        VMSTATE_UINT32(status, PXA2xxI2SState),
        VMSTATE_UINT32(mask, PXA2xxI2SState),
        VMSTATE_UINT32(clk, PXA2xxI2SState),
        VMSTATE_INT32(enable, PXA2xxI2SState),
        VMSTATE_INT32(rx_len, PXA2xxI2SState),
        VMSTATE_INT32(tx_len, PXA2xxI2SState),
        VMSTATE_INT32(fifo_len, PXA2xxI2SState),
        VMSTATE_END_OF_LIST()
    }
};
1688

1689 1690
static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
{
P
Paul Brook 已提交
1691
    PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
    uint32_t *sample;

    /* Signal FIFO errors */
    if (s->enable && s->tx_len)
        s->status |= 1 << 5;		/* TUR */
    if (s->enable && s->rx_len)
        s->status |= 1 << 6;		/* ROR */

    /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
     * handle the cases where it makes a difference.  */
    s->tx_len = tx - s->fifo_len;
    s->rx_len = rx;
    /* Note that is s->codec_out wasn't set, we wouldn't get called.  */
    if (s->enable)
        for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
            s->codec_out(s->opaque, *sample);
    pxa2xx_i2s_update(s);
}

1711
static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
A
Avi Kivity 已提交
1712
                hwaddr base,
1713
                qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
1714
{
P
Paul Brook 已提交
1715
    PXA2xxI2SState *s = (PXA2xxI2SState *)
1716
            g_malloc0(sizeof(PXA2xxI2SState));
1717 1718

    s->irq = irq;
1719 1720
    s->rx_dma = rx_dma;
    s->tx_dma = tx_dma;
1721 1722 1723 1724
    s->data_req = pxa2xx_i2s_data_req;

    pxa2xx_i2s_reset(s);

1725
    memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
1726 1727
                          "pxa2xx-i2s", 0x100000);
    memory_region_add_subregion(sysmem, base, &s->iomem);
1728

J
Juan Quintela 已提交
1729
    vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
1730

1731 1732 1733 1734
    return s;
}

/* PXA Fast Infra-red Communications Port */
P
Paul Brook 已提交
1735
struct PXA2xxFIrState {
1736
    MemoryRegion iomem;
1737
    qemu_irq irq;
1738 1739
    qemu_irq rx_dma;
    qemu_irq tx_dma;
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
    int enable;
    CharDriverState *chr;

    uint8_t control[3];
    uint8_t status[2];

    int rx_len;
    int rx_start;
    uint8_t rx_fifo[64];
};

P
Paul Brook 已提交
1751
static void pxa2xx_fir_reset(PXA2xxFIrState *s)
1752 1753 1754 1755 1756 1757 1758 1759 1760
{
    s->control[0] = 0x00;
    s->control[1] = 0x00;
    s->control[2] = 0x00;
    s->status[0] = 0x00;
    s->status[1] = 0x00;
    s->enable = 0;
}

P
Paul Brook 已提交
1761
static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
{
    static const int tresh[4] = { 8, 16, 32, 0 };
    int intr = 0;
    if ((s->control[0] & (1 << 4)) &&			/* RXE */
                    s->rx_len >= tresh[s->control[2] & 3])	/* TRIG */
        s->status[0] |= 1 << 4;				/* RFS */
    else
        s->status[0] &= ~(1 << 4);			/* RFS */
    if (s->control[0] & (1 << 3))			/* TXE */
        s->status[0] |= 1 << 3;				/* TFS */
    else
        s->status[0] &= ~(1 << 3);			/* TFS */
    if (s->rx_len)
        s->status[1] |= 1 << 2;				/* RNE */
    else
        s->status[1] &= ~(1 << 2);			/* RNE */
    if (s->control[0] & (1 << 4))			/* RXE */
        s->status[1] |= 1 << 0;				/* RSY */
    else
        s->status[1] &= ~(1 << 0);			/* RSY */

    intr |= (s->control[0] & (1 << 5)) &&		/* RIE */
            (s->status[0] & (1 << 4));			/* RFS */
    intr |= (s->control[0] & (1 << 6)) &&		/* TIE */
            (s->status[0] & (1 << 3));			/* TFS */
    intr |= (s->control[2] & (1 << 4)) &&		/* TRAIL */
            (s->status[0] & (1 << 6));			/* EOC */
    intr |= (s->control[0] & (1 << 2)) &&		/* TUS */
            (s->status[0] & (1 << 1));			/* TUR */
    intr |= s->status[0] & 0x25;			/* FRE, RAB, EIF */

1793 1794
    qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
    qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806

    qemu_set_irq(s->irq, intr && s->enable);
}

#define ICCR0	0x00	/* FICP Control register 0 */
#define ICCR1	0x04	/* FICP Control register 1 */
#define ICCR2	0x08	/* FICP Control register 2 */
#define ICDR	0x0c	/* FICP Data register */
#define ICSR0	0x14	/* FICP Status register 0 */
#define ICSR1	0x18	/* FICP Status register 1 */
#define ICFOR	0x1c	/* FICP FIFO Occupancy Status register */

A
Avi Kivity 已提交
1807
static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
1808
                                unsigned size)
1809
{
P
Paul Brook 已提交
1810
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
    uint8_t ret;

    switch (addr) {
    case ICCR0:
        return s->control[0];
    case ICCR1:
        return s->control[1];
    case ICCR2:
        return s->control[2];
    case ICDR:
        s->status[0] &= ~0x01;
        s->status[1] &= ~0x72;
        if (s->rx_len) {
            s->rx_len --;
            ret = s->rx_fifo[s->rx_start ++];
            s->rx_start &= 63;
            pxa2xx_fir_update(s);
            return ret;
        }
        printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
        break;
    case ICSR0:
        return s->status[0];
    case ICSR1:
        return s->status[1] | (1 << 3);			/* TNF */
    case ICFOR:
        return s->rx_len;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
        break;
    }
    return 0;
}

A
Avi Kivity 已提交
1845
static void pxa2xx_fir_write(void *opaque, hwaddr addr,
1846
                             uint64_t value64, unsigned size)
1847
{
P
Paul Brook 已提交
1848
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1849
    uint32_t value = value64;
1850 1851 1852 1853 1854 1855 1856
    uint8_t ch;

    switch (addr) {
    case ICCR0:
        s->control[0] = value;
        if (!(value & (1 << 4)))			/* RXE */
            s->rx_len = s->rx_start = 0;
B
Blue Swirl 已提交
1857 1858 1859
        if (!(value & (1 << 3))) {                      /* TXE */
            /* Nop */
        }
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
        s->enable = value & 1;				/* ITR */
        if (!s->enable)
            s->status[0] = 0;
        pxa2xx_fir_update(s);
        break;
    case ICCR1:
        s->control[1] = value;
        break;
    case ICCR2:
        s->control[2] = value & 0x3f;
        pxa2xx_fir_update(s);
        break;
    case ICDR:
        if (s->control[2] & (1 << 2))			/* TXP */
            ch = value;
        else
            ch = ~value;
        if (s->chr && s->enable && (s->control[0] & (1 << 3)))	/* TXE */
1878
            qemu_chr_fe_write(s->chr, &ch, 1);
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
        break;
    case ICSR0:
        s->status[0] &= ~(value & 0x66);
        pxa2xx_fir_update(s);
        break;
    case ICFOR:
        break;
    default:
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
    }
}

1891 1892 1893 1894
static const MemoryRegionOps pxa2xx_fir_ops = {
    .read = pxa2xx_fir_read,
    .write = pxa2xx_fir_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
1895 1896 1897 1898
};

static int pxa2xx_fir_is_empty(void *opaque)
{
P
Paul Brook 已提交
1899
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1900 1901 1902 1903 1904
    return (s->rx_len < 64);
}

static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
{
P
Paul Brook 已提交
1905
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
    if (!(s->control[0] & (1 << 4)))			/* RXE */
        return;

    while (size --) {
        s->status[1] |= 1 << 4;				/* EOF */
        if (s->rx_len >= 64) {
            s->status[1] |= 1 << 6;			/* ROR */
            break;
        }

        if (s->control[2] & (1 << 3))			/* RXP */
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
        else
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
    }

    pxa2xx_fir_update(s);
}

static void pxa2xx_fir_event(void *opaque, int event)
{
}

1929 1930
static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
{
P
Paul Brook 已提交
1931
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
    int i;

    qemu_put_be32(f, s->enable);

    qemu_put_8s(f, &s->control[0]);
    qemu_put_8s(f, &s->control[1]);
    qemu_put_8s(f, &s->control[2]);
    qemu_put_8s(f, &s->status[0]);
    qemu_put_8s(f, &s->status[1]);

    qemu_put_byte(f, s->rx_len);
    for (i = 0; i < s->rx_len; i ++)
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
}

static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
{
P
Paul Brook 已提交
1949
    PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
    int i;

    s->enable = qemu_get_be32(f);

    qemu_get_8s(f, &s->control[0]);
    qemu_get_8s(f, &s->control[1]);
    qemu_get_8s(f, &s->control[2]);
    qemu_get_8s(f, &s->status[0]);
    qemu_get_8s(f, &s->status[1]);

    s->rx_len = qemu_get_byte(f);
    s->rx_start = 0;
    for (i = 0; i < s->rx_len; i ++)
        s->rx_fifo[i] = qemu_get_byte(f);

    return 0;
}

1968
static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
A
Avi Kivity 已提交
1969
                hwaddr base,
1970
                qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma,
1971 1972
                CharDriverState *chr)
{
P
Paul Brook 已提交
1973
    PXA2xxFIrState *s = (PXA2xxFIrState *)
1974
            g_malloc0(sizeof(PXA2xxFIrState));
1975 1976

    s->irq = irq;
1977 1978
    s->rx_dma = rx_dma;
    s->tx_dma = tx_dma;
1979 1980 1981 1982
    s->chr = chr;

    pxa2xx_fir_reset(s);

1983
    memory_region_init_io(&s->iomem, NULL, &pxa2xx_fir_ops, s, "pxa2xx-fir", 0x1000);
1984
    memory_region_add_subregion(sysmem, base, &s->iomem);
1985

1986 1987
    if (chr) {
        qemu_chr_fe_claim_no_fail(chr);
1988 1989
        qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
                        pxa2xx_fir_rx, pxa2xx_fir_event, s);
1990
    }
1991

A
Alex Williamson 已提交
1992 1993
    register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save,
                    pxa2xx_fir_load, s);
1994

1995 1996 1997
    return s;
}

1998
static void pxa2xx_reset(void *opaque, int line, int level)
1999
{
P
Paul Brook 已提交
2000
    PXA2xxState *s = (PXA2xxState *) opaque;
2001

2002
    if (level && (s->pm_regs[PCFR >> 2] & 0x10)) {	/* GPR_EN */
2003
        cpu_reset(CPU(s->cpu));
2004 2005 2006 2007 2008
        /* TODO: reset peripherals */
    }
}

/* Initialise a PXA270 integrated chip (ARM based core).  */
2009 2010
PXA2xxState *pxa270_init(MemoryRegion *address_space,
                         unsigned int sdram_size, const char *revision)
2011
{
P
Paul Brook 已提交
2012
    PXA2xxState *s;
2013
    int i;
G
Gerd Hoffmann 已提交
2014
    DriveInfo *dinfo;
2015
    s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
2016

2017 2018 2019 2020
    if (revision && strncmp(revision, "pxa27", 5)) {
        fprintf(stderr, "Machine requires a PXA27x processor.\n");
        exit(1);
    }
B
bellard 已提交
2021 2022 2023
    if (!revision)
        revision = "pxa270";
    
2024 2025
    s->cpu = cpu_arm_init(revision);
    if (s->cpu == NULL) {
B
bellard 已提交
2026 2027 2028
        fprintf(stderr, "Unable to find CPU definition\n");
        exit(1);
    }
2029 2030
    s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];

2031
    /* SDRAM & Internal Memory Storage */
2032
    memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size);
2033
    vmstate_register_ram_global(&s->sdram);
2034
    memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2035
    memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000);
2036
    vmstate_register_ram_global(&s->internal);
2037 2038
    memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
                                &s->internal);
2039

2040
    s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
2041

2042 2043
    s->dma = pxa27x_dma_init(0x40000000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
2044

2045 2046 2047 2048 2049 2050 2051
    sysbus_create_varargs("pxa27x-timer", 0x40a00000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
                    qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
                    NULL);
2052

2053
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
2054

G
Gerd Hoffmann 已提交
2055 2056
    dinfo = drive_get(IF_SD, 0, 0);
    if (!dinfo) {
T
ths 已提交
2057 2058 2059
        fprintf(stderr, "qemu: missing SecureDigital device\n");
        exit(1);
    }
B
Benoît Canet 已提交
2060
    s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2061 2062 2063
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
2064

2065 2066
    for (i = 0; pxa270_serial[i].io_base; i++) {
        if (serial_hds[i]) {
2067
            serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
2068
                           qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2069
                           14857000 / 16, serial_hds[i],
2070 2071
                           DEVICE_NATIVE_ENDIAN);
        } else {
2072
            break;
2073 2074
        }
    }
2075
    if (serial_hds[i])
2076
        s->fir = pxa2xx_fir_init(address_space, 0x40800000,
2077
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2078 2079 2080
                        qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
                        qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
                        serial_hds[i]);
2081

B
Benoît Canet 已提交
2082
    s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
2083
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
2084

2085
    s->cm_base = 0x41300000;
B
balrog 已提交
2086
    s->cm_regs[CCCR >> 2] = 0x02000210;	/* 416.0 MHz */
2087
    s->clkcfg = 0x00000009;		/* Turbo mode active */
2088
    memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
2089
    memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
J
Juan Quintela 已提交
2090
    vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
2091

2092
    pxa2xx_setup_cp14(s);
2093 2094 2095 2096 2097

    s->mm_base = 0x48000000;
    s->mm_regs[MDMRS >> 2] = 0x00020002;
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
    s->mm_regs[MECR >> 2] = 0x00000001;	/* Two PC Card sockets */
2098
    memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
2099
    memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
J
Juan Quintela 已提交
2100
    vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
2101

2102
    s->pm_base = 0x40f00000;
2103
    memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
2104
    memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
J
Juan Quintela 已提交
2105
    vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2106

2107
    for (i = 0; pxa27x_ssp[i].io_base; i ++);
2108
    s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
2109
    for (i = 0; pxa27x_ssp[i].io_base; i ++) {
P
Paul Brook 已提交
2110 2111
        DeviceState *dev;
        dev = sysbus_create_simple("pxa2xx-ssp", pxa27x_ssp[i].io_base,
2112
                        qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
P
Paul Brook 已提交
2113
        s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
2114 2115
    }

2116
    if (usb_enabled(false)) {
P
Paul Brook 已提交
2117
        sysbus_create_simple("sysbus-ohci", 0x4c000000,
2118
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
2119 2120
    }

2121 2122
    s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
    s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
2123

2124 2125
    sysbus_create_simple("pxa2xx_rtc", 0x40900000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
2126

2127 2128 2129 2130
    s->i2c[0] = pxa2xx_i2c_init(0x40301600,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
2131

2132
    s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2133 2134 2135
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
2136

2137
    s->kp = pxa27x_keypad_init(address_space, 0x41500000,
2138
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
2139

2140
    /* GPIO1 resets the processor */
T
ths 已提交
2141
    /* The handler can be overridden by board-specific code */
2142
    qdev_connect_gpio_out(s->gpio, 1, s->reset);
2143 2144 2145 2146
    return s;
}

/* Initialise a PXA255 integrated chip (ARM based core).  */
2147
PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
2148
{
P
Paul Brook 已提交
2149
    PXA2xxState *s;
2150
    int i;
G
Gerd Hoffmann 已提交
2151
    DriveInfo *dinfo;
B
bellard 已提交
2152

2153
    s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
2154

2155 2156
    s->cpu = cpu_arm_init("pxa255");
    if (s->cpu == NULL) {
B
bellard 已提交
2157 2158 2159
        fprintf(stderr, "Unable to find CPU definition\n");
        exit(1);
    }
2160 2161
    s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];

2162
    /* SDRAM & Internal Memory Storage */
2163
    memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size);
2164
    vmstate_register_ram_global(&s->sdram);
2165
    memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2166
    memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
2167
                           PXA2XX_INTERNAL_SIZE);
2168
    vmstate_register_ram_global(&s->internal);
2169 2170
    memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
                                &s->internal);
2171

2172
    s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
2173

2174 2175
    s->dma = pxa255_dma_init(0x40000000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
2176

2177 2178 2179 2180 2181 2182
    sysbus_create_varargs("pxa25x-timer", 0x40a00000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
                    NULL);
2183

2184
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
2185

G
Gerd Hoffmann 已提交
2186 2187
    dinfo = drive_get(IF_SD, 0, 0);
    if (!dinfo) {
T
ths 已提交
2188 2189 2190
        fprintf(stderr, "qemu: missing SecureDigital device\n");
        exit(1);
    }
B
Benoît Canet 已提交
2191
    s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2192 2193 2194
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
2195

2196
    for (i = 0; pxa255_serial[i].io_base; i++) {
B
Blue Swirl 已提交
2197
        if (serial_hds[i]) {
2198
            serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
2199
                           qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2200
                           14745600 / 16, serial_hds[i],
2201
                           DEVICE_NATIVE_ENDIAN);
B
Blue Swirl 已提交
2202
        } else {
2203
            break;
B
Blue Swirl 已提交
2204
        }
2205
    }
2206
    if (serial_hds[i])
2207
        s->fir = pxa2xx_fir_init(address_space, 0x40800000,
2208
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2209 2210 2211
                        qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
                        qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
                        serial_hds[i]);
2212

B
Benoît Canet 已提交
2213
    s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
2214
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
2215

2216
    s->cm_base = 0x41300000;
B
balrog 已提交
2217
    s->cm_regs[CCCR >> 2] = 0x02000210;	/* 416.0 MHz */
2218
    s->clkcfg = 0x00000009;		/* Turbo mode active */
2219
    memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
2220
    memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
J
Juan Quintela 已提交
2221
    vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
2222

2223
    pxa2xx_setup_cp14(s);
2224 2225 2226 2227 2228

    s->mm_base = 0x48000000;
    s->mm_regs[MDMRS >> 2] = 0x00020002;
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
    s->mm_regs[MECR >> 2] = 0x00000001;	/* Two PC Card sockets */
2229
    memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
2230
    memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
J
Juan Quintela 已提交
2231
    vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
2232

2233
    s->pm_base = 0x40f00000;
2234
    memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
2235
    memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
J
Juan Quintela 已提交
2236
    vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2237

2238
    for (i = 0; pxa255_ssp[i].io_base; i ++);
2239
    s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
2240
    for (i = 0; pxa255_ssp[i].io_base; i ++) {
P
Paul Brook 已提交
2241 2242
        DeviceState *dev;
        dev = sysbus_create_simple("pxa2xx-ssp", pxa255_ssp[i].io_base,
2243
                        qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
P
Paul Brook 已提交
2244
        s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
2245 2246
    }

2247
    if (usb_enabled(false)) {
P
Paul Brook 已提交
2248
        sysbus_create_simple("sysbus-ohci", 0x4c000000,
2249
                        qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
2250 2251
    }

2252 2253
    s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
    s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
2254

2255 2256
    sysbus_create_simple("pxa2xx_rtc", 0x40900000,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
2257

2258 2259 2260 2261
    s->i2c[0] = pxa2xx_i2c_init(0x40301600,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
2262

2263
    s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2264 2265 2266
                    qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
                    qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
2267 2268

    /* GPIO1 resets the processor */
T
ths 已提交
2269
    /* The handler can be overridden by board-specific code */
2270
    qdev_connect_gpio_out(s->gpio, 1, s->reset);
2271 2272
    return s;
}
P
Paul Brook 已提交
2273

2274 2275 2276 2277 2278 2279 2280
static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);

    sdc->init = pxa2xx_ssp_init;
}

2281
static const TypeInfo pxa2xx_ssp_info = {
2282 2283 2284 2285
    .name          = "pxa2xx-ssp",
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(PXA2xxSSPState),
    .class_init    = pxa2xx_ssp_class_init,
2286 2287
};

A
Andreas Färber 已提交
2288
static void pxa2xx_register_types(void)
P
Paul Brook 已提交
2289
{
2290 2291 2292 2293
    type_register_static(&pxa2xx_i2c_slave_info);
    type_register_static(&pxa2xx_ssp_info);
    type_register_static(&pxa2xx_i2c_info);
    type_register_static(&pxa2xx_rtc_sysbus_info);
P
Paul Brook 已提交
2294 2295
}

A
Andreas Färber 已提交
2296
type_init(pxa2xx_register_types)