i915_gem.c 127.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
static __must_check int
47 48 49 50 51
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
52 53
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
54
				struct drm_i915_gem_pwrite *args,
55
				struct drm_file *file);
56

57 58 59 60 61 62
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

63 64 65 66
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
67 68
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
69
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
70

71 72 73 74 75 76
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

77 78 79 80 81 82 83 84
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

85 86 87 88 89 90 91 92
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
93
	obj->fence_dirty = false;
94 95 96
	obj->fence_reg = I915_FENCE_REG_NONE;
}

97 98 99 100
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
101
	spin_lock(&dev_priv->mm.object_stat_lock);
102 103
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
104
	spin_unlock(&dev_priv->mm.object_stat_lock);
105 106 107 108 109
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
110
	spin_lock(&dev_priv->mm.object_stat_lock);
111 112
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
113
	spin_unlock(&dev_priv->mm.object_stat_lock);
114 115
}

116
static int
117
i915_gem_wait_for_error(struct i915_gpu_error *error)
118 119 120
{
	int ret;

121 122
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
123
	if (EXIT_COND)
124 125
		return 0;

126 127 128 129 130
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
131 132 133
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
134 135 136 137
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
138
		return ret;
139
	}
140
#undef EXIT_COND
141

142
	return 0;
143 144
}

145
int i915_mutex_lock_interruptible(struct drm_device *dev)
146
{
147
	struct drm_i915_private *dev_priv = dev->dev_private;
148 149
	int ret;

150
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
151 152 153 154 155 156 157
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

158
	WARN_ON(i915_verify_lists(dev));
159 160
	return 0;
}
161

162
static inline bool
163
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
164
{
165
	return i915_gem_obj_bound_any(obj) && !obj->active;
166 167
}

J
Jesse Barnes 已提交
168 169
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
170
		    struct drm_file *file)
J
Jesse Barnes 已提交
171
{
172
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
173
	struct drm_i915_gem_init *args = data;
174

175 176 177
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

178 179 180
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
181

182 183 184 185
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
186
	mutex_lock(&dev->struct_mutex);
187 188
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
189
	dev_priv->gtt.mappable_end = args->gtt_end;
190 191
	mutex_unlock(&dev->struct_mutex);

192
	return 0;
193 194
}

195 196
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
197
			    struct drm_file *file)
198
{
199
	struct drm_i915_private *dev_priv = dev->dev_private;
200
	struct drm_i915_gem_get_aperture *args = data;
201 202
	struct drm_i915_gem_object *obj;
	size_t pinned;
203

204
	pinned = 0;
205
	mutex_lock(&dev->struct_mutex);
206
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
207
		if (obj->pin_count)
208
			pinned += i915_gem_obj_ggtt_size(obj);
209
	mutex_unlock(&dev->struct_mutex);
210

211
	args->aper_size = dev_priv->gtt.base.total;
212
	args->aper_available_size = args->aper_size - pinned;
213

214 215 216
	return 0;
}

217 218 219
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
220
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
221 222 223 224 225 226 227 228
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

229 230 231 232 233
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
234
{
235
	struct drm_i915_gem_object *obj;
236 237
	int ret;
	u32 handle;
238

239
	size = roundup(size, PAGE_SIZE);
240 241
	if (size == 0)
		return -EINVAL;
242 243

	/* Allocate the new object */
244
	obj = i915_gem_alloc_object(dev, size);
245 246 247
	if (obj == NULL)
		return -ENOMEM;

248
	ret = drm_gem_handle_create(file, &obj->base, &handle);
249
	/* drop reference from allocate - handle holds it now */
250 251 252
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
253

254
	*handle_p = handle;
255 256 257
	return 0;
}

258 259 260 261 262 263
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
264
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
265 266 267 268 269 270 271 272 273 274 275 276 277
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
278

279 280 281 282
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

309
static inline int
310 311
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

335 336 337
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
338
static int
339 340 341 342 343 344 345
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

346
	if (unlikely(page_do_bit17_swizzling))
347 348 349 350 351 352 353 354 355 356 357
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

358
	return ret ? -EFAULT : 0;
359 360
}

361 362 363 364
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
365
	if (unlikely(swizzled)) {
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

383 384 385 386 387 388 389 390 391 392 393 394
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
395 396 397
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
398 399 400 401 402 403 404 405 406 407 408

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

409
	return ret ? - EFAULT : 0;
410 411
}

412
static int
413 414 415 416
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
417
{
418
	char __user *user_data;
419
	ssize_t remain;
420
	loff_t offset;
421
	int shmem_page_offset, page_length, ret = 0;
422
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
423
	int prefaulted = 0;
424
	int needs_clflush = 0;
425
	struct sg_page_iter sg_iter;
426

V
Ville Syrjälä 已提交
427
	user_data = to_user_ptr(args->data_ptr);
428 429
	remain = args->size;

430
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
431

432 433 434 435 436
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
437
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
438 439 440
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
441
	}
442

443 444 445 446 447 448
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

449
	offset = args->offset;
450

451 452
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
453
		struct page *page = sg_page_iter_page(&sg_iter);
454 455 456 457

		if (remain <= 0)
			break;

458 459 460 461 462
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
463
		shmem_page_offset = offset_in_page(offset);
464 465 466 467
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

468 469 470
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

471 472 473 474 475
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
476 477 478

		mutex_unlock(&dev->struct_mutex);

479
		if (likely(!i915_prefault_disable) && !prefaulted) {
480
			ret = fault_in_multipages_writeable(user_data, remain);
481 482 483 484 485 486 487
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
488

489 490 491
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
492

493
		mutex_lock(&dev->struct_mutex);
494

495
next_page:
496 497
		mark_page_accessed(page);

498
		if (ret)
499 500
			goto out;

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508
	i915_gem_object_unpin_pages(obj);

509 510 511
	return ret;
}

512 513 514 515 516 517 518
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
519
		     struct drm_file *file)
520 521
{
	struct drm_i915_gem_pread *args = data;
522
	struct drm_i915_gem_object *obj;
523
	int ret = 0;
524

525 526 527 528
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
529
		       to_user_ptr(args->data_ptr),
530 531 532
		       args->size))
		return -EFAULT;

533
	ret = i915_mutex_lock_interruptible(dev);
534
	if (ret)
535
		return ret;
536

537
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
538
	if (&obj->base == NULL) {
539 540
		ret = -ENOENT;
		goto unlock;
541
	}
542

543
	/* Bounds check source.  */
544 545
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
546
		ret = -EINVAL;
547
		goto out;
C
Chris Wilson 已提交
548 549
	}

550 551 552 553 554 555 556 557
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
558 559
	trace_i915_gem_object_pread(obj, args->offset, args->size);

560
	ret = i915_gem_shmem_pread(dev, obj, args, file);
561

562
out:
563
	drm_gem_object_unreference(&obj->base);
564
unlock:
565
	mutex_unlock(&dev->struct_mutex);
566
	return ret;
567 568
}

569 570
/* This is the fast write path which cannot handle
 * page faults in the source data
571
 */
572 573 574 575 576 577

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
578
{
579 580
	void __iomem *vaddr_atomic;
	void *vaddr;
581
	unsigned long unwritten;
582

P
Peter Zijlstra 已提交
583
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
584 585 586
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
587
						      user_data, length);
P
Peter Zijlstra 已提交
588
	io_mapping_unmap_atomic(vaddr_atomic);
589
	return unwritten;
590 591
}

592 593 594 595
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
596
static int
597 598
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
599
			 struct drm_i915_gem_pwrite *args,
600
			 struct drm_file *file)
601
{
602
	drm_i915_private_t *dev_priv = dev->dev_private;
603
	ssize_t remain;
604
	loff_t offset, page_base;
605
	char __user *user_data;
D
Daniel Vetter 已提交
606 607
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
608
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
609 610 611 612 613 614 615 616 617 618
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
619

V
Ville Syrjälä 已提交
620
	user_data = to_user_ptr(args->data_ptr);
621 622
	remain = args->size;

623
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
624 625 626 627

	while (remain > 0) {
		/* Operation in this page
		 *
628 629 630
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
631
		 */
632 633
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
634 635 636 637 638
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
639 640
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
641
		 */
B
Ben Widawsky 已提交
642
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
643 644 645 646
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
647

648 649 650
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
651 652
	}

D
Daniel Vetter 已提交
653 654 655
out_unpin:
	i915_gem_object_unpin(obj);
out:
656
	return ret;
657 658
}

659 660 661 662
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
663
static int
664 665 666 667 668
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
669
{
670
	char *vaddr;
671
	int ret;
672

673
	if (unlikely(page_do_bit17_swizzling))
674
		return -EINVAL;
675

676 677 678 679 680 681 682 683 684 685 686
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
687

688
	return ret ? -EFAULT : 0;
689 690
}

691 692
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
693
static int
694 695 696 697 698
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
699
{
700 701
	char *vaddr;
	int ret;
702

703
	vaddr = kmap(page);
704
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
705 706 707
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
708 709
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
710 711
						user_data,
						page_length);
712 713 714 715 716
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
717 718 719
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
720
	kunmap(page);
721

722
	return ret ? -EFAULT : 0;
723 724 725
}

static int
726 727 728 729
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
730 731
{
	ssize_t remain;
732 733
	loff_t offset;
	char __user *user_data;
734
	int shmem_page_offset, page_length, ret = 0;
735
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
736
	int hit_slowpath = 0;
737 738
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
739
	struct sg_page_iter sg_iter;
740

V
Ville Syrjälä 已提交
741
	user_data = to_user_ptr(args->data_ptr);
742 743
	remain = args->size;

744
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
745

746 747 748 749 750
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
751
		needs_clflush_after = cpu_write_needs_clflush(obj);
752 753 754
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
755
	}
756 757 758 759 760
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
761

762 763 764 765 766 767
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

768
	offset = args->offset;
769
	obj->dirty = 1;
770

771 772
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
773
		struct page *page = sg_page_iter_page(&sg_iter);
774
		int partial_cacheline_write;
775

776 777 778
		if (remain <= 0)
			break;

779 780 781 782 783
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
784
		shmem_page_offset = offset_in_page(offset);
785 786 787 788 789

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

790 791 792 793 794 795 796
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

797 798 799
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

800 801 802 803 804 805
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
806 807 808

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
809 810 811 812
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
813

814
		mutex_lock(&dev->struct_mutex);
815

816
next_page:
817 818 819
		set_page_dirty(page);
		mark_page_accessed(page);

820
		if (ret)
821 822
			goto out;

823
		remain -= page_length;
824
		user_data += page_length;
825
		offset += page_length;
826 827
	}

828
out:
829 830
	i915_gem_object_unpin_pages(obj);

831
	if (hit_slowpath) {
832 833 834 835 836 837 838
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
839 840
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
841
		}
842
	}
843

844
	if (needs_clflush_after)
845
		i915_gem_chipset_flush(dev);
846

847
	return ret;
848 849 850 851 852 853 854 855 856
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
857
		      struct drm_file *file)
858 859
{
	struct drm_i915_gem_pwrite *args = data;
860
	struct drm_i915_gem_object *obj;
861 862 863 864 865 866
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
867
		       to_user_ptr(args->data_ptr),
868 869 870
		       args->size))
		return -EFAULT;

871 872 873 874 875 876
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
877

878
	ret = i915_mutex_lock_interruptible(dev);
879
	if (ret)
880
		return ret;
881

882
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
883
	if (&obj->base == NULL) {
884 885
		ret = -ENOENT;
		goto unlock;
886
	}
887

888
	/* Bounds check destination. */
889 890
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
891
		ret = -EINVAL;
892
		goto out;
C
Chris Wilson 已提交
893 894
	}

895 896 897 898 899 900 901 902
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
903 904
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
905
	ret = -EFAULT;
906 907 908 909 910 911
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
912
	if (obj->phys_obj) {
913
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
914 915 916
		goto out;
	}

917 918 919
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
920
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
921 922 923
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
924
	}
925

926
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
927
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
928

929
out:
930
	drm_gem_object_unreference(&obj->base);
931
unlock:
932
	mutex_unlock(&dev->struct_mutex);
933 934 935
	return ret;
}

936
int
937
i915_gem_check_wedge(struct i915_gpu_error *error,
938 939
		     bool interruptible)
{
940
	if (i915_reset_in_progress(error)) {
941 942 943 944 945
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

946 947
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
968
	if (seqno == ring->outstanding_lazy_seqno)
969
		ret = i915_add_request(ring, NULL);
970 971 972 973

	return ret;
}

974 975 976 977 978 979 980 981 982 983 984
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

985 986 987 988 989 990 991 992
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

993 994 995 996
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
997
 * @reset_counter: reset sequence associated with the given seqno
998 999 1000
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1001 1002 1003 1004 1005 1006 1007
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1008 1009 1010 1011
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1012
			unsigned reset_counter,
1013 1014 1015
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1016 1017
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1018 1019 1020
	struct timespec before, now;
	DEFINE_WAIT(wait);
	long timeout_jiffies;
1021 1022
	int ret;

1023 1024
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1025 1026 1027
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1028
	timeout_jiffies = timeout ? timespec_to_jiffies_timeout(timeout) : 1;
1029

1030 1031 1032 1033 1034 1035 1036 1037
	if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1038 1039
	if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)) &&
	    WARN_ON(!ring->irq_get(ring)))
1040 1041
		return -ENODEV;

1042 1043
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1044
	getrawmonotonic(&before);
1045 1046 1047
	for (;;) {
		struct timer_list timer;
		unsigned long expire;
1048

1049 1050
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1051

1052 1053
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1054 1055 1056 1057 1058 1059 1060 1061
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1062

1063 1064 1065 1066
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

		if (timeout_jiffies <= 0) {
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
			expire = jiffies + (missed_irq(dev_priv, ring) ? 1: timeout_jiffies);
			mod_timer(&timer, expire);
		}

1085
		io_schedule();
1086 1087 1088 1089 1090 1091 1092 1093 1094

		if (timeout)
			timeout_jiffies = expire - jiffies;

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1095
	getrawmonotonic(&now);
1096
	trace_i915_gem_request_wait_end(ring, seqno);
1097 1098

	ring->irq_put(ring);
1099 1100

	finish_wait(&ring->irq_queue, &wait);
1101 1102 1103 1104

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1105 1106
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1107 1108
	}

1109
	return ret;
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1127
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1128 1129 1130 1131 1132 1133 1134
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1135 1136
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1137
			    interruptible, NULL, NULL);
1138 1139
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1179
	return i915_gem_object_wait_rendering__tail(obj, ring);
1180 1181
}

1182 1183 1184 1185 1186
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1187
					    struct drm_file *file,
1188 1189 1190 1191 1192
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1193
	unsigned reset_counter;
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1204
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1205 1206 1207 1208 1209 1210 1211
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1212
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1213
	mutex_unlock(&dev->struct_mutex);
1214
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
1215
	mutex_lock(&dev->struct_mutex);
1216 1217
	if (ret)
		return ret;
1218

1219
	return i915_gem_object_wait_rendering__tail(obj, ring);
1220 1221
}

1222
/**
1223 1224
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1225 1226 1227
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1228
			  struct drm_file *file)
1229 1230
{
	struct drm_i915_gem_set_domain *args = data;
1231
	struct drm_i915_gem_object *obj;
1232 1233
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1234 1235
	int ret;

1236
	/* Only handle setting domains to types used by the CPU. */
1237
	if (write_domain & I915_GEM_GPU_DOMAINS)
1238 1239
		return -EINVAL;

1240
	if (read_domains & I915_GEM_GPU_DOMAINS)
1241 1242 1243 1244 1245 1246 1247 1248
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1249
	ret = i915_mutex_lock_interruptible(dev);
1250
	if (ret)
1251
		return ret;
1252

1253
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1254
	if (&obj->base == NULL) {
1255 1256
		ret = -ENOENT;
		goto unlock;
1257
	}
1258

1259 1260 1261 1262
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1263
	ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
1264 1265 1266
	if (ret)
		goto unref;

1267 1268
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1269 1270 1271 1272 1273 1274 1275

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1276
	} else {
1277
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1278 1279
	}

1280
unref:
1281
	drm_gem_object_unreference(&obj->base);
1282
unlock:
1283 1284 1285 1286 1287 1288 1289 1290 1291
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1292
			 struct drm_file *file)
1293 1294
{
	struct drm_i915_gem_sw_finish *args = data;
1295
	struct drm_i915_gem_object *obj;
1296 1297
	int ret = 0;

1298
	ret = i915_mutex_lock_interruptible(dev);
1299
	if (ret)
1300
		return ret;
1301

1302
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1303
	if (&obj->base == NULL) {
1304 1305
		ret = -ENOENT;
		goto unlock;
1306 1307 1308
	}

	/* Pinned buffers may be scanout, so flush the cache */
1309 1310
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1311

1312
	drm_gem_object_unreference(&obj->base);
1313
unlock:
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1327
		    struct drm_file *file)
1328 1329 1330 1331 1332
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1333
	obj = drm_gem_object_lookup(dev, file, args->handle);
1334
	if (obj == NULL)
1335
		return -ENOENT;
1336

1337 1338 1339 1340 1341 1342 1343 1344
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1345
	addr = vm_mmap(obj->filp, 0, args->size,
1346 1347
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1348
	drm_gem_object_unreference_unlocked(obj);
1349 1350 1351 1352 1353 1354 1355 1356
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1375 1376
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1377
	drm_i915_private_t *dev_priv = dev->dev_private;
1378 1379 1380
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1381
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1382 1383 1384 1385 1386

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1387 1388 1389
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1390

C
Chris Wilson 已提交
1391 1392
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1393 1394 1395 1396 1397 1398
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1399
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1400
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1401 1402
	if (ret)
		goto unlock;
1403

1404 1405 1406
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1407

1408
	ret = i915_gem_object_get_fence(obj);
1409
	if (ret)
1410
		goto unpin;
1411

1412 1413
	obj->fault_mappable = true;

1414 1415 1416
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1417 1418 1419

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1420 1421
unpin:
	i915_gem_object_unpin(obj);
1422
unlock:
1423
	mutex_unlock(&dev->struct_mutex);
1424
out:
1425
	switch (ret) {
1426
	case -EIO:
1427 1428 1429
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1430
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1431
			return VM_FAULT_SIGBUS;
1432
	case -EAGAIN:
D
Daniel Vetter 已提交
1433 1434 1435 1436
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1437
		 */
1438 1439
	case 0:
	case -ERESTARTSYS:
1440
	case -EINTR:
1441 1442 1443 1444 1445
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1446
		return VM_FAULT_NOPAGE;
1447 1448
	case -ENOMEM:
		return VM_FAULT_OOM;
1449 1450
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1451
	default:
1452
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1453
		return VM_FAULT_SIGBUS;
1454 1455 1456
	}
}

1457 1458 1459 1460
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1461
 * Preserve the reservation of the mmapping with the DRM core code, but
1462 1463 1464 1465 1466 1467 1468 1469 1470
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1471
void
1472
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1473
{
1474 1475
	if (!obj->fault_mappable)
		return;
1476

1477
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1478
	obj->fault_mappable = false;
1479 1480
}

1481
uint32_t
1482
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1483
{
1484
	uint32_t gtt_size;
1485 1486

	if (INTEL_INFO(dev)->gen >= 4 ||
1487 1488
	    tiling_mode == I915_TILING_NONE)
		return size;
1489 1490 1491

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1492
		gtt_size = 1024*1024;
1493
	else
1494
		gtt_size = 512*1024;
1495

1496 1497
	while (gtt_size < size)
		gtt_size <<= 1;
1498

1499
	return gtt_size;
1500 1501
}

1502 1503 1504 1505 1506
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1507
 * potential fence register mapping.
1508
 */
1509 1510 1511
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1512 1513 1514 1515 1516
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1517
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1518
	    tiling_mode == I915_TILING_NONE)
1519 1520
		return 4096;

1521 1522 1523 1524
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1525
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1526 1527
}

1528 1529 1530 1531 1532
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1533
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1534 1535
		return 0;

1536 1537
	dev_priv->mm.shrinker_no_lock_stealing = true;

1538 1539
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1540
		goto out;
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1552
		goto out;
1553 1554

	i915_gem_shrink_all(dev_priv);
1555 1556 1557 1558 1559
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1560 1561 1562 1563 1564 1565 1566
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1567
int
1568 1569 1570 1571
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1572
{
1573
	struct drm_i915_private *dev_priv = dev->dev_private;
1574
	struct drm_i915_gem_object *obj;
1575 1576
	int ret;

1577
	ret = i915_mutex_lock_interruptible(dev);
1578
	if (ret)
1579
		return ret;
1580

1581
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1582
	if (&obj->base == NULL) {
1583 1584 1585
		ret = -ENOENT;
		goto unlock;
	}
1586

B
Ben Widawsky 已提交
1587
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1588
		ret = -E2BIG;
1589
		goto out;
1590 1591
	}

1592
	if (obj->madv != I915_MADV_WILLNEED) {
1593
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1594 1595
		ret = -EINVAL;
		goto out;
1596 1597
	}

1598 1599 1600
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1601

1602
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1603

1604
out:
1605
	drm_gem_object_unreference(&obj->base);
1606
unlock:
1607
	mutex_unlock(&dev->struct_mutex);
1608
	return ret;
1609 1610
}

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1635 1636 1637
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1638 1639 1640
{
	struct inode *inode;

1641
	i915_gem_object_free_mmap_offset(obj);
1642

1643 1644
	if (obj->base.filp == NULL)
		return;
1645

D
Daniel Vetter 已提交
1646 1647 1648 1649 1650
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1651
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1652
	shmem_truncate_range(inode, 0, (loff_t)-1);
1653

D
Daniel Vetter 已提交
1654 1655
	obj->madv = __I915_MADV_PURGED;
}
1656

D
Daniel Vetter 已提交
1657 1658 1659 1660
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1661 1662
}

1663
static void
1664
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1665
{
1666 1667
	struct sg_page_iter sg_iter;
	int ret;
1668

1669
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1670

C
Chris Wilson 已提交
1671 1672 1673 1674 1675 1676
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1677
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1678 1679 1680
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1681
	if (i915_gem_object_needs_bit17_swizzle(obj))
1682 1683
		i915_gem_object_save_bit_17_swizzle(obj);

1684 1685
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1686

1687
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1688
		struct page *page = sg_page_iter_page(&sg_iter);
1689

1690
		if (obj->dirty)
1691
			set_page_dirty(page);
1692

1693
		if (obj->madv == I915_MADV_WILLNEED)
1694
			mark_page_accessed(page);
1695

1696
		page_cache_release(page);
1697
	}
1698
	obj->dirty = 0;
1699

1700 1701
	sg_free_table(obj->pages);
	kfree(obj->pages);
1702
}
C
Chris Wilson 已提交
1703

1704
int
1705 1706 1707 1708
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1709
	if (obj->pages == NULL)
1710 1711
		return 0;

1712 1713 1714
	if (obj->pages_pin_count)
		return -EBUSY;

1715
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1716

1717 1718 1719
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1720
	list_del(&obj->global_list);
1721

1722
	ops->put_pages(obj);
1723
	obj->pages = NULL;
1724

C
Chris Wilson 已提交
1725 1726 1727 1728 1729 1730
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

1731
static unsigned long
1732 1733
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1734
{
1735
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1736
	struct drm_i915_gem_object *obj, *next;
1737
	unsigned long count = 0;
C
Chris Wilson 已提交
1738 1739 1740

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1741
				 global_list) {
1742
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1743
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1744 1745 1746 1747 1748 1749
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1750 1751 1752 1753 1754 1755 1756 1757
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1758
		struct i915_vma *vma, *v;
1759

1760 1761 1762 1763
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1764 1765 1766
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1789 1790 1791
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1792

1793
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1794
			count += obj->base.size >> PAGE_SHIFT;
1795 1796

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1797
	}
1798
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1799 1800 1801 1802

	return count;
}

1803
static unsigned long
1804 1805 1806 1807 1808
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1809
static unsigned long
C
Chris Wilson 已提交
1810 1811 1812
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1813
	long freed = 0;
C
Chris Wilson 已提交
1814 1815 1816

	i915_gem_evict_everything(dev_priv->dev);

1817
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1818
				 global_list) {
1819
		if (i915_gem_object_put_pages(obj) == 0)
1820 1821 1822
			freed += obj->base.size >> PAGE_SHIFT;
	}
	return freed;
D
Daniel Vetter 已提交
1823 1824
}

1825
static int
C
Chris Wilson 已提交
1826
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1827
{
C
Chris Wilson 已提交
1828
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1829 1830
	int page_count, i;
	struct address_space *mapping;
1831 1832
	struct sg_table *st;
	struct scatterlist *sg;
1833
	struct sg_page_iter sg_iter;
1834
	struct page *page;
1835
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1836
	gfp_t gfp;
1837

C
Chris Wilson 已提交
1838 1839 1840 1841 1842 1843 1844
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1845 1846 1847 1848
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1849
	page_count = obj->base.size / PAGE_SIZE;
1850 1851
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1852
		return -ENOMEM;
1853
	}
1854

1855 1856 1857 1858 1859
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1860
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1861
	gfp = mapping_gfp_mask(mapping);
1862
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1863
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1864 1865 1866
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1877
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1878 1879 1880 1881 1882 1883 1884
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1885
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1886 1887
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1888 1889 1890 1891 1892 1893 1894 1895
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1896 1897 1898 1899 1900 1901 1902 1903 1904
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1905 1906 1907

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1908
	}
1909 1910 1911 1912
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1913 1914
	obj->pages = st;

1915
	if (i915_gem_object_needs_bit17_swizzle(obj))
1916 1917 1918 1919 1920
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1921 1922
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1923
		page_cache_release(sg_page_iter_page(&sg_iter));
1924 1925
	sg_free_table(st);
	kfree(st);
1926
	return PTR_ERR(page);
1927 1928
}

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1943
	if (obj->pages)
1944 1945
		return 0;

1946 1947 1948 1949 1950
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1951 1952
	BUG_ON(obj->pages_pin_count);

1953 1954 1955 1956
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1957
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1958
	return 0;
1959 1960
}

B
Ben Widawsky 已提交
1961
static void
1962
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1963
			       struct intel_ring_buffer *ring)
1964
{
1965
	struct drm_device *dev = obj->base.dev;
1966
	struct drm_i915_private *dev_priv = dev->dev_private;
1967
	u32 seqno = intel_ring_get_seqno(ring);
1968

1969
	BUG_ON(ring == NULL);
1970 1971 1972 1973
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1974
	obj->ring = ring;
1975 1976

	/* Add a reference if we're newly entering the active list. */
1977 1978 1979
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1980
	}
1981

1982
	list_move_tail(&obj->ring_list, &ring->active_list);
1983

1984
	obj->last_read_seqno = seqno;
1985

1986
	if (obj->fenced_gpu_access) {
1987 1988
		obj->last_fenced_seqno = seqno;

1989 1990 1991 1992 1993 1994 1995 1996
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1997 1998 1999
	}
}

B
Ben Widawsky 已提交
2000 2001 2002 2003 2004 2005 2006
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2007 2008
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2009
{
B
Ben Widawsky 已提交
2010
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2011 2012
	struct i915_address_space *vm;
	struct i915_vma *vma;
2013

2014
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2015
	BUG_ON(!obj->active);
2016

2017 2018 2019 2020 2021
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2022

2023
	list_del_init(&obj->ring_list);
2024 2025
	obj->ring = NULL;

2026 2027 2028 2029 2030
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2031 2032 2033 2034 2035 2036
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2037
}
2038

2039
static int
2040
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2041
{
2042 2043 2044
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2045

2046
	/* Carefully retire all requests without writing to the rings */
2047
	for_each_ring(ring, dev_priv, i) {
2048 2049 2050
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2051 2052
	}
	i915_gem_retire_requests(dev);
2053 2054

	/* Finally reset hw state */
2055
	for_each_ring(ring, dev_priv, i) {
2056
		intel_ring_init_seqno(ring, seqno);
2057

2058 2059 2060
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2061

2062
	return 0;
2063 2064
}

2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2091 2092
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2093
{
2094 2095 2096 2097
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2098
		int ret = i915_gem_init_seqno(dev, 0);
2099 2100
		if (ret)
			return ret;
2101

2102 2103
		dev_priv->next_seqno = 1;
	}
2104

2105
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2106
	return 0;
2107 2108
}

2109 2110
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2111
		       struct drm_i915_gem_object *obj,
2112
		       u32 *out_seqno)
2113
{
C
Chris Wilson 已提交
2114
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2115
	struct drm_i915_gem_request *request;
2116
	u32 request_ring_position, request_start;
2117
	int was_empty;
2118 2119
	int ret;

2120
	request_start = intel_ring_get_tail(ring);
2121 2122 2123 2124 2125 2126 2127
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2128 2129 2130
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2131

2132 2133
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2134
		return -ENOMEM;
2135

2136 2137 2138 2139 2140 2141 2142
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2143
	ret = ring->add_request(ring);
2144
	if (ret)
2145
		return ret;
2146

2147
	request->seqno = intel_ring_get_seqno(ring);
2148
	request->ring = ring;
2149
	request->head = request_start;
2150
	request->tail = request_ring_position;
2151 2152 2153 2154 2155 2156 2157

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2158
	request->batch_obj = obj;
2159

2160 2161 2162 2163
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2164 2165 2166
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2167
	request->emitted_jiffies = jiffies;
2168 2169
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2170
	request->file_priv = NULL;
2171

C
Chris Wilson 已提交
2172 2173 2174
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2175
		spin_lock(&file_priv->mm.lock);
2176
		request->file_priv = file_priv;
2177
		list_add_tail(&request->client_list,
2178
			      &file_priv->mm.request_list);
2179
		spin_unlock(&file_priv->mm.lock);
2180
	}
2181

2182
	trace_i915_gem_request_add(ring, request->seqno);
2183
	ring->outstanding_lazy_seqno = 0;
2184
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2185

2186
	if (!dev_priv->ums.mm_suspended) {
2187 2188
		i915_queue_hangcheck(ring->dev);

2189
		if (was_empty) {
2190
			cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2191
			queue_delayed_work(dev_priv->wq,
2192 2193
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2194 2195
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2196
	}
2197

2198
	if (out_seqno)
2199
		*out_seqno = request->seqno;
2200
	return 0;
2201 2202
}

2203 2204
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2205
{
2206
	struct drm_i915_file_private *file_priv = request->file_priv;
2207

2208 2209
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2210

2211
	spin_lock(&file_priv->mm.lock);
2212 2213
	list_del(&request->client_list);
	request->file_priv = NULL;
2214
	spin_unlock(&file_priv->mm.lock);
2215 2216
}

2217 2218
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2219
{
2220 2221
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2255 2256 2257 2258 2259 2260 2261 2262
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2263 2264
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
{
	const unsigned long elapsed = get_seconds() - hs->guilty_ts;

	if (hs->banned)
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
		DRM_ERROR("context hanging too fast, declaring banned!\n");
		return true;
	}

	return false;
}

2293 2294 2295 2296 2297 2298
static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2299
	unsigned long offset = 0;
2300 2301 2302 2303

	/* Innocent until proven guilty */
	guilty = false;

2304 2305 2306 2307
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2308
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2309
	    i915_request_guilty(request, acthd, &inside)) {
2310
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2311 2312
			  ring->name,
			  inside ? "inside" : "flushing",
2313
			  offset,
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
2329 2330
		if (guilty) {
			hs->banned = i915_context_is_banned(hs);
2331
			hs->batch_active++;
2332 2333
			hs->guilty_ts = get_seconds();
		} else {
2334
			hs->batch_pending++;
2335
		}
2336 2337 2338
	}
}

2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2350 2351
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2352
{
2353 2354 2355 2356 2357 2358
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2359 2360
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2361

2362 2363 2364
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2365

2366 2367 2368
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2369
		i915_gem_free_request(request);
2370
	}
2371

2372
	while (!list_empty(&ring->active_list)) {
2373
		struct drm_i915_gem_object *obj;
2374

2375 2376 2377
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2378

2379
		i915_gem_object_move_to_inactive(obj);
2380 2381 2382
	}
}

2383
void i915_gem_restore_fences(struct drm_device *dev)
2384 2385 2386 2387
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2388
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2389
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2390

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2401 2402 2403
	}
}

2404
void i915_gem_reset(struct drm_device *dev)
2405
{
2406
	struct drm_i915_private *dev_priv = dev->dev_private;
2407
	struct intel_ring_buffer *ring;
2408
	int i;
2409

2410 2411
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2412

2413 2414
	i915_gem_cleanup_ringbuffer(dev);

2415
	i915_gem_restore_fences(dev);
2416 2417 2418 2419 2420
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2421
void
C
Chris Wilson 已提交
2422
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2423 2424 2425
{
	uint32_t seqno;

C
Chris Wilson 已提交
2426
	if (list_empty(&ring->request_list))
2427 2428
		return;

C
Chris Wilson 已提交
2429
	WARN_ON(i915_verify_lists(ring->dev));
2430

2431
	seqno = ring->get_seqno(ring, true);
2432

2433
	while (!list_empty(&ring->request_list)) {
2434 2435
		struct drm_i915_gem_request *request;

2436
		request = list_first_entry(&ring->request_list,
2437 2438 2439
					   struct drm_i915_gem_request,
					   list);

2440
		if (!i915_seqno_passed(seqno, request->seqno))
2441 2442
			break;

C
Chris Wilson 已提交
2443
		trace_i915_gem_request_retire(ring, request->seqno);
2444 2445 2446 2447 2448 2449
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2450

2451
		i915_gem_free_request(request);
2452
	}
2453

2454 2455 2456 2457
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2458
		struct drm_i915_gem_object *obj;
2459

2460
		obj = list_first_entry(&ring->active_list,
2461 2462
				      struct drm_i915_gem_object,
				      ring_list);
2463

2464
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2465
			break;
2466

2467
		i915_gem_object_move_to_inactive(obj);
2468
	}
2469

C
Chris Wilson 已提交
2470 2471
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2472
		ring->irq_put(ring);
C
Chris Wilson 已提交
2473
		ring->trace_irq_seqno = 0;
2474
	}
2475

C
Chris Wilson 已提交
2476
	WARN_ON(i915_verify_lists(ring->dev));
2477 2478
}

2479
bool
2480 2481 2482
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2483
	struct intel_ring_buffer *ring;
2484
	bool idle = true;
2485
	int i;
2486

2487
	for_each_ring(ring, dev_priv, i) {
2488
		i915_gem_retire_requests_ring(ring);
2489 2490 2491 2492 2493 2494 2495 2496 2497
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2498 2499
}

2500
static void
2501 2502
i915_gem_retire_work_handler(struct work_struct *work)
{
2503 2504 2505
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2506
	bool idle;
2507

2508
	/* Come back later if the device is busy... */
2509 2510 2511 2512
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2513
	}
2514
	if (!idle)
2515 2516
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2517
}
2518

2519 2520 2521 2522 2523 2524 2525
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2526 2527
}

2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2539
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2540 2541 2542 2543 2544 2545 2546 2547 2548
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2574
	drm_i915_private_t *dev_priv = dev->dev_private;
2575 2576 2577
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2578
	struct timespec timeout_stack, *timeout = NULL;
2579
	unsigned reset_counter;
2580 2581 2582
	u32 seqno = 0;
	int ret = 0;

2583 2584 2585 2586
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2598 2599
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2600 2601 2602 2603
	if (ret)
		goto out;

	if (obj->active) {
2604
		seqno = obj->last_read_seqno;
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2620
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2621 2622
	mutex_unlock(&dev->struct_mutex);

2623
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2624
	if (timeout)
2625
		args->timeout_ns = timespec_to_ns(timeout);
2626 2627 2628 2629 2630 2631 2632 2633
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2657
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2658
		return i915_gem_object_wait_rendering(obj, false);
2659 2660 2661

	idx = intel_ring_sync_index(from, to);

2662
	seqno = obj->last_read_seqno;
2663 2664 2665
	if (seqno <= from->sync_seqno[idx])
		return 0;

2666 2667 2668
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2669

2670
	trace_i915_gem_ring_sync_to(from, to, seqno);
2671
	ret = to->sync_to(to, from, seqno);
2672
	if (!ret)
2673 2674 2675 2676 2677
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2678

2679
	return ret;
2680 2681
}

2682 2683 2684 2685 2686 2687 2688
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2689 2690 2691
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2692 2693 2694
	/* Wait for any direct GTT access to complete */
	mb();

2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2706
int i915_vma_unbind(struct i915_vma *vma)
2707
{
2708
	struct drm_i915_gem_object *obj = vma->obj;
2709
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2710
	int ret;
2711

2712 2713 2714
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

2715
	if (list_empty(&vma->vma_link))
2716 2717
		return 0;

2718 2719 2720 2721 2722
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);

		return 0;
	}
2723

2724 2725
	if (obj->pin_count)
		return -EBUSY;
2726

2727 2728
	BUG_ON(obj->pages == NULL);

2729
	ret = i915_gem_object_finish_gpu(obj);
2730
	if (ret)
2731 2732 2733 2734 2735 2736
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2737
	i915_gem_object_finish_gtt(obj);
2738

2739
	/* release the fence reg _after_ flushing */
2740
	ret = i915_gem_object_put_fence(obj);
2741
	if (ret)
2742
		return ret;
2743

2744
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2745

2746 2747
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2748 2749 2750 2751
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2752
	i915_gem_gtt_finish_object(obj);
2753

B
Ben Widawsky 已提交
2754
	list_del(&vma->mm_list);
2755
	/* Avoid an unnecessary call to unbind on rebind. */
2756 2757
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2758

B
Ben Widawsky 已提交
2759 2760 2761 2762
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2763
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2764 2765
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2766

2767 2768 2769 2770 2771 2772
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2773
	return 0;
2774 2775
}

2776 2777 2778 2779 2780 2781 2782 2783 2784
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2785
	if (!i915_gem_obj_ggtt_bound(obj))
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2796
int i915_gpu_idle(struct drm_device *dev)
2797 2798
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2799
	struct intel_ring_buffer *ring;
2800
	int ret, i;
2801 2802

	/* Flush everything onto the inactive list. */
2803
	for_each_ring(ring, dev_priv, i) {
2804 2805 2806 2807
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2808
		ret = intel_ring_idle(ring);
2809 2810 2811
		if (ret)
			return ret;
	}
2812

2813
	return 0;
2814 2815
}

2816 2817
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2818 2819
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2820 2821
	int fence_reg;
	int fence_pitch_shift;
2822

2823 2824 2825 2826 2827 2828 2829 2830
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2845
	if (obj) {
2846
		u32 size = i915_gem_obj_ggtt_size(obj);
2847
		uint64_t val;
2848

2849
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2850
				 0xfffff000) << 32;
2851
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2852
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2853 2854 2855
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2856

2857 2858 2859 2860 2861 2862 2863 2864 2865
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2866 2867
}

2868 2869
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2870 2871
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2872
	u32 val;
2873

2874
	if (obj) {
2875
		u32 size = i915_gem_obj_ggtt_size(obj);
2876 2877
		int pitch_val;
		int tile_width;
2878

2879
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2880
		     (size & -size) != size ||
2881 2882 2883
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2884

2885 2886 2887 2888 2889 2890 2891 2892 2893
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2894
		val = i915_gem_obj_ggtt_offset(obj);
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2910 2911
}

2912 2913
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2914 2915 2916 2917
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2918
	if (obj) {
2919
		u32 size = i915_gem_obj_ggtt_size(obj);
2920
		uint32_t pitch_val;
2921

2922
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2923
		     (size & -size) != size ||
2924 2925 2926
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2927

2928 2929
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2930

2931
		val = i915_gem_obj_ggtt_offset(obj);
2932 2933 2934 2935 2936 2937 2938
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2939

2940 2941 2942 2943
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2944 2945 2946 2947 2948
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2949 2950 2951
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2952 2953 2954 2955 2956 2957 2958 2959
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2960 2961 2962 2963
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2964
	switch (INTEL_INFO(dev)->gen) {
2965
	case 8:
2966
	case 7:
2967
	case 6:
2968 2969 2970 2971
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2972
	default: BUG();
2973
	}
2974 2975 2976 2977 2978 2979

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2980 2981
}

2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2992
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2993 2994 2995
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2996 2997

	if (enable) {
2998
		obj->fence_reg = reg;
2999 3000 3001 3002 3003 3004 3005
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3006
	obj->fence_dirty = false;
3007 3008
}

3009
static int
3010
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3011
{
3012
	if (obj->last_fenced_seqno) {
3013
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3014 3015
		if (ret)
			return ret;
3016 3017 3018 3019

		obj->last_fenced_seqno = 0;
	}

3020
	obj->fenced_gpu_access = false;
3021 3022 3023 3024 3025 3026
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3027
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3028
	struct drm_i915_fence_reg *fence;
3029 3030
	int ret;

3031
	ret = i915_gem_object_wait_fence(obj);
3032 3033 3034
	if (ret)
		return ret;

3035 3036
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3037

3038 3039
	fence = &dev_priv->fence_regs[obj->fence_reg];

3040
	i915_gem_object_fence_lost(obj);
3041
	i915_gem_object_update_fence(obj, fence, false);
3042 3043 3044 3045 3046

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3047
i915_find_fence_reg(struct drm_device *dev)
3048 3049
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3050
	struct drm_i915_fence_reg *reg, *avail;
3051
	int i;
3052 3053

	/* First try to find a free reg */
3054
	avail = NULL;
3055 3056 3057
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3058
			return reg;
3059

3060
		if (!reg->pin_count)
3061
			avail = reg;
3062 3063
	}

3064 3065
	if (avail == NULL)
		return NULL;
3066 3067

	/* None available, try to steal one or wait for a user to finish */
3068
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3069
		if (reg->pin_count)
3070 3071
			continue;

C
Chris Wilson 已提交
3072
		return reg;
3073 3074
	}

C
Chris Wilson 已提交
3075
	return NULL;
3076 3077
}

3078
/**
3079
 * i915_gem_object_get_fence - set up fencing for an object
3080 3081 3082 3083 3084 3085 3086 3087 3088
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3089 3090
 *
 * For an untiled surface, this removes any existing fence.
3091
 */
3092
int
3093
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3094
{
3095
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3096
	struct drm_i915_private *dev_priv = dev->dev_private;
3097
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3098
	struct drm_i915_fence_reg *reg;
3099
	int ret;
3100

3101 3102 3103
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3104
	if (obj->fence_dirty) {
3105
		ret = i915_gem_object_wait_fence(obj);
3106 3107 3108
		if (ret)
			return ret;
	}
3109

3110
	/* Just update our place in the LRU if our fence is getting reused. */
3111 3112
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3113
		if (!obj->fence_dirty) {
3114 3115 3116 3117 3118 3119 3120 3121
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3122

3123 3124 3125
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3126
			ret = i915_gem_object_wait_fence(old);
3127 3128 3129
			if (ret)
				return ret;

3130
			i915_gem_object_fence_lost(old);
3131
		}
3132
	} else
3133 3134
		return 0;

3135 3136
	i915_gem_object_update_fence(obj, reg, enable);

3137
	return 0;
3138 3139
}

3140 3141 3142 3143 3144 3145 3146 3147
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3148
	 * crossing memory domains and dying.
3149 3150 3151 3152
	 */
	if (HAS_LLC(dev))
		return true;

3153
	if (!drm_mm_node_allocated(gtt_space))
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3177
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3178 3179 3180 3181 3182 3183 3184 3185
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3186 3187
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3198 3199
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3200 3201 3202 3203 3204 3205 3206 3207 3208 3209
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3210 3211 3212 3213
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3214 3215 3216 3217 3218
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3219
{
3220
	struct drm_device *dev = obj->base.dev;
3221
	drm_i915_private_t *dev_priv = dev->dev_private;
3222
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3223 3224
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3225
	struct i915_vma *vma;
3226
	int ret;
3227

3228 3229 3230 3231 3232
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3233
						     obj->tiling_mode, true);
3234
	unfenced_alignment =
3235
		i915_gem_get_gtt_alignment(dev,
3236
						    obj->base.size,
3237
						    obj->tiling_mode, false);
3238

3239
	if (alignment == 0)
3240 3241
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3242
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3243 3244 3245 3246
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3247
	size = map_and_fenceable ? fence_size : obj->base.size;
3248

3249 3250 3251
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3252
	if (obj->base.size > gtt_max) {
3253
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3254 3255
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3256
			  gtt_max);
3257 3258 3259
		return -E2BIG;
	}

3260
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3261 3262 3263
	if (ret)
		return ret;

3264 3265
	i915_gem_object_pin_pages(obj);

3266 3267
	BUG_ON(!i915_is_ggtt(vm));

3268
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3269
	if (IS_ERR(vma)) {
3270 3271
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3272 3273
	}

3274 3275 3276
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

3277
search_free:
3278
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3279
						  size, alignment,
3280 3281
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3282
	if (ret) {
3283
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3284
					       obj->cache_level,
3285 3286
					       map_and_fenceable,
					       nonblocking);
3287 3288
		if (ret == 0)
			goto search_free;
3289

3290
		goto err_free_vma;
3291
	}
B
Ben Widawsky 已提交
3292
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3293
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3294
		ret = -EINVAL;
3295
		goto err_remove_node;
3296 3297
	}

3298
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3299
	if (ret)
3300
		goto err_remove_node;
3301

3302
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3303
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3304

3305 3306
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3307

3308 3309
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3310

3311 3312
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3313

3314
		obj->map_and_fenceable = mappable && fenceable;
3315
	}
3316

3317
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
3318

3319
	trace_i915_vma_bind(vma, map_and_fenceable);
3320
	i915_gem_verify_gtt(dev);
3321
	return 0;
B
Ben Widawsky 已提交
3322

3323
err_remove_node:
3324
	drm_mm_remove_node(&vma->node);
3325
err_free_vma:
B
Ben Widawsky 已提交
3326
	i915_gem_vma_destroy(vma);
3327
err_unpin:
B
Ben Widawsky 已提交
3328 3329
	i915_gem_object_unpin_pages(obj);
	return ret;
3330 3331
}

3332
bool
3333 3334
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3335 3336 3337 3338 3339
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3340
	if (obj->pages == NULL)
3341
		return false;
3342

3343 3344 3345 3346 3347
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3348
		return false;
3349

3350 3351 3352 3353 3354 3355 3356 3357
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3358
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3359
		return false;
3360

C
Chris Wilson 已提交
3361
	trace_i915_gem_object_clflush(obj);
3362
	drm_clflush_sg(obj->pages);
3363 3364

	return true;
3365 3366 3367 3368
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3369
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3370
{
C
Chris Wilson 已提交
3371 3372
	uint32_t old_write_domain;

3373
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3374 3375
		return;

3376
	/* No actual flushing is required for the GTT write domain.  Writes
3377 3378
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3379 3380 3381 3382
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3383
	 */
3384 3385
	wmb();

3386 3387
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3388 3389

	trace_i915_gem_object_change_domain(obj,
3390
					    obj->base.read_domains,
C
Chris Wilson 已提交
3391
					    old_write_domain);
3392 3393 3394 3395
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3396 3397
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3398
{
C
Chris Wilson 已提交
3399
	uint32_t old_write_domain;
3400

3401
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3402 3403
		return;

3404 3405 3406
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3407 3408
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3409 3410

	trace_i915_gem_object_change_domain(obj,
3411
					    obj->base.read_domains,
C
Chris Wilson 已提交
3412
					    old_write_domain);
3413 3414
}

3415 3416 3417 3418 3419 3420
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3421
int
3422
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3423
{
3424
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3425
	uint32_t old_write_domain, old_read_domains;
3426
	int ret;
3427

3428
	/* Not valid to be called on unbound objects. */
3429
	if (!i915_gem_obj_bound_any(obj))
3430 3431
		return -EINVAL;

3432 3433 3434
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3435
	ret = i915_gem_object_wait_rendering(obj, !write);
3436 3437 3438
	if (ret)
		return ret;

3439
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3440

3441 3442 3443 3444 3445 3446 3447
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3448 3449
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3450

3451 3452 3453
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3454 3455
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3456
	if (write) {
3457 3458 3459
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3460 3461
	}

C
Chris Wilson 已提交
3462 3463 3464 3465
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3466
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3467
	if (i915_gem_object_is_inactive(obj)) {
3468
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3469 3470 3471 3472 3473
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3474

3475 3476 3477
	return 0;
}

3478 3479 3480
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3481 3482
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3483
	struct i915_vma *vma;
3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3494 3495
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3496
			ret = i915_vma_unbind(vma);
3497 3498 3499 3500 3501
			if (ret)
				return ret;

			break;
		}
3502 3503
	}

3504
	if (i915_gem_obj_bound_any(obj)) {
3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3515
		if (INTEL_INFO(dev)->gen < 6) {
3516 3517 3518 3519 3520
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3521 3522
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3523 3524 3525
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3526 3527
	}

3528 3529 3530 3531 3532
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3554
	i915_gem_verify_gtt(dev);
3555 3556 3557
	return 0;
}

B
Ben Widawsky 已提交
3558 3559
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3560
{
B
Ben Widawsky 已提交
3561
	struct drm_i915_gem_caching *args = data;
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3575 3576 3577 3578 3579 3580
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3581 3582 3583 3584
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3585 3586 3587 3588
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3589 3590 3591 3592 3593 3594 3595

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3596 3597
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3598
{
B
Ben Widawsky 已提交
3599
	struct drm_i915_gem_caching *args = data;
3600 3601 3602 3603
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3604 3605
	switch (args->caching) {
	case I915_CACHING_NONE:
3606 3607
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3608
	case I915_CACHING_CACHED:
3609 3610
		level = I915_CACHE_LLC;
		break;
3611 3612 3613
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3614 3615 3616 3617
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3618 3619 3620 3621
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
	return obj->pin_count - !!obj->user_pin_count;
}

3652
/*
3653 3654 3655
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3656 3657
 */
int
3658 3659
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3660
				     struct intel_ring_buffer *pipelined)
3661
{
3662
	u32 old_read_domains, old_write_domain;
3663 3664
	int ret;

3665
	if (pipelined != obj->ring) {
3666 3667
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3668 3669 3670
			return ret;
	}

3671 3672 3673 3674 3675
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3676 3677 3678 3679 3680 3681 3682 3683 3684
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3685 3686
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3687
	if (ret)
3688
		goto err_unpin_display;
3689

3690 3691 3692 3693
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3694
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3695
	if (ret)
3696
		goto err_unpin_display;
3697

3698
	i915_gem_object_flush_cpu_write_domain(obj, true);
3699

3700
	old_write_domain = obj->base.write_domain;
3701
	old_read_domains = obj->base.read_domains;
3702 3703 3704 3705

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3706
	obj->base.write_domain = 0;
3707
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3708 3709 3710

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3711
					    old_write_domain);
3712 3713

	return 0;
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin(obj);
	obj->pin_display = is_pin_display(obj);
3725 3726
}

3727
int
3728
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3729
{
3730 3731
	int ret;

3732
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3733 3734
		return 0;

3735
	ret = i915_gem_object_wait_rendering(obj, false);
3736 3737 3738
	if (ret)
		return ret;

3739 3740
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3741
	return 0;
3742 3743
}

3744 3745 3746 3747 3748 3749
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3750
int
3751
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3752
{
C
Chris Wilson 已提交
3753
	uint32_t old_write_domain, old_read_domains;
3754 3755
	int ret;

3756 3757 3758
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3759
	ret = i915_gem_object_wait_rendering(obj, !write);
3760 3761 3762
	if (ret)
		return ret;

3763
	i915_gem_object_flush_gtt_write_domain(obj);
3764

3765 3766
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3767

3768
	/* Flush the CPU cache if it's still invalid. */
3769
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3770
		i915_gem_clflush_object(obj, false);
3771

3772
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3773 3774 3775 3776 3777
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3778
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3779 3780 3781 3782 3783

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3784 3785
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3786
	}
3787

C
Chris Wilson 已提交
3788 3789 3790 3791
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3792 3793 3794
	return 0;
}

3795 3796 3797
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3798 3799 3800 3801
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3802 3803 3804
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3805
static int
3806
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3807
{
3808 3809
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3810
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3811 3812
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3813
	unsigned reset_counter;
3814 3815
	u32 seqno = 0;
	int ret;
3816

3817 3818 3819 3820 3821 3822 3823
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3824

3825
	spin_lock(&file_priv->mm.lock);
3826
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3827 3828
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3829

3830 3831
		ring = request->ring;
		seqno = request->seqno;
3832
	}
3833
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3834
	spin_unlock(&file_priv->mm.lock);
3835

3836 3837
	if (seqno == 0)
		return 0;
3838

3839
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3840 3841
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3842 3843 3844 3845

	return ret;
}

3846
int
3847
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3848
		    struct i915_address_space *vm,
3849
		    uint32_t alignment,
3850 3851
		    bool map_and_fenceable,
		    bool nonblocking)
3852
{
3853
	struct i915_vma *vma;
3854 3855
	int ret;

3856 3857
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3858

3859 3860 3861 3862 3863 3864 3865
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3866 3867
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3868
			     "bo is already pinned with incorrect alignment:"
3869
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3870
			     " obj->map_and_fenceable=%d\n",
3871
			     i915_gem_obj_offset(obj, vm), alignment,
3872
			     map_and_fenceable,
3873
			     obj->map_and_fenceable);
3874
			ret = i915_vma_unbind(vma);
3875 3876 3877 3878 3879
			if (ret)
				return ret;
		}
	}

3880
	if (!i915_gem_obj_bound(obj, vm)) {
3881 3882
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3883 3884 3885
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3886
		if (ret)
3887
			return ret;
3888 3889 3890

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3891
	}
J
Jesse Barnes 已提交
3892

3893 3894 3895
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3896
	obj->pin_count++;
3897
	obj->pin_mappable |= map_and_fenceable;
3898 3899 3900 3901 3902

	return 0;
}

void
3903
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3904
{
3905
	BUG_ON(obj->pin_count == 0);
3906
	BUG_ON(!i915_gem_obj_bound_any(obj));
3907

3908
	if (--obj->pin_count == 0)
3909
		obj->pin_mappable = false;
3910 3911 3912 3913
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3914
		   struct drm_file *file)
3915 3916
{
	struct drm_i915_gem_pin *args = data;
3917
	struct drm_i915_gem_object *obj;
3918 3919
	int ret;

3920 3921 3922
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3923

3924
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3925
	if (&obj->base == NULL) {
3926 3927
		ret = -ENOENT;
		goto unlock;
3928 3929
	}

3930
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3931
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3932 3933
		ret = -EINVAL;
		goto out;
3934 3935
	}

3936
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3937 3938
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3939 3940
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3941 3942
	}

3943 3944 3945 3946 3947
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

3948
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3949
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3950 3951
		if (ret)
			goto out;
3952 3953
	}

3954 3955 3956
	obj->user_pin_count++;
	obj->pin_filp = file;

3957
	args->offset = i915_gem_obj_ggtt_offset(obj);
3958
out:
3959
	drm_gem_object_unreference(&obj->base);
3960
unlock:
3961
	mutex_unlock(&dev->struct_mutex);
3962
	return ret;
3963 3964 3965 3966
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3967
		     struct drm_file *file)
3968 3969
{
	struct drm_i915_gem_pin *args = data;
3970
	struct drm_i915_gem_object *obj;
3971
	int ret;
3972

3973 3974 3975
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3976

3977
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3978
	if (&obj->base == NULL) {
3979 3980
		ret = -ENOENT;
		goto unlock;
3981
	}
3982

3983
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3984 3985
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3986 3987
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3988
	}
3989 3990 3991
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3992 3993
		i915_gem_object_unpin(obj);
	}
3994

3995
out:
3996
	drm_gem_object_unreference(&obj->base);
3997
unlock:
3998
	mutex_unlock(&dev->struct_mutex);
3999
	return ret;
4000 4001 4002 4003
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4004
		    struct drm_file *file)
4005 4006
{
	struct drm_i915_gem_busy *args = data;
4007
	struct drm_i915_gem_object *obj;
4008 4009
	int ret;

4010
	ret = i915_mutex_lock_interruptible(dev);
4011
	if (ret)
4012
		return ret;
4013

4014
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4015
	if (&obj->base == NULL) {
4016 4017
		ret = -ENOENT;
		goto unlock;
4018
	}
4019

4020 4021 4022 4023
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4024
	 */
4025
	ret = i915_gem_object_flush_active(obj);
4026

4027
	args->busy = obj->active;
4028 4029 4030 4031
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4032

4033
	drm_gem_object_unreference(&obj->base);
4034
unlock:
4035
	mutex_unlock(&dev->struct_mutex);
4036
	return ret;
4037 4038 4039 4040 4041 4042
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4043
	return i915_gem_ring_throttle(dev, file_priv);
4044 4045
}

4046 4047 4048 4049 4050
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4051
	struct drm_i915_gem_object *obj;
4052
	int ret;
4053 4054 4055 4056 4057 4058 4059 4060 4061

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4062 4063 4064 4065
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4066
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4067
	if (&obj->base == NULL) {
4068 4069
		ret = -ENOENT;
		goto unlock;
4070 4071
	}

4072
	if (obj->pin_count) {
4073 4074
		ret = -EINVAL;
		goto out;
4075 4076
	}

4077 4078
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4079

C
Chris Wilson 已提交
4080 4081
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4082 4083
		i915_gem_object_truncate(obj);

4084
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4085

4086
out:
4087
	drm_gem_object_unreference(&obj->base);
4088
unlock:
4089
	mutex_unlock(&dev->struct_mutex);
4090
	return ret;
4091 4092
}

4093 4094
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4095
{
4096
	INIT_LIST_HEAD(&obj->global_list);
4097
	INIT_LIST_HEAD(&obj->ring_list);
4098
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4099
	INIT_LIST_HEAD(&obj->vma_list);
4100

4101 4102
	obj->ops = ops;

4103 4104 4105 4106 4107 4108 4109 4110
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4111 4112 4113 4114 4115
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4116 4117
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4118
{
4119
	struct drm_i915_gem_object *obj;
4120
	struct address_space *mapping;
D
Daniel Vetter 已提交
4121
	gfp_t mask;
4122

4123
	obj = i915_gem_object_alloc(dev);
4124 4125
	if (obj == NULL)
		return NULL;
4126

4127
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4128
		i915_gem_object_free(obj);
4129 4130
		return NULL;
	}
4131

4132 4133 4134 4135 4136 4137 4138
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4139
	mapping = file_inode(obj->base.filp)->i_mapping;
4140
	mapping_set_gfp_mask(mapping, mask);
4141

4142
	i915_gem_object_init(obj, &i915_gem_object_ops);
4143

4144 4145
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4146

4147 4148
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4164 4165
	trace_i915_gem_object_create(obj);

4166
	return obj;
4167 4168
}

4169
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4170
{
4171
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4172
	struct drm_device *dev = obj->base.dev;
4173
	drm_i915_private_t *dev_priv = dev->dev_private;
4174
	struct i915_vma *vma, *next;
4175

4176 4177
	trace_i915_gem_object_destroy(obj);

4178 4179 4180 4181
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4182 4183 4184 4185 4186 4187 4188
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4189

4190 4191
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4192

4193
			WARN_ON(i915_vma_unbind(vma));
4194

4195 4196
			dev_priv->mm.interruptible = was_interruptible;
		}
4197 4198
	}

B
Ben Widawsky 已提交
4199 4200 4201 4202 4203
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4204 4205
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4206
	i915_gem_object_put_pages(obj);
4207
	i915_gem_object_free_mmap_offset(obj);
4208
	i915_gem_object_release_stolen(obj);
4209

4210 4211
	BUG_ON(obj->pages);

4212 4213
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4214

4215 4216
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4217

4218
	kfree(obj->bit_17);
4219
	i915_gem_object_free(obj);
4220 4221
}

4222
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4223
				     struct i915_address_space *vm)
4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
B
Ben Widawsky 已提交
4235 4236 4237 4238 4239 4240
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
B
Ben Widawsky 已提交
4241
	INIT_LIST_HEAD(&vma->mm_list);
4242
	INIT_LIST_HEAD(&vma->exec_list);
B
Ben Widawsky 已提交
4243 4244 4245
	vma->vm = vm;
	vma->obj = obj;

4246 4247 4248 4249 4250 4251
	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

B
Ben Widawsky 已提交
4252 4253 4254
	return vma;
}

4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

	return vma;
}

B
Ben Widawsky 已提交
4268 4269 4270
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4271 4272 4273 4274 4275

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4276
	list_del(&vma->vma_link);
4277

B
Ben Widawsky 已提交
4278 4279 4280
	kfree(vma);
}

4281
int
4282
i915_gem_suspend(struct drm_device *dev)
4283 4284
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4285
	int ret = 0;
4286

4287
	mutex_lock(&dev->struct_mutex);
4288
	if (dev_priv->ums.mm_suspended)
4289
		goto err;
4290

4291
	ret = i915_gpu_idle(dev);
4292
	if (ret)
4293
		goto err;
4294

4295
	i915_gem_retire_requests(dev);
4296

4297
	/* Under UMS, be paranoid and evict. */
4298
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4299
		i915_gem_evict_everything(dev);
4300 4301

	i915_kernel_lost_context(dev);
4302
	i915_gem_cleanup_ringbuffer(dev);
4303

4304 4305 4306 4307 4308 4309 4310 4311 4312
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4313
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4314
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4315

4316
	return 0;
4317 4318 4319 4320

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4321 4322
}

4323
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4324
{
4325
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4326
	drm_i915_private_t *dev_priv = dev->dev_private;
4327 4328
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4329
	int i, ret;
B
Ben Widawsky 已提交
4330

4331
	if (!HAS_L3_DPF(dev) || !remap_info)
4332
		return 0;
B
Ben Widawsky 已提交
4333

4334 4335 4336
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4337

4338 4339 4340 4341 4342
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4343
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4344 4345 4346
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4347 4348
	}

4349
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4350

4351
	return ret;
B
Ben Widawsky 已提交
4352 4353
}

4354 4355 4356 4357
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4358
	if (INTEL_INFO(dev)->gen < 5 ||
4359 4360 4361 4362 4363 4364
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4365 4366 4367
	if (IS_GEN5(dev))
		return;

4368 4369
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4370
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4371
	else if (IS_GEN7(dev))
4372
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4373 4374
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4375 4376
	else
		BUG();
4377
}
D
Daniel Vetter 已提交
4378

4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4395
static int i915_gem_init_rings(struct drm_device *dev)
4396
{
4397
	struct drm_i915_private *dev_priv = dev->dev_private;
4398
	int ret;
4399

4400
	ret = intel_init_render_ring_buffer(dev);
4401
	if (ret)
4402
		return ret;
4403 4404

	if (HAS_BSD(dev)) {
4405
		ret = intel_init_bsd_ring_buffer(dev);
4406 4407
		if (ret)
			goto cleanup_render_ring;
4408
	}
4409

4410
	if (intel_enable_blt(dev)) {
4411 4412 4413 4414 4415
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4416 4417 4418 4419 4420 4421 4422
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4423
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4424
	if (ret)
B
Ben Widawsky 已提交
4425
		goto cleanup_vebox_ring;
4426 4427 4428

	return 0;

B
Ben Widawsky 已提交
4429 4430
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4445
	int ret, i;
4446 4447 4448 4449

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4450
	if (dev_priv->ellc_size)
4451
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4452

4453 4454 4455 4456 4457
	if (IS_HSW_GT3(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
	else
		I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);

4458 4459 4460 4461 4462 4463
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4464 4465 4466
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4467 4468 4469
	if (ret)
		return ret;

4470 4471 4472
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4473 4474 4475 4476
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
4477 4478 4479 4480 4481 4482 4483
	ret = i915_gem_context_init(dev);
	if (ret) {
		i915_gem_cleanup_ringbuffer(dev);
		DRM_ERROR("Context initialization failed %d\n", ret);
		return ret;
	}

4484 4485 4486 4487 4488 4489 4490
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4491

4492
	return 0;
4493 4494
}

4495 4496 4497 4498 4499 4500
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4501 4502 4503 4504 4505 4506 4507 4508

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4509
	i915_gem_init_global_gtt(dev);
4510

4511 4512 4513 4514
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
4515
		drm_mm_takedown(&dev_priv->gtt.base.mm);
4516 4517 4518
		return ret;
	}

4519 4520 4521
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4522 4523 4524
	return 0;
}

4525 4526 4527 4528
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4529
	struct intel_ring_buffer *ring;
4530
	int i;
4531

4532 4533
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4534 4535
}

4536 4537 4538 4539
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4540
	struct drm_i915_private *dev_priv = dev->dev_private;
4541
	int ret;
4542

J
Jesse Barnes 已提交
4543 4544 4545
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4546
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4547
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4548
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4549 4550 4551
	}

	mutex_lock(&dev->struct_mutex);
4552
	dev_priv->ums.mm_suspended = 0;
4553

4554
	ret = i915_gem_init_hw(dev);
4555 4556
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4557
		return ret;
4558
	}
4559

4560
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4561
	mutex_unlock(&dev->struct_mutex);
4562

4563 4564 4565
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4566

4567
	return 0;
4568 4569 4570 4571

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4572
	dev_priv->ums.mm_suspended = 1;
4573 4574 4575
	mutex_unlock(&dev->struct_mutex);

	return ret;
4576 4577 4578 4579 4580 4581
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4582 4583 4584
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4585
	drm_irq_uninstall(dev);
4586

4587
	return i915_gem_suspend(dev);
4588 4589 4590 4591 4592 4593 4594
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4595 4596 4597
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4598
	ret = i915_gem_suspend(dev);
4599 4600
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4601 4602
}

4603 4604 4605 4606 4607 4608 4609
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4620 4621 4622 4623
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4624 4625 4626 4627 4628 4629 4630
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4631

B
Ben Widawsky 已提交
4632 4633 4634
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4635
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4636 4637
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4638
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4639 4640
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4641
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4642
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4643 4644
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4645 4646
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4647
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4648

4649 4650
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4651 4652
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4653 4654
	}

4655 4656
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4657
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4658 4659
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4660

4661 4662 4663
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4664 4665 4666 4667
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4668
	/* Initialize fence registers to zero */
4669 4670
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4671

4672
	i915_gem_detect_bit_6_swizzle(dev);
4673
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4674

4675 4676
	dev_priv->mm.interruptible = true;

4677 4678
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4679 4680
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4681
}
4682 4683 4684 4685 4686

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4687 4688
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4689 4690 4691 4692 4693 4694 4695 4696
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4697
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4698 4699 4700 4701 4702
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4703
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4716
	kfree(phys_obj);
4717 4718 4719
	return ret;
}

4720
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4745
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4746 4747 4748 4749
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4750
				 struct drm_i915_gem_object *obj)
4751
{
A
Al Viro 已提交
4752
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4753
	char *vaddr;
4754 4755 4756
	int i;
	int page_count;

4757
	if (!obj->phys_obj)
4758
		return;
4759
	vaddr = obj->phys_obj->handle->vaddr;
4760

4761
	page_count = obj->base.size / PAGE_SIZE;
4762
	for (i = 0; i < page_count; i++) {
4763
		struct page *page = shmem_read_mapping_page(mapping, i);
4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4775
	}
4776
	i915_gem_chipset_flush(dev);
4777

4778 4779
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4780 4781 4782 4783
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4784
			    struct drm_i915_gem_object *obj,
4785 4786
			    int id,
			    int align)
4787
{
A
Al Viro 已提交
4788
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4789 4790 4791 4792 4793 4794 4795 4796
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4797 4798
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4799 4800 4801 4802 4803 4804 4805
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4806
						obj->base.size, align);
4807
		if (ret) {
4808 4809
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4810
			return ret;
4811 4812 4813 4814
		}
	}

	/* bind to the object */
4815 4816
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4817

4818
	page_count = obj->base.size / PAGE_SIZE;
4819 4820

	for (i = 0; i < page_count; i++) {
4821 4822 4823
		struct page *page;
		char *dst, *src;

4824
		page = shmem_read_mapping_page(mapping, i);
4825 4826
		if (IS_ERR(page))
			return PTR_ERR(page);
4827

4828
		src = kmap_atomic(page);
4829
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4830
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4831
		kunmap_atomic(src);
4832

4833 4834 4835
		mark_page_accessed(page);
		page_cache_release(page);
	}
4836

4837 4838 4839 4840
	return 0;
}

static int
4841 4842
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4843 4844 4845
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4846
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4847
	char __user *user_data = to_user_ptr(args->data_ptr);
4848

4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4862

4863
	i915_gem_chipset_flush(dev);
4864 4865
	return 0;
}
4866

4867
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4868
{
4869
	struct drm_i915_file_private *file_priv = file->driver_priv;
4870

4871 4872
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4873 4874 4875 4876
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4877
	spin_lock(&file_priv->mm.lock);
4878 4879 4880 4881 4882 4883 4884 4885 4886
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4887
	spin_unlock(&file_priv->mm.lock);
4888
}
4889

4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

	idr_init(&file_priv->context_idr);

	return 0;
}

4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4935 4936
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4937
{
4938 4939 4940 4941 4942
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4943
	struct drm_i915_gem_object *obj;
4944
	bool unlock = true;
4945
	unsigned long count;
4946

4947 4948
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4949
			return 0;
4950

4951
		if (dev_priv->mm.shrinker_no_lock_stealing)
4952
			return 0;
4953

4954 4955
		unlock = false;
	}
4956

4957
	count = 0;
4958
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4959
		if (obj->pages_pin_count == 0)
4960
			count += obj->base.size >> PAGE_SHIFT;
4961 4962 4963 4964 4965

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

4966
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
4967
			count += obj->base.size >> PAGE_SHIFT;
4968
	}
4969

4970 4971
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
4972

4973
	return count;
4974
}
4975 4976 4977 4978 4979 4980 4981 4982

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

4983 4984
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
5002
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5003 5004 5005 5006 5007 5008 5009
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
5010
	struct i915_vma *vma;
5011

5012 5013
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5025 5026
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
5051
			return SHRINK_STOP;
5052 5053

		if (dev_priv->mm.shrinker_no_lock_stealing)
5054
			return SHRINK_STOP;
5055 5056 5057 5058

		unlock = false;
	}

5059 5060 5061 5062 5063 5064
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5065 5066 5067 5068
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5069

5070 5071
	return freed;
}
5072 5073 5074 5075 5076 5077 5078 5079 5080

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5081
	if (vma->vm != obj_to_ggtt(obj))
5082 5083 5084 5085
		return NULL;

	return vma;
}