davinci-mcasp.c 36.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29

30
#include <sound/asoundef.h>
31 32 33 34 35
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
36
#include <sound/dmaengine_pcm.h>
37
#include <sound/omap-pcm.h>
38 39

#include "davinci-pcm.h"
40
#include "edma-pcm.h"
41 42
#include "davinci-mcasp.h"

43 44
#define MCASP_MAX_AFIFO_DEPTH	64

45 46 47 48 49 50 51 52 53 54
struct davinci_mcasp_context {
	u32	txfmtctl;
	u32	rxfmtctl;
	u32	txfmt;
	u32	rxfmt;
	u32	aclkxctl;
	u32	aclkrctl;
	u32	pdir;
};

55
struct davinci_mcasp {
56
	struct davinci_pcm_dma_params dma_params[2];
57
	struct snd_dmaengine_dai_dma_data dma_data[2];
58
	void __iomem *base;
59
	u32 fifo_base;
60 61 62 63 64 65 66 67
	struct device *dev;

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
68
	u8	bclk_div;
69
	u16	bclk_lrclk_ratio;
70
	int	streams;
71

72 73 74
	int	sysclk_freq;
	bool	bclk_master;

75 76 77 78
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

79 80
	bool	dat_port;

81
#ifdef CONFIG_PM_SLEEP
82
	struct davinci_mcasp_context context;
83 84 85
#endif
};

86 87
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
88
{
89
	void __iomem *reg = mcasp->base + offset;
90 91 92
	__raw_writel(__raw_readl(reg) | val, reg);
}

93 94
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
95
{
96
	void __iomem *reg = mcasp->base + offset;
97 98 99
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

100 101
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
102
{
103
	void __iomem *reg = mcasp->base + offset;
104 105 106
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

107 108
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
109
{
110
	__raw_writel(val, mcasp->base + offset);
111 112
}

113
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
114
{
115
	return (u32)__raw_readl(mcasp->base + offset);
116 117
}

118
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
119 120 121
{
	int i = 0;

122
	mcasp_set_bits(mcasp, ctl_reg, val);
123 124 125 126

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
127
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
128 129 130
			break;
	}

131
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
132 133 134
		printk(KERN_ERR "GBLCTL write error\n");
}

135 136
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
137 138
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
139 140 141 142

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

143
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
144
{
145 146
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
147 148 149 150 151 152 153

	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
154 155
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
156 157
	}

158 159
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
160

161 162 163
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
164

165 166
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
167 168

	if (mcasp_is_synchronous(mcasp))
169
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
170 171
}

172
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
173
{
174 175 176
	u8 offset = 0, i;
	u32 cnt;

177 178 179 180
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
181

182 183 184
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
185 186
	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == TX_MODE) {
187 188 189 190 191 192 193
			offset = i;
			break;
		}
	}

	/* wait for TX ready */
	cnt = 0;
194
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
195 196 197
		 TXSTATE) && (cnt < 100000))
		cnt++;

198
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
199 200
}

201
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
202
{
203 204
	u32 reg;

205 206
	mcasp->streams++;

207
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
208
		if (mcasp->txnumevt) {	/* enable FIFO */
209
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
210 211
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
212
		}
213
		mcasp_start_tx(mcasp);
214
	} else {
215
		if (mcasp->rxnumevt) {	/* enable FIFO */
216
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
217 218
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
219
		}
220
		mcasp_start_rx(mcasp);
221
	}
222 223
}

224
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
225
{
226 227 228 229 230
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
231
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
232

233 234
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
235 236
}

237
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
238
{
239 240 241 242 243 244 245 246 247
	u32 val = 0;

	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

248 249
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
250 251
}

252
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
253
{
254 255
	u32 reg;

256 257
	mcasp->streams--;

258
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
259
		if (mcasp->txnumevt) {	/* disable FIFO */
260
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
261
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
262
		}
263
		mcasp_stop_tx(mcasp);
264
	} else {
265
		if (mcasp->rxnumevt) {	/* disable FIFO */
266
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
267
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
268
		}
269
		mcasp_stop_rx(mcasp);
270
	}
271 272 273 274 275
}

static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
276
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
277
	int ret = 0;
278
	u32 data_delay;
279
	bool fs_pol_rising;
280
	bool inv_fs = false;
281

282
	pm_runtime_get_sync(mcasp->dev);
283
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
284 285 286 287 288 289
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
290 291
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
292 293
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
294 295
		/* No delay after FS */
		data_delay = 0;
296
		break;
297
	case SND_SOC_DAIFMT_I2S:
298
		/* configure a full-word SYNC pulse (LRCLK) */
299 300
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
301 302
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
303 304
		/* FS need to be inverted */
		inv_fs = true;
305
		break;
306 307 308 309 310 311 312
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
313 314 315
	default:
		ret = -EINVAL;
		goto out;
316 317
	}

318 319 320 321 322
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

323 324 325
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
326 327
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
328

329 330
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
331

332 333
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
334
		mcasp->bclk_master = 1;
335
		break;
336 337
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
338 339
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
340

341 342
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
343

344 345
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
346
		mcasp->bclk_master = 0;
347
		break;
348 349
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
350 351
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
352

353 354
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
355

356 357
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
358
		mcasp->bclk_master = 0;
359 360
		break;
	default:
361 362
		ret = -EINVAL;
		goto out;
363 364 365 366
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
367
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
368
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
369
		fs_pol_rising = true;
370 371
		break;
	case SND_SOC_DAIFMT_NB_IF:
372
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
373
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
374
		fs_pol_rising = false;
375 376
		break;
	case SND_SOC_DAIFMT_IB_IF:
377
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
378
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
379
		fs_pol_rising = false;
380 381
		break;
	case SND_SOC_DAIFMT_NB_NF:
382 383
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
384
		fs_pol_rising = true;
385 386
		break;
	default:
387
		ret = -EINVAL;
388 389 390
		goto out;
	}

391 392 393
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

394 395 396 397 398 399
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
400
	}
401 402 403
out:
	pm_runtime_put_sync(mcasp->dev);
	return ret;
404 405
}

406 407
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
{
408
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
409 410 411

	switch (div_id) {
	case 0:		/* MCLK divider */
412
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
413
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
414
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
415 416 417 418
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
419
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
420
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
421
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
422
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
423
		mcasp->bclk_div = div;
424 425
		break;

426
	case 2:		/* BCLK/LRCLK ratio */
427
		mcasp->bclk_lrclk_ratio = div;
428 429
		break;

430 431 432 433 434 435 436
	default:
		return -EINVAL;
	}

	return 0;
}

437 438 439
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
440
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
441 442

	if (dir == SND_SOC_CLOCK_OUT) {
443 444 445
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
446
	} else {
447 448 449
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
450 451
	}

452 453
	mcasp->sysclk_freq = freq;

454 455 456
	return 0;
}

457
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
458
				       int word_length)
459
{
460
	u32 fmt;
D
Daniel Mack 已提交
461
	u32 tx_rotate = (word_length / 4) & 0x7;
462
	u32 mask = (1ULL << word_length) - 1;
463 464 465 466 467 468 469 470 471 472
	/*
	 * For captured data we should not rotate, inversion and masking is
	 * enoguh to get the data to the right position:
	 * Format	  data from bus		after reverse (XRBUF)
	 * S16_LE:	|LSB|MSB|xxx|xxx|	|xxx|xxx|MSB|LSB|
	 * S24_3LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S24_LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S32_LE:	|LSB|DAT|DAT|MSB|	|MSB|DAT|DAT|LSB|
	 */
	u32 rx_rotate = 0;
473

474 475 476 477 478
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
479 480 481
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
482
	 */
483 484
	if (mcasp->bclk_lrclk_ratio)
		word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
485

486 487
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
488

489
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
490 491 492 493 494 495 496 497 498
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
499 500
	}

501
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
502

503 504 505
	return 0;
}

506
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
507
				 int period_words, int channels)
508
{
509 510
	struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
511
	int i;
512 513
	u8 tx_ser = 0;
	u8 rx_ser = 0;
514
	u8 slots = mcasp->tdm_slots;
515
	u8 max_active_serializers = (channels + slots - 1) / slots;
516
	int active_serializers, numevt, n;
517
	u32 reg;
518
	/* Default configuration */
519
	if (mcasp->version < MCASP_VERSION_3)
520
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
521 522

	/* All PINS as McASP */
523
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
524 525

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
526 527
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
528
	} else {
529 530
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
531 532
	}

533
	for (i = 0; i < mcasp->num_serializer; i++) {
534 535
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
536
		if (mcasp->serial_dir[i] == TX_MODE &&
537
					tx_ser < max_active_serializers) {
538
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
539
			tx_ser++;
540
		} else if (mcasp->serial_dir[i] == RX_MODE &&
541
					rx_ser < max_active_serializers) {
542
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
543
			rx_ser++;
544
		} else {
545 546
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
547 548 549
		}
	}

550 551 552 553 554 555 556 557 558
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
559

560
	if (active_serializers < max_active_serializers) {
561
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
562 563
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
564 565 566
		return -EINVAL;
	}

567
	/* AFIFO is not in use */
568 569
	if (!numevt) {
		/* Configure the burst size for platform drivers */
570 571 572 573 574 575 576 577 578 579 580 581 582
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_params->fifo_level = active_serializers;
			dma_data->maxburst = active_serializers;
		} else {
			dma_params->fifo_level = 0;
			dma_data->maxburst = 0;
		}
583
		return 0;
584
	}
585

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
	n = numevt % active_serializers;
	if (n)
		numevt += (active_serializers - n);
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
604
		numevt = active_serializers;
605

606 607
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
608

609
	/* Configure the burst size for platform drivers */
610 611
	if (numevt == 1)
		numevt = 0;
612 613 614
	dma_params->fifo_level = numevt;
	dma_data->maxburst = numevt;

615
	return 0;
616 617
}

618
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
619 620 621
{
	int i, active_slots;
	u32 mask = 0;
622
	u32 busel = 0;
623

624 625 626 627 628 629
	if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
		dev_err(mcasp->dev, "tdm slot %d not supported\n",
			mcasp->tdm_slots);
		return -EINVAL;
	}

630
	active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
631 632 633
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

634
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
635

636 637 638
	if (!mcasp->dat_port)
		busel = TXSEL;

639 640 641 642 643 644 645 646 647 648 649
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
		       FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
		       FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));

	return 0;
650 651 652
}

/* S/PDIF */
653 654
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
655
{
656 657 658
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

659 660
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
661
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
662 663

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
664
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
665 666

	/* Set the TX tdm : for all the slots */
667
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
668 669

	/* Set the TX clock controls : div = 1 and internal */
670
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
671

672
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
673 674

	/* Only 44100 and 48000 are valid, both have the same setting */
675
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
676 677

	/* Enable the DIT */
678
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
679

680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

720
	return 0;
721 722 723 724 725 726
}

static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
727
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
728
	struct davinci_pcm_dma_params *dma_params =
729
					&mcasp->dma_params[substream->stream];
730
	int word_length;
731
	int channels = params_channels(params);
732
	int period_size = params_period_size(params);
733
	int ret;
734

735 736 737 738 739
	/*
	 * If mcasp is BCLK master, and a BCLK divider was not provided by
	 * the machine driver, we need to calculate the ratio.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
740
		unsigned int bclk_freq = snd_soc_params_to_bclk(params);
741
		unsigned int div = mcasp->sysclk_freq / bclk_freq;
742
		if (mcasp->sysclk_freq % bclk_freq != 0) {
743 744 745 746 747 748
			if (((mcasp->sysclk_freq / div) - bclk_freq) >
			    (bclk_freq - (mcasp->sysclk_freq / (div+1))))
				div++;
			dev_warn(mcasp->dev,
				 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
				 mcasp->sysclk_freq, div, bclk_freq);
749
		}
750
		davinci_mcasp_set_clkdiv(cpu_dai, 1, div);
751 752
	}

753 754
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
755 756 757
	if (ret)
		return ret;

758
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
759
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
760
	else
761 762 763 764
		ret = mcasp_i2s_hw_param(mcasp, substream->stream);

	if (ret)
		return ret;
765 766

	switch (params_format(params)) {
767
	case SNDRV_PCM_FORMAT_U8:
768 769
	case SNDRV_PCM_FORMAT_S8:
		dma_params->data_type = 1;
770
		word_length = 8;
771 772
		break;

773
	case SNDRV_PCM_FORMAT_U16_LE:
774 775
	case SNDRV_PCM_FORMAT_S16_LE:
		dma_params->data_type = 2;
776
		word_length = 16;
777 778
		break;

779 780 781
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
		dma_params->data_type = 3;
782
		word_length = 24;
783 784
		break;

785 786
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
787 788 789 790
		dma_params->data_type = 4;
		word_length = 24;
		break;

791
	case SNDRV_PCM_FORMAT_U32_LE:
792 793
	case SNDRV_PCM_FORMAT_S32_LE:
		dma_params->data_type = 4;
794
		word_length = 32;
795 796 797 798 799 800
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
801

802
	if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
803 804
		dma_params->acnt = 4;
	else
805 806
		dma_params->acnt = dma_params->data_type;

807
	davinci_config_channel_size(mcasp, word_length);
808 809 810 811 812 813 814

	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
815
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
816 817 818 819
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
820 821
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
822
		davinci_mcasp_start(mcasp, substream->stream);
823 824
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
825
	case SNDRV_PCM_TRIGGER_STOP:
826
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
827
		davinci_mcasp_stop(mcasp, substream->stream);
828 829 830 831 832 833 834 835 836
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

837
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
838 839 840
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
841
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
842
	.set_sysclk	= davinci_mcasp_set_sysclk,
843 844
};

845 846 847 848
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

849
	if (mcasp->version >= MCASP_VERSION_3) {
850 851 852 853 854 855 856 857 858 859 860 861 862 863
		/* Using dmaengine PCM */
		dai->playback_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
		dai->capture_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
	} else {
		/* Using davinci-pcm */
		dai->playback_dma_data = mcasp->dma_params;
		dai->capture_dma_data = mcasp->dma_params;
	}

	return 0;
}

864 865 866 867
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
868
	struct davinci_mcasp_context *context = &mcasp->context;
869

870 871 872 873 874 875 876
	context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
	context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
	context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
	context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
	context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
	context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
877 878 879 880 881 882 883

	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
884 885 886 887 888 889 890 891 892
	struct davinci_mcasp_context *context = &mcasp->context;

	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
893 894 895 896 897 898 899 900

	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

901 902
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

903 904 905 906
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
907 908 909 910
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
911 912 913
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

914
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
915
	{
916
		.name		= "davinci-mcasp.0",
917
		.probe		= davinci_mcasp_dai_probe,
918 919
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
920 921
		.playback	= {
			.channels_min	= 2,
922
			.channels_max	= 32 * 16,
923
			.rates 		= DAVINCI_MCASP_RATES,
924
			.formats	= DAVINCI_MCASP_PCM_FMTS,
925 926 927
		},
		.capture 	= {
			.channels_min 	= 2,
928
			.channels_max	= 32 * 16,
929
			.rates 		= DAVINCI_MCASP_RATES,
930
			.formats	= DAVINCI_MCASP_PCM_FMTS,
931 932 933 934 935
		},
		.ops 		= &davinci_mcasp_dai_ops,

	},
	{
936
		.name		= "davinci-mcasp.1",
937
		.probe		= davinci_mcasp_dai_probe,
938 939 940 941
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
942
			.formats	= DAVINCI_MCASP_PCM_FMTS,
943 944 945 946 947 948
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

949 950 951 952
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

953
/* Some HW specific values and defaults. The rest is filled in from DT. */
954
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
955 956 957 958 959 960
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_1,
};

961
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
962 963 964 965 966 967
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_2,
};

968
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
969 970 971 972 973 974
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_3,
};

975
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
976 977 978 979 980 981
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_4,
};

982 983 984
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
985
		.data = &dm646x_mcasp_pdata,
986 987 988
	},
	{
		.compatible = "ti,da830-mcasp-audio",
989
		.data = &da830_mcasp_pdata,
990
	},
991
	{
992
		.compatible = "ti,am33xx-mcasp-audio",
993
		.data = &am33xx_mcasp_pdata,
994
	},
995 996 997 998
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
999 1000 1001 1002
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1043
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1044 1045 1046
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1047
	struct davinci_mcasp_pdata *pdata = NULL;
1048
	const struct of_device_id *match =
1049
			of_match_device(mcasp_dt_ids, &pdev->dev);
1050
	struct of_phandle_args dma_spec;
1051 1052 1053 1054 1055 1056 1057 1058 1059

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
1060
		pdata = (struct davinci_mcasp_pdata*) match->data;
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1072 1073 1074 1075 1076 1077 1078 1079
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1080
		pdata->tdm_slots = val;
1081
	}
1082 1083 1084 1085

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1086 1087 1088
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1089 1090 1091 1092 1093
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1094
		for (i = 0; i < val; i++)
1095 1096
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1097
		pdata->num_serializer = val;
1098 1099 1100
		pdata->serial_dir = of_serial_dir;
	}

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

	ret = of_property_match_string(np, "dma-names", "rx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->rx_dma_channel = dma_spec.args[0];

1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1150 1151
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1152
	struct davinci_pcm_dma_params *dma_params;
1153
	struct snd_dmaengine_dai_dma_data *dma_data;
1154
	struct resource *mem, *ioarea, *res, *dat;
1155
	struct davinci_mcasp_pdata *pdata;
1156
	struct davinci_mcasp *mcasp;
1157
	int ret;
1158

1159 1160 1161 1162 1163
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1164
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1165
			   GFP_KERNEL);
1166
	if (!mcasp)
1167 1168
		return	-ENOMEM;

1169 1170 1171 1172 1173 1174
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1175
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1176
	if (!mem) {
1177
		dev_warn(mcasp->dev,
1178 1179 1180 1181 1182 1183
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1184 1185
	}

1186
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1187
			resource_size(mem), pdev->name);
1188 1189
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1190
		return -EBUSY;
1191 1192
	}

1193
	pm_runtime_enable(&pdev->dev);
1194

1195 1196 1197 1198 1199
	ret = pm_runtime_get_sync(&pdev->dev);
	if (IS_ERR_VALUE(ret)) {
		dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
		return ret;
	}
1200

1201 1202
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1203 1204
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
1205
		goto err;
1206 1207
	}

1208 1209 1210 1211 1212 1213 1214
	mcasp->op_mode = pdata->op_mode;
	mcasp->tdm_slots = pdata->tdm_slots;
	mcasp->num_serializer = pdata->num_serializer;
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1215

1216
	mcasp->dev = &pdev->dev;
1217

1218
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1219 1220
	if (dat)
		mcasp->dat_port = true;
1221

1222
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
1223
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1224 1225 1226 1227
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_playback;
1228
	if (dat)
1229
		dma_params->dma_addr = dat->start;
1230
	else
1231
		dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
1232

1233
	/* Unconditional dmaengine stuff */
1234
	dma_data->addr = dma_params->dma_addr;
1235

1236
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1237
	if (res)
1238
		dma_params->channel = res->start;
1239
	else
1240
		dma_params->channel = pdata->tx_dma_channel;
1241

1242 1243 1244 1245 1246 1247
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
		dma_data->filter_data = &dma_params->channel;

1248
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
1249
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1250 1251 1252 1253
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_capture;
1254
	if (dat)
1255
		dma_params->dma_addr = dat->start;
1256
	else
1257
		dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
1258

1259
	/* Unconditional dmaengine stuff */
1260
	dma_data->addr = dma_params->dma_addr;
1261

1262 1263
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1264
		/* dma_params->dma_addr is pointing to the data port address */
1265 1266 1267 1268
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1269 1270

	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1271
	if (res)
1272
		dma_params->channel = res->start;
1273
	else
1274
		dma_params->channel = pdata->rx_dma_channel;
1275

1276 1277 1278 1279 1280
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "rx";
	else
		dma_data->filter_data = &dma_params->channel;
1281

1282
	dev_set_drvdata(&pdev->dev, mcasp);
1283 1284 1285

	mcasp_reparent_fck(pdev);

1286 1287 1288
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
1289 1290

	if (ret != 0)
1291
		goto err;
1292

1293
	switch (mcasp->version) {
1294 1295 1296
#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
1297 1298
	case MCASP_VERSION_1:
	case MCASP_VERSION_2:
1299
		ret = davinci_soc_platform_register(&pdev->dev);
1300
		break;
1301
#endif
1302 1303 1304 1305 1306 1307 1308
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_EDMA_SOC))
	case MCASP_VERSION_3:
		ret = edma_pcm_platform_register(&pdev->dev);
		break;
#endif
1309 1310 1311
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_OMAP_SOC))
1312 1313 1314
	case MCASP_VERSION_4:
		ret = omap_pcm_platform_register(&pdev->dev);
		break;
1315
#endif
1316 1317 1318 1319 1320 1321 1322 1323 1324
	default:
		dev_err(&pdev->dev, "Invalid McASP version: %d\n",
			mcasp->version);
		ret = -EINVAL;
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1325
		goto err;
1326 1327
	}

1328 1329
	return 0;

1330
err:
1331 1332
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1333 1334 1335 1336 1337
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1338 1339
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
		.owner	= THIS_MODULE,
1350
		.of_match_table = mcasp_dt_ids,
1351 1352 1353
	},
};

1354
module_platform_driver(davinci_mcasp_driver);
1355 1356 1357 1358

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");