sun7i-a20.dtsi 30.7 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 *     You should have received a copy of the GNU General Public
M
Maxime Ripard 已提交
22
 *     License along with this file; if not, write to the Free
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
 *     Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
 *     MA 02110-1301 USA
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
48 49
 */

50
#include "skeleton.dtsi"
51

52 53
#include <dt-bindings/interrupt-controller/arm-gic.h>

54
#include <dt-bindings/dma/sun4i-a10.h>
55
#include <dt-bindings/pinctrl/sun4i-a10.h>
56

57 58 59
/ {
	interrupt-parent = <&gic>;

E
Emilio López 已提交
60
	aliases {
61
		ethernet0 = &gmac;
62 63 64 65 66 67 68 69
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
		serial6 = &uart6;
		serial7 = &uart7;
E
Emilio López 已提交
70 71
	};

H
Hans de Goede 已提交
72 73 74 75 76
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

77 78 79
		framebuffer@0 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-hdmi";
80 81
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>;
H
Hans de Goede 已提交
82 83
			status = "disabled";
		};
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>;
			status = "disabled";
		};

		framebuffer@2 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-tve0";
			clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>,
				 <&ahb_gates 44>;
			status = "disabled";
		};
H
Hans de Goede 已提交
101 102
	};

103 104 105 106
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

107
		cpu0: cpu@0 {
108 109 110
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
			clocks = <&cpu>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
				/* kHz    uV */
				1008000 1450000
				960000  1400000
				912000  1400000
				864000  1300000
				720000  1200000
				528000  1100000
				312000  1000000
				144000  900000
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
			cooling-max-level = <7>;
127 128 129 130 131 132 133 134 135 136 137 138 139
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

M
Marc Zyngier 已提交
140 141
	timer {
		compatible = "arm,armv7-timer";
142 143 144 145
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
M
Marc Zyngier 已提交
146 147
	};

148 149
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
150 151
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
152 153
	};

154 155 156 157 158
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

159
		osc24M: clk@01c20050 {
160
			#clock-cells = <0>;
161
			compatible = "allwinner,sun4i-a10-osc-clk";
162
			reg = <0x01c20050 0x4>;
163
			clock-frequency = <24000000>;
164
			clock-output-names = "osc24M";
165 166
		};

167
		osc32k: clk@0 {
168 169 170
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
171
			clock-output-names = "osc32k";
172
		};
173

174
		pll1: clk@01c20000 {
175
			#clock-cells = <0>;
176
			compatible = "allwinner,sun4i-a10-pll1-clk";
177 178
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
179
			clock-output-names = "pll1";
180 181
		};

182
		pll4: clk@01c20018 {
183
			#clock-cells = <0>;
184
			compatible = "allwinner,sun7i-a20-pll4-clk";
E
Emilio López 已提交
185 186
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
187
			clock-output-names = "pll4";
E
Emilio López 已提交
188 189
		};

190
		pll5: clk@01c20020 {
191
			#clock-cells = <1>;
192
			compatible = "allwinner,sun4i-a10-pll5-clk";
193 194 195 196 197
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

198
		pll6: clk@01c20028 {
199
			#clock-cells = <1>;
200
			compatible = "allwinner,sun4i-a10-pll6-clk";
201 202 203
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
204 205
		};

206 207 208 209 210 211 212 213
		pll8: clk@01c20040 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-pll4-clk";
			reg = <0x01c20040 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll8";
		};

214 215
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
216
			compatible = "allwinner,sun4i-a10-cpu-clk";
217
			reg = <0x01c20054 0x4>;
218
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6 1>;
219
			clock-output-names = "cpu";
220 221 222 223
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
224
			compatible = "allwinner,sun4i-a10-axi-clk";
225 226
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
227
			clock-output-names = "axi";
228 229 230 231
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
232
			compatible = "allwinner,sun4i-a10-ahb-clk";
233 234
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
235
			clock-output-names = "ahb";
236 237
		};

238
		ahb_gates: clk@01c20060 {
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-ahb-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
				"ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
				"ahb_nand", "ahb_sdram", "ahb_ace",
				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
				"ahb_spi2", "ahb_spi3", "ahb_sata",
				"ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
				"ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
				"ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_gmac", "ahb_mp",
				"ahb_mali";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
260
			compatible = "allwinner,sun4i-a10-apb0-clk";
261 262
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
263
			clock-output-names = "apb0";
264 265
		};

266
		apb0_gates: clk@01c20068 {
267 268 269 270 271 272 273 274 275 276
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb0-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
			clock-output-names = "apb0_codec", "apb0_spdif",
				"apb0_ac97", "apb0_iis0", "apb0_iis1",
				"apb0_pio", "apb0_ir0", "apb0_ir1",
				"apb0_iis2", "apb0_keypad";
		};

E
Emilio López 已提交
277
		apb1: clk@01c20058 {
278
			#clock-cells = <0>;
279
			compatible = "allwinner,sun4i-a10-apb1-clk";
280
			reg = <0x01c20058 0x4>;
E
Emilio López 已提交
281
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
282
			clock-output-names = "apb1";
283 284
		};

285
		apb1_gates: clk@01c2006c {
286 287 288 289 290 291 292 293 294 295 296
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb1-gates-clk";
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_i2c3", "apb1_can",
				"apb1_scr", "apb1_ps20", "apb1_ps21",
				"apb1_i2c4", "apb1_uart0", "apb1_uart1",
				"apb1_uart2", "apb1_uart3", "apb1_uart4",
				"apb1_uart5", "apb1_uart6", "apb1_uart7";
		};
E
Emilio López 已提交
297 298 299

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
300
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
301 302 303 304 305 306 307
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
308
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
309 310 311 312 313 314 315
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
316
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
317 318 319 320 321 322 323
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
324
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
325 326 327 328 329 330 331
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
332
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
333 334 335 336 337 338 339
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc2";
		};

		mmc3_clk: clk@01c20094 {
			#clock-cells = <0>;
340
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
341 342 343 344 345 346 347
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc3";
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
348
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
349 350 351 352 353 354 355
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
356
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
357 358 359 360 361 362 363
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
364
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
365 366 367 368 369 370 371
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
372
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
373 374 375 376 377 378 379
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
380
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
381 382 383 384 385 386 387
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
388
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
389 390 391 392 393 394 395
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
396
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
397 398 399 400 401 402 403
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
404
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
405 406 407 408 409
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

410 411 412 413 414 415 416 417 418
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
		};

E
Emilio López 已提交
419 420
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
421
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
422 423 424 425
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
426 427 428

		mbus_clk: clk@01c2015c {
			#clock-cells = <0>;
429
			compatible = "allwinner,sun5i-a13-mbus-clk";
430 431 432 433
			reg = <0x01c2015c 0x4>;
			clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
			clock-output-names = "mbus";
		};
434

435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
		/*
		 * The following two are dummy clocks, placeholders used in the gmac_tx
		 * clock. The gmac driver will choose one parent depending on the PHY
		 * interface mode, using clk_set_rate auto-reparenting.
		 * The actual TX clock rate is not controlled by the gmac_tx clock.
		 */
		mii_phy_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@3 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c20164 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c20164 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
		/*
		 * Dummy clock used by output clocks
		 */
		osc24M_32k: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clock-div = <750>;
			clock-mult = <1>;
			clocks = <&osc24M>;
			clock-output-names = "osc24M_32k";
		};

		clk_out_a: clk@01c201f0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f0 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_a";
		};

		clk_out_b: clk@01c201f4 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f4 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_b";
		};
490 491 492 493 494 495 496 497
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

498 499 500 501 502
		nmi_intc: interrupt-controller@01c00030 {
			compatible = "allwinner,sun7i-a20-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01c00030 0x0c>;
503
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
504 505
		};

506 507 508
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
509
			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
510 511 512 513
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

514 515 516
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
517
			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
518 519
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
520 521
			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
			       <&dma SUN4I_DMA_DEDICATED 26>;
522
			dma-names = "rx", "tx";
523 524 525 526 527 528 529 530
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
531
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
532 533
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
534 535
			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
			       <&dma SUN4I_DMA_DEDICATED 8>;
536
			dma-names = "rx", "tx";
537 538 539 540 541
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

542
		emac: ethernet@01c0b000 {
543
			compatible = "allwinner,sun4i-a10-emac";
544
			reg = <0x01c0b000 0x1000>;
545
			interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
546 547 548 549 550
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

		mdio@01c0b080 {
551
			compatible = "allwinner,sun4i-a10-mdio";
552 553 554 555 556 557
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

558 559 560 561 562
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
			clocks = <&ahb_gates 8>, <&mmc0_clk>;
			clock-names = "ahb", "mmc";
563
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
564 565 566 567 568 569 570 571
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
			clocks = <&ahb_gates 9>, <&mmc1_clk>;
			clock-names = "ahb", "mmc";
572
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
573 574 575 576 577 578 579 580
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
			clocks = <&ahb_gates 10>, <&mmc2_clk>;
			clock-names = "ahb", "mmc";
581
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
582 583 584 585 586 587 588 589
			status = "disabled";
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c12000 0x1000>;
			clocks = <&ahb_gates 11>, <&mmc3_clk>;
			clock-names = "ahb", "mmc";
590
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
591 592 593
			status = "disabled";
		};

594 595 596 597 598 599 600
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun7i-a20-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
601 602
			resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
603 604 605 606 607 608
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
609
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
610 611 612 613 614 615 616 617 618
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
619
			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
620 621 622 623 624 625
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

626 627 628
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
629
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
630 631
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
632 633
			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
			       <&dma SUN4I_DMA_DEDICATED 28>;
634
			dma-names = "rx", "tx";
635 636 637 638 639
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

640 641 642
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
643
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
644 645 646 647
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

648 649 650
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
651
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
652 653 654 655 656 657 658 659 660
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
661
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
662 663 664 665 666 667
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

668 669 670
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
671
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
672 673
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
674 675
			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
			       <&dma SUN4I_DMA_DEDICATED 30>;
676
			dma-names = "rx", "tx";
677
			status = "disabled";
678 679 680 681
			#address-cells = <1>;
			#size-cells = <0>;
		};

682 683 684
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun7i-a20-pinctrl";
			reg = <0x01c20800 0x400>;
685
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
686
			clocks = <&apb0_gates 5>;
687 688
			gpio-controller;
			interrupt-controller;
689
			#interrupt-cells = <2>;
690 691
			#size-cells = <0>;
			#gpio-cells = <3>;
692

693 694 695
			pwm0_pins_a: pwm0@0 {
				allwinner,pins = "PB2";
				allwinner,function = "pwm";
696 697
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
698 699 700 701 702
			};

			pwm1_pins_a: pwm1@0 {
				allwinner,pins = "PI3";
				allwinner,function = "pwm";
703 704
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
705 706
			};

707 708 709
			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
710 711
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
712 713
			};

714 715 716
			uart2_pins_a: uart2@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "uart2";
717 718
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
719 720
			};

721 722 723
			uart3_pins_a: uart3@0 {
				allwinner,pins = "PG6", "PG7", "PG8", "PG9";
				allwinner,function = "uart3";
724 725
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
726 727
			};

728 729 730
			uart3_pins_b: uart3@1 {
				allwinner,pins = "PH0", "PH1";
				allwinner,function = "uart3";
731 732
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
733 734
			};

735 736 737
			uart4_pins_a: uart4@0 {
				allwinner,pins = "PG10", "PG11";
				allwinner,function = "uart4";
738 739
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
740 741 742 743 744
			};

			uart5_pins_a: uart5@0 {
				allwinner,pins = "PI10", "PI11";
				allwinner,function = "uart5";
745 746
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
747 748
			};

749 750 751
			uart6_pins_a: uart6@0 {
				allwinner,pins = "PI12", "PI13";
				allwinner,function = "uart6";
752 753
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
754 755 756 757 758
			};

			uart7_pins_a: uart7@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "uart7";
759 760
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
761
			};
762

763 764 765
			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
766 767
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
768 769 770 771 772
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
773 774
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
775 776 777 778 779
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
780 781
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
782 783
			};

784 785 786
			i2c3_pins_a: i2c3@0 {
				allwinner,pins = "PI0", "PI1";
				allwinner,function = "i2c3";
787 788
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
789 790
			};

791 792 793 794 795 796 797
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
798 799
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
800
			};
801 802 803 804

			clk_out_a_pins_a: clk_out_a@0 {
				allwinner,pins = "PI12";
				allwinner,function = "clk_out_a";
805 806
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
807 808 809 810 811
			};

			clk_out_b_pins_a: clk_out_b@0 {
				allwinner,pins = "PI13";
				allwinner,function = "clk_out_b";
812 813
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
814
			};
815 816 817 818 819 820 821 822

			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "gmac";
823 824
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
825 826 827 828 829 830 831 832 833 834 835 836 837
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA10",
						"PA11", "PA12", "PA13",
						"PA15", "PA16";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
838 839
				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
840
			};
841

842 843 844
			spi0_pins_a: spi0@0 {
				allwinner,pins = "PI10", "PI11", "PI12", "PI13", "PI14";
				allwinner,function = "spi0";
845 846
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
847 848
			};

849 850 851
			spi1_pins_a: spi1@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
852 853
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
854 855 856 857 858
			};

			spi2_pins_a: spi2@0 {
				allwinner,pins = "PC19", "PC20", "PC21", "PC22";
				allwinner,function = "spi2";
859 860
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
861 862 863 864 865
			};

			spi2_pins_b: spi2@1 {
				allwinner,pins = "PB14", "PB15", "PB16", "PB17";
				allwinner,function = "spi2";
866 867
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
868
			};
869 870 871 872

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
873 874
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
875 876 877 878 879
			};

			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
				allwinner,pins = "PH1";
				allwinner,function = "gpio_in";
880 881
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
882 883
			};

884 885 886
			mmc2_pins_a: mmc2@0 {
				allwinner,pins = "PC6","PC7","PC8","PC9","PC10","PC11";
				allwinner,function = "mmc2";
887 888
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
889 890
			};

891 892 893
			mmc3_pins_a: mmc3@0 {
				allwinner,pins = "PI4","PI5","PI6","PI7","PI8","PI9";
				allwinner,function = "mmc3";
894 895
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
896
			};
897 898 899 900

			ir0_pins_a: ir0@0 {
				    allwinner,pins = "PB3","PB4";
				    allwinner,function = "ir0";
901 902
				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
903 904 905 906 907
			};

			ir1_pins_a: ir1@0 {
				    allwinner,pins = "PB22","PB23";
				    allwinner,function = "ir1";
908 909
				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
910
			};
911 912
		};

913
		timer@01c20c00 {
914
			compatible = "allwinner,sun4i-a10-timer";
915
			reg = <0x01c20c00 0x90>;
916 917 918 919 920 921
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
922 923 924 925
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
926
			compatible = "allwinner,sun4i-a10-wdt";
927 928 929
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
930 931 932
		rtc: rtc@01c20d00 {
			compatible = "allwinner,sun7i-a20-rtc";
			reg = <0x01c20d00 0x20>;
933
			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
C
Carlo Caione 已提交
934 935
		};

936 937 938 939 940 941 942 943
		pwm: pwm@01c20e00 {
			compatible = "allwinner,sun7i-a20-pwm";
			reg = <0x01c20e00 0xc>;
			clocks = <&osc24M>;
			#pwm-cells = <3>;
			status = "disabled";
		};

944
		ir0: ir@01c21800 {
945
			compatible = "allwinner,sun4i-a10-ir";
946 947
			clocks = <&apb0_gates 6>, <&ir0_clk>;
			clock-names = "apb", "ir";
948
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
949 950 951 952 953
			reg = <0x01c21800 0x40>;
			status = "disabled";
		};

		ir1: ir@01c21c00 {
954
			compatible = "allwinner,sun4i-a10-ir";
955 956
			clocks = <&apb0_gates 7>, <&ir1_clk>;
			clock-names = "apb", "ir";
957
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
958 959 960 961
			reg = <0x01c21c00 0x40>;
			status = "disabled";
		};

H
Hans de Goede 已提交
962 963 964
		lradc: lradc@01c22800 {
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
965
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
966 967 968
			status = "disabled";
		};

969 970 971 972 973
		sid: eeprom@01c23800 {
			compatible = "allwinner,sun7i-a20-sid";
			reg = <0x01c23800 0x200>;
		};

974
		rtp: rtp@01c25000 {
975
			compatible = "allwinner,sun4i-a10-ts";
976
			reg = <0x01c25000 0x100>;
977
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
978
			#thermal-sensor-cells = <0>;
979 980
		};

981 982 983
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
984
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
985 986
			reg-shift = <2>;
			reg-io-width = <4>;
987
			clocks = <&apb1_gates 16>;
988 989 990 991 992 993
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
994
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
995 996
			reg-shift = <2>;
			reg-io-width = <4>;
997
			clocks = <&apb1_gates 17>;
998 999 1000 1001 1002 1003
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
1004
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
1005 1006
			reg-shift = <2>;
			reg-io-width = <4>;
1007
			clocks = <&apb1_gates 18>;
1008 1009 1010 1011 1012 1013
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
1014
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1015 1016
			reg-shift = <2>;
			reg-io-width = <4>;
1017
			clocks = <&apb1_gates 19>;
1018 1019 1020 1021 1022 1023
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
1024
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1025 1026
			reg-shift = <2>;
			reg-io-width = <4>;
1027
			clocks = <&apb1_gates 20>;
1028 1029 1030 1031 1032 1033
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
1034
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
1035 1036
			reg-shift = <2>;
			reg-io-width = <4>;
1037
			clocks = <&apb1_gates 21>;
1038 1039 1040 1041 1042 1043
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
1044
			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
1045 1046
			reg-shift = <2>;
			reg-io-width = <4>;
1047
			clocks = <&apb1_gates 22>;
1048 1049 1050 1051 1052 1053
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
1054
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1055 1056
			reg-shift = <2>;
			reg-io-width = <4>;
1057
			clocks = <&apb1_gates 23>;
1058 1059 1060
			status = "disabled";
		};

1061
		i2c0: i2c@01c2ac00 {
1062
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1063
			reg = <0x01c2ac00 0x400>;
1064
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1065 1066
			clocks = <&apb1_gates 0>;
			status = "disabled";
1067 1068
			#address-cells = <1>;
			#size-cells = <0>;
1069 1070 1071
		};

		i2c1: i2c@01c2b000 {
1072
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1073
			reg = <0x01c2b000 0x400>;
1074
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1075 1076
			clocks = <&apb1_gates 1>;
			status = "disabled";
1077 1078
			#address-cells = <1>;
			#size-cells = <0>;
1079 1080 1081
		};

		i2c2: i2c@01c2b400 {
1082
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1083
			reg = <0x01c2b400 0x400>;
1084
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
1085 1086
			clocks = <&apb1_gates 2>;
			status = "disabled";
1087 1088
			#address-cells = <1>;
			#size-cells = <0>;
1089 1090 1091
		};

		i2c3: i2c@01c2b800 {
1092
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1093
			reg = <0x01c2b800 0x400>;
1094
			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1095 1096
			clocks = <&apb1_gates 3>;
			status = "disabled";
1097 1098
			#address-cells = <1>;
			#size-cells = <0>;
1099 1100
		};

1101
		i2c4: i2c@01c2c000 {
1102
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1103
			reg = <0x01c2c000 0x400>;
1104
			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
1105 1106
			clocks = <&apb1_gates 15>;
			status = "disabled";
1107 1108
			#address-cells = <1>;
			#size-cells = <0>;
1109 1110
		};

1111 1112 1113
		gmac: ethernet@01c50000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c50000 0x10000>;
1114
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
			interrupt-names = "macirq";
			clocks = <&ahb_gates 49>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

1126 1127 1128
		hstimer@01c60000 {
			compatible = "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
1129 1130 1131 1132
			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1133 1134 1135
			clocks = <&ahb_gates 28>;
		};

1136 1137 1138 1139 1140 1141 1142 1143
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
1144
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1145 1146 1147
		};
	};
};