sun7i-a20.dtsi 20.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&gic>;

E
Emilio López 已提交
19
	aliases {
20
		ethernet0 = &gmac;
21 22 23 24 25 26 27 28
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
		serial6 = &uart6;
		serial7 = &uart7;
E
Emilio López 已提交
29 30
	};

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

M
Marc Zyngier 已提交
52 53 54 55 56 57 58 59
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <1 13 0xf08>,
			     <1 14 0xf08>,
			     <1 11 0xf08>,
			     <1 10 0xf08>;
	};

60 61 62 63 64
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

65
		osc24M: clk@01c20050 {
66
			#clock-cells = <0>;
67
			compatible = "allwinner,sun4i-a10-osc-clk";
68
			reg = <0x01c20050 0x4>;
69
			clock-frequency = <24000000>;
70
			clock-output-names = "osc24M";
71 72
		};

73
		osc32k: clk@0 {
74 75 76
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
77
			clock-output-names = "osc32k";
78
		};
79

80
		pll1: clk@01c20000 {
81
			#clock-cells = <0>;
82
			compatible = "allwinner,sun4i-a10-pll1-clk";
83 84
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
85
			clock-output-names = "pll1";
86 87
		};

88
		pll4: clk@01c20018 {
89
			#clock-cells = <0>;
90
			compatible = "allwinner,sun7i-a20-pll4-clk";
E
Emilio López 已提交
91 92
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
93
			clock-output-names = "pll4";
E
Emilio López 已提交
94 95
		};

96
		pll5: clk@01c20020 {
97
			#clock-cells = <1>;
98
			compatible = "allwinner,sun4i-a10-pll5-clk";
99 100 101 102 103
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

104
		pll6: clk@01c20028 {
105
			#clock-cells = <1>;
106
			compatible = "allwinner,sun4i-a10-pll6-clk";
107 108 109
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
110 111
		};

112 113 114 115 116 117 118 119
		pll8: clk@01c20040 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-pll4-clk";
			reg = <0x01c20040 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll8";
		};

120 121
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
122
			compatible = "allwinner,sun4i-a10-cpu-clk";
123
			reg = <0x01c20054 0x4>;
124
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6 1>;
125
			clock-output-names = "cpu";
126 127 128 129
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
130
			compatible = "allwinner,sun4i-a10-axi-clk";
131 132
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
133
			clock-output-names = "axi";
134 135 136 137
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
138
			compatible = "allwinner,sun4i-a10-ahb-clk";
139 140
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
141
			clock-output-names = "ahb";
142 143
		};

144
		ahb_gates: clk@01c20060 {
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-ahb-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
				"ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
				"ahb_nand", "ahb_sdram", "ahb_ace",
				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
				"ahb_spi2", "ahb_spi3", "ahb_sata",
				"ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
				"ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
				"ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_gmac", "ahb_mp",
				"ahb_mali";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
166
			compatible = "allwinner,sun4i-a10-apb0-clk";
167 168
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
169
			clock-output-names = "apb0";
170 171
		};

172
		apb0_gates: clk@01c20068 {
173 174 175 176 177 178 179 180 181 182 183 184
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb0-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
			clock-output-names = "apb0_codec", "apb0_spdif",
				"apb0_ac97", "apb0_iis0", "apb0_iis1",
				"apb0_pio", "apb0_ir0", "apb0_ir1",
				"apb0_iis2", "apb0_keypad";
		};

		apb1_mux: apb1_mux@01c20058 {
			#clock-cells = <0>;
185
			compatible = "allwinner,sun4i-a10-apb1-mux-clk";
186
			reg = <0x01c20058 0x4>;
187
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
188
			clock-output-names = "apb1_mux";
189 190 191 192
		};

		apb1: apb1@01c20058 {
			#clock-cells = <0>;
193
			compatible = "allwinner,sun4i-a10-apb1-clk";
194 195
			reg = <0x01c20058 0x4>;
			clocks = <&apb1_mux>;
196
			clock-output-names = "apb1";
197 198
		};

199
		apb1_gates: clk@01c2006c {
200 201 202 203 204 205 206 207 208 209 210
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb1-gates-clk";
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_i2c3", "apb1_can",
				"apb1_scr", "apb1_ps20", "apb1_ps21",
				"apb1_i2c4", "apb1_uart0", "apb1_uart1",
				"apb1_uart2", "apb1_uart3", "apb1_uart4",
				"apb1_uart5", "apb1_uart6", "apb1_uart7";
		};
E
Emilio López 已提交
211 212 213

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
214
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
215 216 217 218 219 220 221
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
222
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
223 224 225 226 227 228 229
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
230
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
231 232 233 234 235 236 237
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
238
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
239 240 241 242 243 244 245
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
246
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
247 248 249 250 251 252 253
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc2";
		};

		mmc3_clk: clk@01c20094 {
			#clock-cells = <0>;
254
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
255 256 257 258 259 260 261
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc3";
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
262
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
263 264 265 266 267 268 269
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
270
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
271 272 273 274 275 276 277
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
278
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
279 280 281 282 283 284 285
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
286
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
287 288 289 290 291 292 293
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
294
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
295 296 297 298 299 300 301
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
302
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
303 304 305 306 307 308 309
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
310
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
311 312 313 314 315 316 317
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
318
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
319 320 321 322 323
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

324 325 326 327 328 329 330 331 332
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
		};

E
Emilio López 已提交
333 334
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
335
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
336 337 338 339
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
340 341 342

		mbus_clk: clk@01c2015c {
			#clock-cells = <0>;
343
			compatible = "allwinner,sun4i-a10-mod0-clk";
344 345 346 347
			reg = <0x01c2015c 0x4>;
			clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
			clock-output-names = "mbus";
		};
348

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
		/*
		 * The following two are dummy clocks, placeholders used in the gmac_tx
		 * clock. The gmac driver will choose one parent depending on the PHY
		 * interface mode, using clk_set_rate auto-reparenting.
		 * The actual TX clock rate is not controlled by the gmac_tx clock.
		 */
		mii_phy_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@3 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c20164 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c20164 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};

377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
		/*
		 * Dummy clock used by output clocks
		 */
		osc24M_32k: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clock-div = <750>;
			clock-mult = <1>;
			clocks = <&osc24M>;
			clock-output-names = "osc24M_32k";
		};

		clk_out_a: clk@01c201f0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f0 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_a";
		};

		clk_out_b: clk@01c201f4 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f4 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_b";
		};
404 405 406 407 408 409 410 411
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

412 413 414 415 416 417 418 419
		nmi_intc: interrupt-controller@01c00030 {
			compatible = "allwinner,sun7i-a20-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01c00030 0x0c>;
			interrupts = <0 0 4>;
		};

420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <0 10 4>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <0 11 4>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

442
		emac: ethernet@01c0b000 {
443
			compatible = "allwinner,sun4i-a10-emac";
444
			reg = <0x01c0b000 0x1000>;
445
			interrupts = <0 55 4>;
446 447 448 449 450
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

		mdio@01c0b080 {
451
			compatible = "allwinner,sun4i-a10-mdio";
452 453 454 455 456 457
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun7i-a20-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
			resets = <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb1_reset", "usb2_reset";
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <0 39 4>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <0 64 4>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

490 491 492 493 494 495 496 497 498 499 500
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <0 12 4>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

501 502 503 504 505 506 507 508
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
			interrupts = <0 56 4>;
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
			interrupts = <0 40 4>;
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
			interrupts = <0 65 4>;
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

529 530 531 532 533 534 535
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
			interrupts = <0 50 4>;
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
536 537 538 539
			#address-cells = <1>;
			#size-cells = <0>;
		};

540 541 542
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun7i-a20-pinctrl";
			reg = <0x01c20800 0x400>;
543
			interrupts = <0 28 4>;
544
			clocks = <&apb0_gates 5>;
545 546 547 548 549
			gpio-controller;
			interrupt-controller;
			#address-cells = <1>;
			#size-cells = <0>;
			#gpio-cells = <3>;
550 551 552 553 554 555 556 557

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

558 559 560 561 562 563 564
			uart2_pins_a: uart2@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "uart2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

565 566 567 568 569 570 571 572 573 574 575 576 577
			uart6_pins_a: uart6@0 {
				allwinner,pins = "PI12", "PI13";
				allwinner,function = "uart6";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart7_pins_a: uart7@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "uart7";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
578

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

600 601 602 603 604 605 606 607 608 609
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
610 611 612 613 614 615 616 617 618 619 620 621 622 623

			clk_out_a_pins_a: clk_out_a@0 {
				allwinner,pins = "PI12";
				allwinner,function = "clk_out_a";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			clk_out_b_pins_a: clk_out_b@0 {
				allwinner,pins = "PI13";
				allwinner,function = "clk_out_b";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649

			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "gmac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA10",
						"PA11", "PA12", "PA13",
						"PA15", "PA16";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
				allwinner,drive = <3>;
				allwinner,pull = <0>;
			};
650 651 652 653 654 655 656 657 658 659 660 661 662 663

			spi1_pins_a: spi1@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			spi2_pins_a: spi2@0 {
				allwinner,pins = "PC19", "PC20", "PC21", "PC22";
				allwinner,function = "spi2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
664 665
		};

666
		timer@01c20c00 {
667
			compatible = "allwinner,sun4i-a10-timer";
668
			reg = <0x01c20c00 0x90>;
669 670 671 672 673 674
			interrupts = <0 22 4>,
				     <0 23 4>,
				     <0 24 4>,
				     <0 25 4>,
				     <0 67 4>,
				     <0 68 4>;
675 676 677 678
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
679
			compatible = "allwinner,sun4i-a10-wdt";
680 681 682
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
683 684 685
		rtc: rtc@01c20d00 {
			compatible = "allwinner,sun7i-a20-rtc";
			reg = <0x01c20d00 0x20>;
686
			interrupts = <0 24 4>;
C
Carlo Caione 已提交
687 688
		};

689 690 691 692 693
		sid: eeprom@01c23800 {
			compatible = "allwinner,sun7i-a20-sid";
			reg = <0x01c23800 0x200>;
		};

694
		rtp: rtp@01c25000 {
695
			compatible = "allwinner,sun4i-a10-ts";
696 697 698 699
			reg = <0x01c25000 0x100>;
			interrupts = <0 29 4>;
		};

700 701 702
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
703
			interrupts = <0 1 4>;
704 705
			reg-shift = <2>;
			reg-io-width = <4>;
706
			clocks = <&apb1_gates 16>;
707 708 709 710 711 712
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
713
			interrupts = <0 2 4>;
714 715
			reg-shift = <2>;
			reg-io-width = <4>;
716
			clocks = <&apb1_gates 17>;
717 718 719 720 721 722
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
723
			interrupts = <0 3 4>;
724 725
			reg-shift = <2>;
			reg-io-width = <4>;
726
			clocks = <&apb1_gates 18>;
727 728 729 730 731 732
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
733
			interrupts = <0 4 4>;
734 735
			reg-shift = <2>;
			reg-io-width = <4>;
736
			clocks = <&apb1_gates 19>;
737 738 739 740 741 742
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
743
			interrupts = <0 17 4>;
744 745
			reg-shift = <2>;
			reg-io-width = <4>;
746
			clocks = <&apb1_gates 20>;
747 748 749 750 751 752
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
753
			interrupts = <0 18 4>;
754 755
			reg-shift = <2>;
			reg-io-width = <4>;
756
			clocks = <&apb1_gates 21>;
757 758 759 760 761 762
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
763
			interrupts = <0 19 4>;
764 765
			reg-shift = <2>;
			reg-io-width = <4>;
766
			clocks = <&apb1_gates 22>;
767 768 769 770 771 772
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
773
			interrupts = <0 20 4>;
774 775
			reg-shift = <2>;
			reg-io-width = <4>;
776
			clocks = <&apb1_gates 23>;
777 778 779
			status = "disabled";
		};

780 781 782
		i2c0: i2c@01c2ac00 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2ac00 0x400>;
783
			interrupts = <0 7 4>;
784 785 786 787 788 789 790 791
			clocks = <&apb1_gates 0>;
			clock-frequency = <100000>;
			status = "disabled";
		};

		i2c1: i2c@01c2b000 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2b000 0x400>;
792
			interrupts = <0 8 4>;
793 794 795 796 797 798 799 800
			clocks = <&apb1_gates 1>;
			clock-frequency = <100000>;
			status = "disabled";
		};

		i2c2: i2c@01c2b400 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2b400 0x400>;
801
			interrupts = <0 9 4>;
802 803 804 805 806 807 808 809
			clocks = <&apb1_gates 2>;
			clock-frequency = <100000>;
			status = "disabled";
		};

		i2c3: i2c@01c2b800 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2b800 0x400>;
810
			interrupts = <0 88 4>;
811 812 813 814 815 816 817 818
			clocks = <&apb1_gates 3>;
			clock-frequency = <100000>;
			status = "disabled";
		};

		i2c4: i2c@01c2bc00 {
			compatible = "allwinner,sun4i-i2c";
			reg = <0x01c2bc00 0x400>;
819
			interrupts = <0 89 4>;
820 821 822 823 824
			clocks = <&apb1_gates 15>;
			clock-frequency = <100000>;
			status = "disabled";
		};

825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
		gmac: ethernet@01c50000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c50000 0x10000>;
			interrupts = <0 85 4>;
			interrupt-names = "macirq";
			clocks = <&ahb_gates 49>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

840 841 842
		hstimer@01c60000 {
			compatible = "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
843 844 845 846
			interrupts = <0 81 4>,
				     <0 82 4>,
				     <0 83 4>,
				     <0 84 4>;
847 848 849
			clocks = <&ahb_gates 28>;
		};

850 851 852 853 854 855 856 857 858 859 860 861
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
			interrupts = <1 9 0xf04>;
		};
	};
};