sun7i-a20.dtsi 23.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&gic>;

E
Emilio López 已提交
19
	aliases {
20
		ethernet0 = &gmac;
21 22 23 24 25 26 27 28
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
		serial6 = &uart6;
		serial7 = &uart7;
E
Emilio López 已提交
29 30
	};

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

M
Marc Zyngier 已提交
52 53 54 55 56 57 58 59
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <1 13 0xf08>,
			     <1 14 0xf08>,
			     <1 11 0xf08>,
			     <1 10 0xf08>;
	};

60 61 62 63 64 65
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
		interrupts = <0 120 4>,
			     <0 121 4>;
	};

66 67 68 69 70
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

71
		osc24M: clk@01c20050 {
72
			#clock-cells = <0>;
73
			compatible = "allwinner,sun4i-a10-osc-clk";
74
			reg = <0x01c20050 0x4>;
75
			clock-frequency = <24000000>;
76
			clock-output-names = "osc24M";
77 78
		};

79
		osc32k: clk@0 {
80 81 82
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
83
			clock-output-names = "osc32k";
84
		};
85

86
		pll1: clk@01c20000 {
87
			#clock-cells = <0>;
88
			compatible = "allwinner,sun4i-a10-pll1-clk";
89 90
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
91
			clock-output-names = "pll1";
92 93
		};

94
		pll4: clk@01c20018 {
95
			#clock-cells = <0>;
96
			compatible = "allwinner,sun7i-a20-pll4-clk";
E
Emilio López 已提交
97 98
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
99
			clock-output-names = "pll4";
E
Emilio López 已提交
100 101
		};

102
		pll5: clk@01c20020 {
103
			#clock-cells = <1>;
104
			compatible = "allwinner,sun4i-a10-pll5-clk";
105 106 107 108 109
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

110
		pll6: clk@01c20028 {
111
			#clock-cells = <1>;
112
			compatible = "allwinner,sun4i-a10-pll6-clk";
113 114 115
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
116 117
		};

118 119 120 121 122 123 124 125
		pll8: clk@01c20040 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-pll4-clk";
			reg = <0x01c20040 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll8";
		};

126 127
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
128
			compatible = "allwinner,sun4i-a10-cpu-clk";
129
			reg = <0x01c20054 0x4>;
130
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6 1>;
131
			clock-output-names = "cpu";
132 133 134 135
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
136
			compatible = "allwinner,sun4i-a10-axi-clk";
137 138
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
139
			clock-output-names = "axi";
140 141 142 143
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
144
			compatible = "allwinner,sun4i-a10-ahb-clk";
145 146
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
147
			clock-output-names = "ahb";
148 149
		};

150
		ahb_gates: clk@01c20060 {
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-ahb-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
				"ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
				"ahb_nand", "ahb_sdram", "ahb_ace",
				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
				"ahb_spi2", "ahb_spi3", "ahb_sata",
				"ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
				"ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
				"ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_gmac", "ahb_mp",
				"ahb_mali";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
172
			compatible = "allwinner,sun4i-a10-apb0-clk";
173 174
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
175
			clock-output-names = "apb0";
176 177
		};

178
		apb0_gates: clk@01c20068 {
179 180 181 182 183 184 185 186 187 188 189 190
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb0-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
			clock-output-names = "apb0_codec", "apb0_spdif",
				"apb0_ac97", "apb0_iis0", "apb0_iis1",
				"apb0_pio", "apb0_ir0", "apb0_ir1",
				"apb0_iis2", "apb0_keypad";
		};

		apb1_mux: apb1_mux@01c20058 {
			#clock-cells = <0>;
191
			compatible = "allwinner,sun4i-a10-apb1-mux-clk";
192
			reg = <0x01c20058 0x4>;
193
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
194
			clock-output-names = "apb1_mux";
195 196 197 198
		};

		apb1: apb1@01c20058 {
			#clock-cells = <0>;
199
			compatible = "allwinner,sun4i-a10-apb1-clk";
200 201
			reg = <0x01c20058 0x4>;
			clocks = <&apb1_mux>;
202
			clock-output-names = "apb1";
203 204
		};

205
		apb1_gates: clk@01c2006c {
206 207 208 209 210 211 212 213 214 215 216
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb1-gates-clk";
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_i2c3", "apb1_can",
				"apb1_scr", "apb1_ps20", "apb1_ps21",
				"apb1_i2c4", "apb1_uart0", "apb1_uart1",
				"apb1_uart2", "apb1_uart3", "apb1_uart4",
				"apb1_uart5", "apb1_uart6", "apb1_uart7";
		};
E
Emilio López 已提交
217 218 219

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
220
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
221 222 223 224 225 226 227
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
228
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
229 230 231 232 233 234 235
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
236
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
237 238 239 240 241 242 243
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
244
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
245 246 247 248 249 250 251
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
252
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
253 254 255 256 257 258 259
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc2";
		};

		mmc3_clk: clk@01c20094 {
			#clock-cells = <0>;
260
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
261 262 263 264 265 266 267
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc3";
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
268
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
269 270 271 272 273 274 275
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
276
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
277 278 279 280 281 282 283
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
284
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
285 286 287 288 289 290 291
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
292
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
293 294 295 296 297 298 299
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
300
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
301 302 303 304 305 306 307
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
308
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
309 310 311 312 313 314 315
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
316
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
317 318 319 320 321 322 323
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
324
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
325 326 327 328 329
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

330 331 332 333 334 335 336 337 338
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
		};

E
Emilio López 已提交
339 340
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
341
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
342 343 344 345
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
346 347 348

		mbus_clk: clk@01c2015c {
			#clock-cells = <0>;
349
			compatible = "allwinner,sun4i-a10-mod0-clk";
350 351 352 353
			reg = <0x01c2015c 0x4>;
			clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
			clock-output-names = "mbus";
		};
354

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		/*
		 * The following two are dummy clocks, placeholders used in the gmac_tx
		 * clock. The gmac driver will choose one parent depending on the PHY
		 * interface mode, using clk_set_rate auto-reparenting.
		 * The actual TX clock rate is not controlled by the gmac_tx clock.
		 */
		mii_phy_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@3 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c20164 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c20164 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
		/*
		 * Dummy clock used by output clocks
		 */
		osc24M_32k: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clock-div = <750>;
			clock-mult = <1>;
			clocks = <&osc24M>;
			clock-output-names = "osc24M_32k";
		};

		clk_out_a: clk@01c201f0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f0 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_a";
		};

		clk_out_b: clk@01c201f4 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f4 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_b";
		};
410 411 412 413 414 415 416 417
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

418 419 420 421 422 423 424 425
		nmi_intc: interrupt-controller@01c00030 {
			compatible = "allwinner,sun7i-a20-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01c00030 0x0c>;
			interrupts = <0 0 4>;
		};

426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <0 10 4>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <0 11 4>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

448
		emac: ethernet@01c0b000 {
449
			compatible = "allwinner,sun4i-a10-emac";
450
			reg = <0x01c0b000 0x1000>;
451
			interrupts = <0 55 4>;
452 453 454 455 456
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

		mdio@01c0b080 {
457
			compatible = "allwinner,sun4i-a10-mdio";
458 459 460 461 462 463
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
			clocks = <&ahb_gates 8>, <&mmc0_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <0 32 4>;
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
			clocks = <&ahb_gates 9>, <&mmc1_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <0 33 4>;
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
			clocks = <&ahb_gates 10>, <&mmc2_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <0 34 4>;
			status = "disabled";
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c12000 0x1000>;
			clocks = <&ahb_gates 11>, <&mmc3_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <0 35 4>;
			status = "disabled";
		};

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun7i-a20-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
			resets = <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb1_reset", "usb2_reset";
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <0 39 4>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <0 64 4>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

532 533 534 535 536 537 538 539 540 541 542
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <0 12 4>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

543 544 545 546 547 548 549 550
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
			interrupts = <0 56 4>;
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
			interrupts = <0 40 4>;
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
			interrupts = <0 65 4>;
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

571 572 573 574 575 576 577
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
			interrupts = <0 50 4>;
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
			status = "disabled";
578 579 580 581
			#address-cells = <1>;
			#size-cells = <0>;
		};

582 583 584
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun7i-a20-pinctrl";
			reg = <0x01c20800 0x400>;
585
			interrupts = <0 28 4>;
586
			clocks = <&apb0_gates 5>;
587 588 589 590 591
			gpio-controller;
			interrupt-controller;
			#address-cells = <1>;
			#size-cells = <0>;
			#gpio-cells = <3>;
592

593 594 595 596 597 598 599 600 601 602 603 604 605 606
			pwm0_pins_a: pwm0@0 {
				allwinner,pins = "PB2";
				allwinner,function = "pwm";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			pwm1_pins_a: pwm1@0 {
				allwinner,pins = "PI3";
				allwinner,function = "pwm";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

607 608 609 610 611 612 613
			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

614 615 616 617 618 619 620
			uart2_pins_a: uart2@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "uart2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

621 622 623 624 625 626 627 628 629 630 631 632 633
			uart6_pins_a: uart6@0 {
				allwinner,pins = "PI12", "PI13";
				allwinner,function = "uart6";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart7_pins_a: uart7@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "uart7";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
634

635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

656 657 658 659 660 661 662 663 664 665
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
666 667 668 669 670 671 672 673 674 675 676 677 678 679

			clk_out_a_pins_a: clk_out_a@0 {
				allwinner,pins = "PI12";
				allwinner,function = "clk_out_a";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			clk_out_b_pins_a: clk_out_b@0 {
				allwinner,pins = "PI13";
				allwinner,function = "clk_out_b";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705

			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "gmac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA10",
						"PA11", "PA12", "PA13",
						"PA15", "PA16";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
				allwinner,drive = <3>;
				allwinner,pull = <0>;
			};
706 707 708 709 710 711 712 713 714 715 716 717 718 719

			spi1_pins_a: spi1@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			spi2_pins_a: spi2@0 {
				allwinner,pins = "PC19", "PC20", "PC21", "PC22";
				allwinner,function = "spi2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
				allwinner,drive = <2>;
				allwinner,pull = <0>;
			};

			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
				allwinner,pins = "PH1";
				allwinner,function = "gpio_in";
				allwinner,drive = <0>;
				allwinner,pull = <1>;
			};

			mmc3_pins_a: mmc3@0 {
				allwinner,pins = "PI4","PI5","PI6","PI7","PI8","PI9";
				allwinner,function = "mmc3";
				allwinner,drive = <2>;
				allwinner,pull = <0>;
			};
741 742 743 744 745 746 747 748 749 750 751 752 753 754

			ir0_pins_a: ir0@0 {
				    allwinner,pins = "PB3","PB4";
				    allwinner,function = "ir0";
				    allwinner,drive = <0>;
				    allwinner,pull = <0>;
			};

			ir1_pins_a: ir1@0 {
				    allwinner,pins = "PB22","PB23";
				    allwinner,function = "ir1";
				    allwinner,drive = <0>;
				    allwinner,pull = <0>;
			};
755 756
		};

757
		timer@01c20c00 {
758
			compatible = "allwinner,sun4i-a10-timer";
759
			reg = <0x01c20c00 0x90>;
760 761 762 763 764 765
			interrupts = <0 22 4>,
				     <0 23 4>,
				     <0 24 4>,
				     <0 25 4>,
				     <0 67 4>,
				     <0 68 4>;
766 767 768 769
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
770
			compatible = "allwinner,sun4i-a10-wdt";
771 772 773
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
774 775 776
		rtc: rtc@01c20d00 {
			compatible = "allwinner,sun7i-a20-rtc";
			reg = <0x01c20d00 0x20>;
777
			interrupts = <0 24 4>;
C
Carlo Caione 已提交
778 779
		};

780 781 782 783 784 785 786 787
		pwm: pwm@01c20e00 {
			compatible = "allwinner,sun7i-a20-pwm";
			reg = <0x01c20e00 0xc>;
			clocks = <&osc24M>;
			#pwm-cells = <3>;
			status = "disabled";
		};

788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
		ir0: ir@01c21800 {
			compatible = "allwinner,sun7i-a20-ir";
			clocks = <&apb0_gates 6>, <&ir0_clk>;
			clock-names = "apb", "ir";
			interrupts = <0 5 4>;
			reg = <0x01c21800 0x40>;
			status = "disabled";
		};

		ir1: ir@01c21c00 {
			compatible = "allwinner,sun7i-a20-ir";
			clocks = <&apb0_gates 7>, <&ir1_clk>;
			clock-names = "apb", "ir";
			interrupts = <0 6 4>;
			reg = <0x01c21c00 0x40>;
			status = "disabled";
		};

806 807 808 809 810
		sid: eeprom@01c23800 {
			compatible = "allwinner,sun7i-a20-sid";
			reg = <0x01c23800 0x200>;
		};

811
		rtp: rtp@01c25000 {
812
			compatible = "allwinner,sun4i-a10-ts";
813 814 815 816
			reg = <0x01c25000 0x100>;
			interrupts = <0 29 4>;
		};

817 818 819
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
820
			interrupts = <0 1 4>;
821 822
			reg-shift = <2>;
			reg-io-width = <4>;
823
			clocks = <&apb1_gates 16>;
824 825 826 827 828 829
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
830
			interrupts = <0 2 4>;
831 832
			reg-shift = <2>;
			reg-io-width = <4>;
833
			clocks = <&apb1_gates 17>;
834 835 836 837 838 839
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
840
			interrupts = <0 3 4>;
841 842
			reg-shift = <2>;
			reg-io-width = <4>;
843
			clocks = <&apb1_gates 18>;
844 845 846 847 848 849
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
850
			interrupts = <0 4 4>;
851 852
			reg-shift = <2>;
			reg-io-width = <4>;
853
			clocks = <&apb1_gates 19>;
854 855 856 857 858 859
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
860
			interrupts = <0 17 4>;
861 862
			reg-shift = <2>;
			reg-io-width = <4>;
863
			clocks = <&apb1_gates 20>;
864 865 866 867 868 869
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
870
			interrupts = <0 18 4>;
871 872
			reg-shift = <2>;
			reg-io-width = <4>;
873
			clocks = <&apb1_gates 21>;
874 875 876 877 878 879
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
880
			interrupts = <0 19 4>;
881 882
			reg-shift = <2>;
			reg-io-width = <4>;
883
			clocks = <&apb1_gates 22>;
884 885 886 887 888 889
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
890
			interrupts = <0 20 4>;
891 892
			reg-shift = <2>;
			reg-io-width = <4>;
893
			clocks = <&apb1_gates 23>;
894 895 896
			status = "disabled";
		};

897
		i2c0: i2c@01c2ac00 {
898
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
899
			reg = <0x01c2ac00 0x400>;
900
			interrupts = <0 7 4>;
901 902 903
			clocks = <&apb1_gates 0>;
			clock-frequency = <100000>;
			status = "disabled";
904 905
			#address-cells = <1>;
			#size-cells = <0>;
906 907 908
		};

		i2c1: i2c@01c2b000 {
909
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
910
			reg = <0x01c2b000 0x400>;
911
			interrupts = <0 8 4>;
912 913 914
			clocks = <&apb1_gates 1>;
			clock-frequency = <100000>;
			status = "disabled";
915 916
			#address-cells = <1>;
			#size-cells = <0>;
917 918 919
		};

		i2c2: i2c@01c2b400 {
920
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
921
			reg = <0x01c2b400 0x400>;
922
			interrupts = <0 9 4>;
923 924 925
			clocks = <&apb1_gates 2>;
			clock-frequency = <100000>;
			status = "disabled";
926 927
			#address-cells = <1>;
			#size-cells = <0>;
928 929 930
		};

		i2c3: i2c@01c2b800 {
931
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
932
			reg = <0x01c2b800 0x400>;
933
			interrupts = <0 88 4>;
934 935 936
			clocks = <&apb1_gates 3>;
			clock-frequency = <100000>;
			status = "disabled";
937 938
			#address-cells = <1>;
			#size-cells = <0>;
939 940
		};

941
		i2c4: i2c@01c2c000 {
942
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
943
			reg = <0x01c2c000 0x400>;
944
			interrupts = <0 89 4>;
945 946 947
			clocks = <&apb1_gates 15>;
			clock-frequency = <100000>;
			status = "disabled";
948 949
			#address-cells = <1>;
			#size-cells = <0>;
950 951
		};

952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
		gmac: ethernet@01c50000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c50000 0x10000>;
			interrupts = <0 85 4>;
			interrupt-names = "macirq";
			clocks = <&ahb_gates 49>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

967 968 969
		hstimer@01c60000 {
			compatible = "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
970 971 972 973
			interrupts = <0 81 4>,
				     <0 82 4>,
				     <0 83 4>,
				     <0 84 4>;
974 975 976
			clocks = <&ahb_gates 28>;
		};

977 978 979 980 981 982 983 984 985 986 987 988
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
			interrupts = <1 9 0xf04>;
		};
	};
};