sun7i-a20.dtsi 26.7 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
 *  a) This library is free software; you can redistribute it and/or
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
 *     This library is distributed in the hope that it will be useful,
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 *     You should have received a copy of the GNU General Public
 *     License along with this library; if not, write to the Free
 *     Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
 *     MA 02110-1301 USA
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
48 49 50 51 52 53 54
 */

/include/ "skeleton.dtsi"

/ {
	interrupt-parent = <&gic>;

E
Emilio López 已提交
55
	aliases {
56
		ethernet0 = &gmac;
57 58 59 60 61 62 63 64
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
		serial6 = &uart6;
		serial7 = &uart7;
E
Emilio López 已提交
65 66
	};

67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

M
Marc Zyngier 已提交
88 89 90 91 92 93 94 95
	timer {
		compatible = "arm,armv7-timer";
		interrupts = <1 13 0xf08>,
			     <1 14 0xf08>,
			     <1 11 0xf08>,
			     <1 10 0xf08>;
	};

96 97 98 99 100 101
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
		interrupts = <0 120 4>,
			     <0 121 4>;
	};

102 103 104 105 106
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

107
		osc24M: clk@01c20050 {
108
			#clock-cells = <0>;
109
			compatible = "allwinner,sun4i-a10-osc-clk";
110
			reg = <0x01c20050 0x4>;
111
			clock-frequency = <24000000>;
112
			clock-output-names = "osc24M";
113 114
		};

115
		osc32k: clk@0 {
116 117 118
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
119
			clock-output-names = "osc32k";
120
		};
121

122
		pll1: clk@01c20000 {
123
			#clock-cells = <0>;
124
			compatible = "allwinner,sun4i-a10-pll1-clk";
125 126
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
127
			clock-output-names = "pll1";
128 129
		};

130
		pll4: clk@01c20018 {
131
			#clock-cells = <0>;
132
			compatible = "allwinner,sun7i-a20-pll4-clk";
E
Emilio López 已提交
133 134
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
135
			clock-output-names = "pll4";
E
Emilio López 已提交
136 137
		};

138
		pll5: clk@01c20020 {
139
			#clock-cells = <1>;
140
			compatible = "allwinner,sun4i-a10-pll5-clk";
141 142 143 144 145
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

146
		pll6: clk@01c20028 {
147
			#clock-cells = <1>;
148
			compatible = "allwinner,sun4i-a10-pll6-clk";
149 150 151
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
152 153
		};

154 155 156 157 158 159 160 161
		pll8: clk@01c20040 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-pll4-clk";
			reg = <0x01c20040 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll8";
		};

162 163
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
164
			compatible = "allwinner,sun4i-a10-cpu-clk";
165
			reg = <0x01c20054 0x4>;
166
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6 1>;
167
			clock-output-names = "cpu";
168 169 170 171
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
172
			compatible = "allwinner,sun4i-a10-axi-clk";
173 174
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
175
			clock-output-names = "axi";
176 177 178 179
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
180
			compatible = "allwinner,sun4i-a10-ahb-clk";
181 182
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
183
			clock-output-names = "ahb";
184 185
		};

186
		ahb_gates: clk@01c20060 {
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-ahb-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
				"ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
				"ahb_nand", "ahb_sdram", "ahb_ace",
				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
				"ahb_spi2", "ahb_spi3", "ahb_sata",
				"ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
				"ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
				"ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_gmac", "ahb_mp",
				"ahb_mali";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
208
			compatible = "allwinner,sun4i-a10-apb0-clk";
209 210
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
211
			clock-output-names = "apb0";
212 213
		};

214
		apb0_gates: clk@01c20068 {
215 216 217 218 219 220 221 222 223 224 225 226
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb0-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
			clock-output-names = "apb0_codec", "apb0_spdif",
				"apb0_ac97", "apb0_iis0", "apb0_iis1",
				"apb0_pio", "apb0_ir0", "apb0_ir1",
				"apb0_iis2", "apb0_keypad";
		};

		apb1_mux: apb1_mux@01c20058 {
			#clock-cells = <0>;
227
			compatible = "allwinner,sun4i-a10-apb1-mux-clk";
228
			reg = <0x01c20058 0x4>;
229
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
230
			clock-output-names = "apb1_mux";
231 232 233 234
		};

		apb1: apb1@01c20058 {
			#clock-cells = <0>;
235
			compatible = "allwinner,sun4i-a10-apb1-clk";
236 237
			reg = <0x01c20058 0x4>;
			clocks = <&apb1_mux>;
238
			clock-output-names = "apb1";
239 240
		};

241
		apb1_gates: clk@01c2006c {
242 243 244 245 246 247 248 249 250 251 252
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb1-gates-clk";
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_i2c3", "apb1_can",
				"apb1_scr", "apb1_ps20", "apb1_ps21",
				"apb1_i2c4", "apb1_uart0", "apb1_uart1",
				"apb1_uart2", "apb1_uart3", "apb1_uart4",
				"apb1_uart5", "apb1_uart6", "apb1_uart7";
		};
E
Emilio López 已提交
253 254 255

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
256
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
257 258 259 260 261 262 263
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
264
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
265 266 267 268 269 270 271
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
272
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
273 274 275 276 277 278 279
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
280
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
281 282 283 284 285 286 287
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
288
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
289 290 291 292 293 294 295
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc2";
		};

		mmc3_clk: clk@01c20094 {
			#clock-cells = <0>;
296
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
297 298 299 300 301 302 303
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "mmc3";
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
304
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
305 306 307 308 309 310 311
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
312
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
313 314 315 316 317 318 319
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
320
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
321 322 323 324 325 326 327
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
328
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
329 330 331 332 333 334 335
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
336
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
337 338 339 340 341 342 343
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
344
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
345 346 347 348 349 350 351
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
352
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
353 354 355 356 357 358 359
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
360
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
361 362 363 364 365
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

366 367 368 369 370 371 372 373 374
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
		};

E
Emilio López 已提交
375 376
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
377
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
378 379 380 381
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
382 383 384

		mbus_clk: clk@01c2015c {
			#clock-cells = <0>;
385
			compatible = "allwinner,sun5i-a13-mbus-clk";
386 387 388 389
			reg = <0x01c2015c 0x4>;
			clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
			clock-output-names = "mbus";
		};
390

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
		/*
		 * The following two are dummy clocks, placeholders used in the gmac_tx
		 * clock. The gmac driver will choose one parent depending on the PHY
		 * interface mode, using clk_set_rate auto-reparenting.
		 * The actual TX clock rate is not controlled by the gmac_tx clock.
		 */
		mii_phy_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@3 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c20164 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c20164 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};

419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
		/*
		 * Dummy clock used by output clocks
		 */
		osc24M_32k: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clock-div = <750>;
			clock-mult = <1>;
			clocks = <&osc24M>;
			clock-output-names = "osc24M_32k";
		};

		clk_out_a: clk@01c201f0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f0 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_a";
		};

		clk_out_b: clk@01c201f4 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f4 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_b";
		};
446 447 448 449 450 451 452 453
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

454 455 456 457 458 459 460 461
		nmi_intc: interrupt-controller@01c00030 {
			compatible = "allwinner,sun7i-a20-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01c00030 0x0c>;
			interrupts = <0 0 4>;
		};

462 463 464 465 466 467 468 469
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
			interrupts = <0 27 4>;
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

470 471 472 473 474 475
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <0 10 4>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
476 477
			dmas = <&dma 1 27>, <&dma 1 26>;
			dma-names = "rx", "tx";
478 479 480 481 482 483 484 485 486 487 488
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <0 11 4>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
489 490
			dmas = <&dma 1 9>, <&dma 1 8>;
			dma-names = "rx", "tx";
491 492 493 494 495
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

496
		emac: ethernet@01c0b000 {
497
			compatible = "allwinner,sun4i-a10-emac";
498
			reg = <0x01c0b000 0x1000>;
499
			interrupts = <0 55 4>;
500 501 502 503 504
			clocks = <&ahb_gates 17>;
			status = "disabled";
		};

		mdio@01c0b080 {
505
			compatible = "allwinner,sun4i-a10-mdio";
506 507 508 509 510 511
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
			clocks = <&ahb_gates 8>, <&mmc0_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <0 32 4>;
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
			clocks = <&ahb_gates 9>, <&mmc1_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <0 33 4>;
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
			clocks = <&ahb_gates 10>, <&mmc2_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <0 34 4>;
			status = "disabled";
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c12000 0x1000>;
			clocks = <&ahb_gates 11>, <&mmc3_clk>;
			clock-names = "ahb", "mmc";
			interrupts = <0 35 4>;
			status = "disabled";
		};

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun7i-a20-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
			resets = <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb1_reset", "usb2_reset";
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <0 39 4>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <0 64 4>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

580 581 582 583 584 585
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <0 12 4>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
586 587
			dmas = <&dma 1 29>, <&dma 1 28>;
			dma-names = "rx", "tx";
588 589 590 591 592
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

593 594 595 596 597 598 599 600
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
			interrupts = <0 56 4>;
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
			interrupts = <0 40 4>;
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
			interrupts = <0 65 4>;
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

621 622 623 624 625 626
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
			interrupts = <0 50 4>;
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
627 628
			dmas = <&dma 1 31>, <&dma 1 30>;
			dma-names = "rx", "tx";
629
			status = "disabled";
630 631 632 633
			#address-cells = <1>;
			#size-cells = <0>;
		};

634 635 636
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun7i-a20-pinctrl";
			reg = <0x01c20800 0x400>;
637
			interrupts = <0 28 4>;
638
			clocks = <&apb0_gates 5>;
639 640
			gpio-controller;
			interrupt-controller;
641
			#interrupt-cells = <2>;
642 643
			#size-cells = <0>;
			#gpio-cells = <3>;
644

645 646 647 648 649 650 651 652 653 654 655 656 657 658
			pwm0_pins_a: pwm0@0 {
				allwinner,pins = "PB2";
				allwinner,function = "pwm";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			pwm1_pins_a: pwm1@0 {
				allwinner,pins = "PI3";
				allwinner,function = "pwm";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

659 660 661 662 663 664 665
			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

666 667 668 669 670 671 672
			uart2_pins_a: uart2@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "uart2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

673 674 675 676 677 678 679
			uart3_pins_a: uart3@0 {
				allwinner,pins = "PG6", "PG7", "PG8", "PG9";
				allwinner,function = "uart3";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

680 681 682 683 684 685 686
			uart3_pins_b: uart3@1 {
				allwinner,pins = "PH0", "PH1";
				allwinner,function = "uart3";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

687 688 689 690 691 692 693 694 695 696 697 698 699 700
			uart4_pins_a: uart4@0 {
				allwinner,pins = "PG10", "PG11";
				allwinner,function = "uart4";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart5_pins_a: uart5@0 {
				allwinner,pins = "PI10", "PI11";
				allwinner,function = "uart5";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

701 702 703 704 705 706 707 708 709 710 711 712 713
			uart6_pins_a: uart6@0 {
				allwinner,pins = "PI12", "PI13";
				allwinner,function = "uart6";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			uart7_pins_a: uart7@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "uart7";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
714

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

736 737 738 739 740 741 742
			i2c3_pins_a: i2c3@0 {
				allwinner,pins = "PI0", "PI1";
				allwinner,function = "i2c3";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

743 744 745 746 747 748 749 750 751 752
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
753 754 755 756 757 758 759 760 761 762 763 764 765 766

			clk_out_a_pins_a: clk_out_a@0 {
				allwinner,pins = "PI12";
				allwinner,function = "clk_out_a";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			clk_out_b_pins_a: clk_out_b@0 {
				allwinner,pins = "PI13";
				allwinner,function = "clk_out_b";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792

			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "gmac";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA10",
						"PA11", "PA12", "PA13",
						"PA15", "PA16";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
				allwinner,drive = <3>;
				allwinner,pull = <0>;
			};
793

794 795 796 797 798 799 800
			spi0_pins_a: spi0@0 {
				allwinner,pins = "PI10", "PI11", "PI12", "PI13", "PI14";
				allwinner,function = "spi0";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

801 802 803 804 805 806 807 808 809 810 811 812
			spi1_pins_a: spi1@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
			};

			spi2_pins_a: spi2@0 {
				allwinner,pins = "PC19", "PC20", "PC21", "PC22";
				allwinner,function = "spi2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
813 814 815 816 817 818 819
			};

			spi2_pins_b: spi2@1 {
				allwinner,pins = "PB14", "PB15", "PB16", "PB17";
				allwinner,function = "spi2";
				allwinner,drive = <0>;
				allwinner,pull = <0>;
820
			};
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
				allwinner,drive = <2>;
				allwinner,pull = <0>;
			};

			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
				allwinner,pins = "PH1";
				allwinner,function = "gpio_in";
				allwinner,drive = <0>;
				allwinner,pull = <1>;
			};

			mmc3_pins_a: mmc3@0 {
				allwinner,pins = "PI4","PI5","PI6","PI7","PI8","PI9";
				allwinner,function = "mmc3";
				allwinner,drive = <2>;
				allwinner,pull = <0>;
			};
842 843 844 845 846 847 848 849 850 851 852 853 854 855

			ir0_pins_a: ir0@0 {
				    allwinner,pins = "PB3","PB4";
				    allwinner,function = "ir0";
				    allwinner,drive = <0>;
				    allwinner,pull = <0>;
			};

			ir1_pins_a: ir1@0 {
				    allwinner,pins = "PB22","PB23";
				    allwinner,function = "ir1";
				    allwinner,drive = <0>;
				    allwinner,pull = <0>;
			};
856 857
		};

858
		timer@01c20c00 {
859
			compatible = "allwinner,sun4i-a10-timer";
860
			reg = <0x01c20c00 0x90>;
861 862 863 864 865 866
			interrupts = <0 22 4>,
				     <0 23 4>,
				     <0 24 4>,
				     <0 25 4>,
				     <0 67 4>,
				     <0 68 4>;
867 868 869 870
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
871
			compatible = "allwinner,sun4i-a10-wdt";
872 873 874
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
875 876 877
		rtc: rtc@01c20d00 {
			compatible = "allwinner,sun7i-a20-rtc";
			reg = <0x01c20d00 0x20>;
878
			interrupts = <0 24 4>;
C
Carlo Caione 已提交
879 880
		};

881 882 883 884 885 886 887 888
		pwm: pwm@01c20e00 {
			compatible = "allwinner,sun7i-a20-pwm";
			reg = <0x01c20e00 0xc>;
			clocks = <&osc24M>;
			#pwm-cells = <3>;
			status = "disabled";
		};

889
		ir0: ir@01c21800 {
890
			compatible = "allwinner,sun4i-a10-ir";
891 892 893 894 895 896 897 898
			clocks = <&apb0_gates 6>, <&ir0_clk>;
			clock-names = "apb", "ir";
			interrupts = <0 5 4>;
			reg = <0x01c21800 0x40>;
			status = "disabled";
		};

		ir1: ir@01c21c00 {
899
			compatible = "allwinner,sun4i-a10-ir";
900 901 902 903 904 905 906
			clocks = <&apb0_gates 7>, <&ir1_clk>;
			clock-names = "apb", "ir";
			interrupts = <0 6 4>;
			reg = <0x01c21c00 0x40>;
			status = "disabled";
		};

907 908 909 910 911
		sid: eeprom@01c23800 {
			compatible = "allwinner,sun7i-a20-sid";
			reg = <0x01c23800 0x200>;
		};

912
		rtp: rtp@01c25000 {
913
			compatible = "allwinner,sun4i-a10-ts";
914 915 916 917
			reg = <0x01c25000 0x100>;
			interrupts = <0 29 4>;
		};

918 919 920
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
921
			interrupts = <0 1 4>;
922 923
			reg-shift = <2>;
			reg-io-width = <4>;
924
			clocks = <&apb1_gates 16>;
925 926 927 928 929 930
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
931
			interrupts = <0 2 4>;
932 933
			reg-shift = <2>;
			reg-io-width = <4>;
934
			clocks = <&apb1_gates 17>;
935 936 937 938 939 940
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
941
			interrupts = <0 3 4>;
942 943
			reg-shift = <2>;
			reg-io-width = <4>;
944
			clocks = <&apb1_gates 18>;
945 946 947 948 949 950
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
951
			interrupts = <0 4 4>;
952 953
			reg-shift = <2>;
			reg-io-width = <4>;
954
			clocks = <&apb1_gates 19>;
955 956 957 958 959 960
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
961
			interrupts = <0 17 4>;
962 963
			reg-shift = <2>;
			reg-io-width = <4>;
964
			clocks = <&apb1_gates 20>;
965 966 967 968 969 970
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
971
			interrupts = <0 18 4>;
972 973
			reg-shift = <2>;
			reg-io-width = <4>;
974
			clocks = <&apb1_gates 21>;
975 976 977 978 979 980
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
981
			interrupts = <0 19 4>;
982 983
			reg-shift = <2>;
			reg-io-width = <4>;
984
			clocks = <&apb1_gates 22>;
985 986 987 988 989 990
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
991
			interrupts = <0 20 4>;
992 993
			reg-shift = <2>;
			reg-io-width = <4>;
994
			clocks = <&apb1_gates 23>;
995 996 997
			status = "disabled";
		};

998
		i2c0: i2c@01c2ac00 {
999
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1000
			reg = <0x01c2ac00 0x400>;
1001
			interrupts = <0 7 4>;
1002 1003
			clocks = <&apb1_gates 0>;
			status = "disabled";
1004 1005
			#address-cells = <1>;
			#size-cells = <0>;
1006 1007 1008
		};

		i2c1: i2c@01c2b000 {
1009
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1010
			reg = <0x01c2b000 0x400>;
1011
			interrupts = <0 8 4>;
1012 1013
			clocks = <&apb1_gates 1>;
			status = "disabled";
1014 1015
			#address-cells = <1>;
			#size-cells = <0>;
1016 1017 1018
		};

		i2c2: i2c@01c2b400 {
1019
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1020
			reg = <0x01c2b400 0x400>;
1021
			interrupts = <0 9 4>;
1022 1023
			clocks = <&apb1_gates 2>;
			status = "disabled";
1024 1025
			#address-cells = <1>;
			#size-cells = <0>;
1026 1027 1028
		};

		i2c3: i2c@01c2b800 {
1029
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1030
			reg = <0x01c2b800 0x400>;
1031
			interrupts = <0 88 4>;
1032 1033
			clocks = <&apb1_gates 3>;
			status = "disabled";
1034 1035
			#address-cells = <1>;
			#size-cells = <0>;
1036 1037
		};

1038
		i2c4: i2c@01c2c000 {
1039
			compatible = "allwinner,sun7i-a20-i2c", "allwinner,sun4i-a10-i2c";
1040
			reg = <0x01c2c000 0x400>;
1041
			interrupts = <0 89 4>;
1042 1043
			clocks = <&apb1_gates 15>;
			status = "disabled";
1044 1045
			#address-cells = <1>;
			#size-cells = <0>;
1046 1047
		};

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
		gmac: ethernet@01c50000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c50000 0x10000>;
			interrupts = <0 85 4>;
			interrupt-names = "macirq";
			clocks = <&ahb_gates 49>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

1063 1064 1065
		hstimer@01c60000 {
			compatible = "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
1066 1067 1068 1069
			interrupts = <0 81 4>,
				     <0 82 4>,
				     <0 83 4>,
				     <0 84 4>;
1070 1071 1072
			clocks = <&ahb_gates 28>;
		};

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
			interrupts = <1 9 0xf04>;
		};
	};
};