i915_drv.c 62.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45 46
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
#include <drm/drm_probe_helper.h>
47 48
#include <drm/i915_drm.h>

49 50 51 52
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
53
#include "display/intel_csr.h"
54
#include "display/intel_display_debugfs.h"
55
#include "display/intel_display_types.h"
56
#include "display/intel_dp.h"
57 58 59 60 61
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gt/intel_gt.h"
68
#include "gt/intel_gt_pm.h"
69
#include "gt/intel_rc6.h"
70

71
#include "i915_debugfs.h"
72
#include "i915_drv.h"
73
#include "i915_irq.h"
74
#include "i915_memcpy.h"
75
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
76
#include "i915_query.h"
77
#include "i915_suspend.h"
78
#include "i915_switcheroo.h"
79
#include "i915_sysfs.h"
80
#include "i915_trace.h"
81
#include "i915_vgpu.h"
82
#include "intel_memory_region.h"
83
#include "intel_pm.h"
84
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
85

86 87
static struct drm_driver driver;

88
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
89
{
90 91 92 93
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
94
	if (!dev_priv->bridge_dev) {
95
		drm_err(&dev_priv->drm, "bridge device not found\n");
96 97 98 99 100 101 102
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
103
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
104
{
105
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
106 107 108 109
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

110
	if (INTEL_GEN(dev_priv) >= 4)
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
132
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
133 134 135 136
		dev_priv->mch_res.start = 0;
		return ret;
	}

137
	if (INTEL_GEN(dev_priv) >= 4)
138 139 140 141 142 143 144 145 146 147
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
148
intel_setup_mchbar(struct drm_i915_private *dev_priv)
149
{
150
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
151 152 153
	u32 temp;
	bool enabled;

154
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
155 156 157 158
		return;

	dev_priv->mchbar_need_disable = false;

159
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
160 161 162 163 164 165 166 167 168 169 170
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

171
	if (intel_alloc_mchbar_resource(dev_priv))
172 173 174 175 176
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
177
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
178 179 180 181 182 183 184 185 186
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
187
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
188
{
189
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
190 191

	if (dev_priv->mchbar_need_disable) {
192
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

215
static int i915_driver_modeset_probe(struct drm_i915_private *i915)
216 217 218
{
	int ret;

219
	if (i915_inject_probe_failure(i915))
220 221
		return -ENODEV;

222 223 224
	if (HAS_DISPLAY(i915) && INTEL_DISPLAY_ENABLED(i915)) {
		ret = drm_vblank_init(&i915->drm,
				      INTEL_NUM_PIPES(i915));
225 226 227 228
		if (ret)
			goto out;
	}

229
	intel_bios_init(i915);
230

231 232
	ret = intel_vga_register(i915);
	if (ret)
233 234
		goto out;

235
	intel_power_domains_init_hw(i915, false);
236

237
	intel_csr_ucode_init(i915);
238

239
	ret = intel_irq_install(i915);
240 241 242 243 244
	if (ret)
		goto cleanup_csr;

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
245
	ret = intel_modeset_init(i915);
246 247
	if (ret)
		goto cleanup_irq;
248

249
	ret = i915_gem_init(i915);
250
	if (ret)
251
		goto cleanup_modeset;
252

253
	intel_overlay_setup(i915);
254

255
	if (!HAS_DISPLAY(i915) || !INTEL_DISPLAY_ENABLED(i915))
256 257
		return 0;

258
	ret = intel_fbdev_init(&i915->drm);
259 260 261 262
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
263
	intel_hpd_init(i915);
264

265
	intel_init_ipc(i915);
266

267 268 269
	return 0;

cleanup_gem:
270 271 272
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
273
cleanup_modeset:
274
	intel_modeset_driver_remove(i915);
275
cleanup_irq:
276
	intel_irq_uninstall(i915);
277
cleanup_csr:
278 279
	intel_csr_ucode_fini(i915);
	intel_power_domains_driver_remove(i915);
280
	intel_vga_unregister(i915);
281 282 283 284
out:
	return ret;
}

285 286
static void i915_driver_modeset_remove(struct drm_i915_private *i915)
{
287
	intel_modeset_driver_remove(i915);
288

289 290
	intel_irq_uninstall(i915);

291 292
	intel_bios_driver_remove(i915);

293
	intel_vga_unregister(i915);
294 295 296 297

	intel_csr_ucode_fini(i915);
}

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
318
	 * by the GPU. i915_retire_requests() is called directly when we
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
342
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
343 344 345 346 347 348 349 350 351 352

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

353 354 355 356
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
357 358 359 360 361
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
362 363 364
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
365 366 367 368
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
369
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
370
	pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
371

372
	if (pre) {
373
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
374
			  "It may not be fully functional.\n");
375 376
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
377 378
}

379 380 381 382 383 384
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

385
/**
386
 * i915_driver_early_probe - setup state not requiring device access
387 388 389 390 391 392 393 394
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
395
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
396 397 398
{
	int ret = 0;

399
	if (i915_inject_probe_failure(dev_priv))
400 401
		return -ENODEV;

402 403
	intel_device_info_subplatform_init(dev_priv);

404
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
405
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
406

407 408 409
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
410

411
	mutex_init(&dev_priv->sb_lock);
412 413 414
	pm_qos_add_request(&dev_priv->sb_qos,
			   PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);

415 416 417
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
418
	mutex_init(&dev_priv->hdcp_comp_mutex);
419

420
	i915_memcpy_init_early(dev_priv);
421
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
422

423 424
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
425
		return ret;
426

427
	ret = vlv_suspend_init(dev_priv);
428 429 430
	if (ret < 0)
		goto err_workqueues;

431 432
	intel_wopcm_init_early(&dev_priv->wopcm);

433
	intel_gt_init_early(&dev_priv->gt, dev_priv);
434

435
	i915_gem_init_early(dev_priv);
436

437
	/* This must be called before any calls to HAS_PCH_* */
438
	intel_detect_pch(dev_priv);
439

440
	intel_pm_setup(dev_priv);
441
	intel_init_dpio(dev_priv);
442 443
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
444
		goto err_gem;
445 446 447 448
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);
449
	intel_display_crc_init(dev_priv);
450

451
	intel_detect_preproduction_hw(dev_priv);
452 453 454

	return 0;

455
err_gem:
456
	i915_gem_cleanup_early(dev_priv);
457
	intel_gt_driver_late_release(&dev_priv->gt);
458
	vlv_suspend_cleanup(dev_priv);
459
err_workqueues:
460 461 462 463 464
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
465
 * i915_driver_late_release - cleanup the setup done in
466
 *			       i915_driver_early_probe()
467 468
 * @dev_priv: device private
 */
469
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
470
{
471
	intel_irq_fini(dev_priv);
472
	intel_power_domains_cleanup(dev_priv);
473
	i915_gem_cleanup_early(dev_priv);
474
	intel_gt_driver_late_release(&dev_priv->gt);
475
	vlv_suspend_cleanup(dev_priv);
476
	i915_workqueues_cleanup(dev_priv);
477 478 479

	pm_qos_remove_request(&dev_priv->sb_qos);
	mutex_destroy(&dev_priv->sb_lock);
480 481 482
}

/**
483
 * i915_driver_mmio_probe - setup device MMIO
484 485 486 487 488 489 490
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
491
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
492 493 494
{
	int ret;

495
	if (i915_inject_probe_failure(dev_priv))
496 497
		return -ENODEV;

498
	if (i915_get_bridge_dev(dev_priv))
499 500
		return -EIO;

501
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
502
	if (ret < 0)
503
		goto err_bridge;
504

505 506
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
507

508 509
	intel_device_info_init_mmio(dev_priv);

510
	intel_uncore_prune_mmio_domains(&dev_priv->uncore);
511

512
	intel_uc_init_mmio(&dev_priv->gt.uc);
513

514
	ret = intel_engines_init_mmio(&dev_priv->gt);
515 516 517
	if (ret)
		goto err_uncore;

518 519 520
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

521 522
	return 0;

523
err_uncore:
524
	intel_teardown_mchbar(dev_priv);
525
	intel_uncore_fini_mmio(&dev_priv->uncore);
526
err_bridge:
527 528 529 530 531 532
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
533
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
534 535
 * @dev_priv: device private
 */
536
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
537
{
538
	intel_teardown_mchbar(dev_priv);
539
	intel_uncore_fini_mmio(&dev_priv->uncore);
540 541 542
	pci_dev_put(dev_priv->bridge_dev);
}

543 544
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
545
	intel_gvt_sanitize_options(dev_priv);
546 547
}

V
Ville Syrjälä 已提交
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type

static const char *intel_dram_type_str(enum intel_dram_type type)
{
	static const char * const str[] = {
		DRAM_TYPE_STR(UNKNOWN),
		DRAM_TYPE_STR(DDR3),
		DRAM_TYPE_STR(DDR4),
		DRAM_TYPE_STR(LPDDR3),
		DRAM_TYPE_STR(LPDDR4),
	};

	if (type >= ARRAY_SIZE(str))
		type = INTEL_DRAM_UNKNOWN;

	return str[type];
}

#undef DRAM_TYPE_STR

568 569 570 571 572
static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
{
	return dimm->ranks * 64 / (dimm->width ?: 1);
}

573 574
/* Returns total GB for the whole DIMM */
static int skl_get_dimm_size(u16 val)
575
{
576 577 578 579 580 581
	return val & SKL_DRAM_SIZE_MASK;
}

static int skl_get_dimm_width(u16 val)
{
	if (skl_get_dimm_size(val) == 0)
582
		return 0;
583

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
	switch (val & SKL_DRAM_WIDTH_MASK) {
	case SKL_DRAM_WIDTH_X8:
	case SKL_DRAM_WIDTH_X16:
	case SKL_DRAM_WIDTH_X32:
		val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
		return 8 << val;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int skl_get_dimm_ranks(u16 val)
{
	if (skl_get_dimm_size(val) == 0)
		return 0;

	val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;

	return val + 1;
604 605
}

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
/* Returns total GB for the whole DIMM */
static int cnl_get_dimm_size(u16 val)
{
	return (val & CNL_DRAM_SIZE_MASK) / 2;
}

static int cnl_get_dimm_width(u16 val)
{
	if (cnl_get_dimm_size(val) == 0)
		return 0;

	switch (val & CNL_DRAM_WIDTH_MASK) {
	case CNL_DRAM_WIDTH_X8:
	case CNL_DRAM_WIDTH_X16:
	case CNL_DRAM_WIDTH_X32:
		val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
		return 8 << val;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int cnl_get_dimm_ranks(u16 val)
{
	if (cnl_get_dimm_size(val) == 0)
		return 0;

	val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;

	return val + 1;
}

639
static bool
640
skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
641
{
642 643
	/* Convert total GB to Gb per DRAM device */
	return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
644 645
}

646
static void
647 648
skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
		       struct dram_dimm_info *dimm,
649
		       int channel, char dimm_name, u16 val)
650
{
651 652 653 654 655 656 657 658 659
	if (INTEL_GEN(dev_priv) >= 10) {
		dimm->size = cnl_get_dimm_size(val);
		dimm->width = cnl_get_dimm_width(val);
		dimm->ranks = cnl_get_dimm_ranks(val);
	} else {
		dimm->size = skl_get_dimm_size(val);
		dimm->width = skl_get_dimm_width(val);
		dimm->ranks = skl_get_dimm_ranks(val);
	}
660

661 662 663 664
	drm_dbg_kms(&dev_priv->drm,
		    "CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
		    channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
		    yesno(skl_is_16gb_dimm(dimm)));
665
}
666

667
static int
668 669
skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
			  struct dram_channel_info *ch,
670 671
			  int channel, u32 val)
{
672 673 674 675
	skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
			       channel, 'L', val & 0xffff);
	skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
			       channel, 'S', val >> 16);
676

677
	if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
678
		drm_dbg_kms(&dev_priv->drm, "CH%u not populated\n", channel);
679
		return -EINVAL;
680
	}
681

682
	if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
683
		ch->ranks = 2;
684
	else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
685
		ch->ranks = 2;
686
	else
687
		ch->ranks = 1;
688

689
	ch->is_16gb_dimm =
690 691
		skl_is_16gb_dimm(&ch->dimm_l) ||
		skl_is_16gb_dimm(&ch->dimm_s);
692

693 694
	drm_dbg_kms(&dev_priv->drm, "CH%u ranks: %u, 16Gb DIMMs: %s\n",
		    channel, ch->ranks, yesno(ch->is_16gb_dimm));
695 696 697 698

	return 0;
}

699
static bool
700 701
intel_is_dram_symmetric(const struct dram_channel_info *ch0,
			const struct dram_channel_info *ch1)
702
{
703
	return !memcmp(ch0, ch1, sizeof(*ch0)) &&
704 705
		(ch0->dimm_s.size == 0 ||
		 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
706 707
}

708 709 710 711
static int
skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
712
	struct dram_channel_info ch0 = {}, ch1 = {};
713
	u32 val;
714 715
	int ret;

716
	val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
717
	ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
718 719 720
	if (ret == 0)
		dram_info->num_channels++;

721
	val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
722
	ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
723 724 725 726
	if (ret == 0)
		dram_info->num_channels++;

	if (dram_info->num_channels == 0) {
727 728
		drm_info(&dev_priv->drm,
			 "Number of memory channels is zero\n");
729 730 731 732 733 734 735 736
		return -EINVAL;
	}

	/*
	 * If any of the channel is single rank channel, worst case output
	 * will be same as if single rank memory, so consider single rank
	 * memory.
	 */
737 738
	if (ch0.ranks == 1 || ch1.ranks == 1)
		dram_info->ranks = 1;
739
	else
740
		dram_info->ranks = max(ch0.ranks, ch1.ranks);
741

742
	if (dram_info->ranks == 0) {
743 744
		drm_info(&dev_priv->drm,
			 "couldn't get memory rank information\n");
745 746
		return -EINVAL;
	}
747

748
	dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
749

750
	dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
751

752 753
	drm_dbg_kms(&dev_priv->drm, "Memory configuration is symmetric? %s\n",
		    yesno(dram_info->symmetric_memory));
754 755 756
	return 0;
}

V
Ville Syrjälä 已提交
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
static enum intel_dram_type
skl_get_dram_type(struct drm_i915_private *dev_priv)
{
	u32 val;

	val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);

	switch (val & SKL_DRAM_DDR_TYPE_MASK) {
	case SKL_DRAM_DDR_TYPE_DDR3:
		return INTEL_DRAM_DDR3;
	case SKL_DRAM_DDR_TYPE_DDR4:
		return INTEL_DRAM_DDR4;
	case SKL_DRAM_DDR_TYPE_LPDDR3:
		return INTEL_DRAM_LPDDR3;
	case SKL_DRAM_DDR_TYPE_LPDDR4:
		return INTEL_DRAM_LPDDR4;
	default:
		MISSING_CASE(val);
		return INTEL_DRAM_UNKNOWN;
	}
}

779 780 781 782 783 784 785
static int
skl_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 mem_freq_khz, val;
	int ret;

V
Ville Syrjälä 已提交
786
	dram_info->type = skl_get_dram_type(dev_priv);
787 788
	drm_dbg_kms(&dev_priv->drm, "DRAM type: %s\n",
		    intel_dram_type_str(dram_info->type));
V
Ville Syrjälä 已提交
789

790 791 792 793 794 795 796 797 798 799 800 801
	ret = skl_dram_get_channels_info(dev_priv);
	if (ret)
		return ret;

	val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
	mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
				    SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_info->bandwidth_kbps = dram_info->num_channels *
							mem_freq_khz * 8;

	if (dram_info->bandwidth_kbps == 0) {
802 803
		drm_info(&dev_priv->drm,
			 "Couldn't get system memory bandwidth\n");
804 805 806 807 808 809 810
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

811 812 813 814
/* Returns Gb per DRAM device */
static int bxt_get_dimm_size(u32 val)
{
	switch (val & BXT_DRAM_SIZE_MASK) {
815
	case BXT_DRAM_SIZE_4GBIT:
816
		return 4;
817
	case BXT_DRAM_SIZE_6GBIT:
818
		return 6;
819
	case BXT_DRAM_SIZE_8GBIT:
820
		return 8;
821
	case BXT_DRAM_SIZE_12GBIT:
822
		return 12;
823
	case BXT_DRAM_SIZE_16GBIT:
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
		return 16;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int bxt_get_dimm_width(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return 0;

	val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;

	return 8 << val;
}

static int bxt_get_dimm_ranks(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return 0;

	switch (val & BXT_DRAM_RANK_MASK) {
	case BXT_DRAM_RANK_SINGLE:
		return 1;
	case BXT_DRAM_RANK_DUAL:
		return 2;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

V
Ville Syrjälä 已提交
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
static enum intel_dram_type bxt_get_dimm_type(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return INTEL_DRAM_UNKNOWN;

	switch (val & BXT_DRAM_TYPE_MASK) {
	case BXT_DRAM_TYPE_DDR3:
		return INTEL_DRAM_DDR3;
	case BXT_DRAM_TYPE_LPDDR3:
		return INTEL_DRAM_LPDDR3;
	case BXT_DRAM_TYPE_DDR4:
		return INTEL_DRAM_DDR4;
	case BXT_DRAM_TYPE_LPDDR4:
		return INTEL_DRAM_LPDDR4;
	default:
		MISSING_CASE(val);
		return INTEL_DRAM_UNKNOWN;
	}
}

877 878 879 880 881
static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
			      u32 val)
{
	dimm->width = bxt_get_dimm_width(val);
	dimm->ranks = bxt_get_dimm_ranks(val);
882 883 884 885 886 887

	/*
	 * Size in register is Gb per DRAM device. Convert to total
	 * GB to match the way we report this for non-LP platforms.
	 */
	dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
888 889
}

890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
static int
bxt_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 dram_channels;
	u32 mem_freq_khz, val;
	u8 num_active_channels;
	int i;

	val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
	mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
				    BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
	num_active_channels = hweight32(dram_channels);

	/* Each active bit represents 4-byte channel */
	dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);

	if (dram_info->bandwidth_kbps == 0) {
910 911
		drm_info(&dev_priv->drm,
			 "Couldn't get system memory bandwidth\n");
912 913 914 915 916 917 918
		return -EINVAL;
	}

	/*
	 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
	 */
	for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
919
		struct dram_dimm_info dimm;
V
Ville Syrjälä 已提交
920
		enum intel_dram_type type;
921 922 923 924 925 926

		val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
		if (val == 0xFFFFFFFF)
			continue;

		dram_info->num_channels++;
927 928

		bxt_get_dimm_info(&dimm, val);
V
Ville Syrjälä 已提交
929 930
		type = bxt_get_dimm_type(val);

931 932 933
		drm_WARN_ON(&dev_priv->drm, type != INTEL_DRAM_UNKNOWN &&
			    dram_info->type != INTEL_DRAM_UNKNOWN &&
			    dram_info->type != type);
934

935 936 937 938 939
		drm_dbg_kms(&dev_priv->drm,
			    "CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
			    i - BXT_D_CR_DRP0_DUNIT_START,
			    dimm.size, dimm.width, dimm.ranks,
			    intel_dram_type_str(type));
940 941 942 943 944 945

		/*
		 * If any of the channel is single rank channel,
		 * worst case output will be same as if single rank
		 * memory, so consider single rank memory.
		 */
946
		if (dram_info->ranks == 0)
947 948
			dram_info->ranks = dimm.ranks;
		else if (dimm.ranks == 1)
949
			dram_info->ranks = 1;
V
Ville Syrjälä 已提交
950 951 952

		if (type != INTEL_DRAM_UNKNOWN)
			dram_info->type = type;
953 954
	}

V
Ville Syrjälä 已提交
955 956
	if (dram_info->type == INTEL_DRAM_UNKNOWN ||
	    dram_info->ranks == 0) {
957
		drm_info(&dev_priv->drm, "couldn't get memory information\n");
958 959 960 961 962 963 964 965 966 967 968 969 970
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

static void
intel_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	int ret;

971 972 973 974 975 976 977
	/*
	 * Assume 16Gb DIMMs are present until proven otherwise.
	 * This is only used for the level 0 watermark latency
	 * w/a which does not apply to bxt/glk.
	 */
	dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);

978
	if (INTEL_GEN(dev_priv) < 9 || !HAS_DISPLAY(dev_priv))
979 980
		return;

981
	if (IS_GEN9_LP(dev_priv))
982 983
		ret = bxt_get_dram_info(dev_priv);
	else
984
		ret = skl_get_dram_info(dev_priv);
985 986 987
	if (ret)
		return;

988 989 990
	drm_dbg_kms(&dev_priv->drm, "DRAM bandwidth: %u kBps, channels: %u\n",
		    dram_info->bandwidth_kbps,
		    dram_info->num_channels);
991

992 993
	drm_dbg_kms(&dev_priv->drm, "DRAM ranks: %u, 16Gb DIMMs: %s\n",
		    dram_info->ranks, yesno(dram_info->is_16gb_dimm));
994 995
}

996 997
static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
{
998 999
	static const u8 ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	static const u8 sets[4] = { 1, 1, 2, 2 };
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)];
}

static void edram_detect(struct drm_i915_private *dev_priv)
{
	u32 edram_cap = 0;

	if (!(IS_HASWELL(dev_priv) ||
	      IS_BROADWELL(dev_priv) ||
	      INTEL_GEN(dev_priv) >= 9))
		return;

	edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);

	/* NB: We can't write IDICR yet because we don't have gt funcs set up */

	if (!(edram_cap & EDRAM_ENABLED))
		return;

	/*
	 * The needed capability bits for size calculation are not there with
	 * pre gen9 so return 128MB always.
	 */
	if (INTEL_GEN(dev_priv) < 9)
		dev_priv->edram_size_mb = 128;
	else
		dev_priv->edram_size_mb =
			gen9_edram_size_mb(dev_priv, edram_cap);

1032 1033
	dev_info(dev_priv->drm.dev,
		 "Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1034 1035
}

1036
/**
1037
 * i915_driver_hw_probe - setup state requiring device access
1038 1039 1040 1041 1042
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
1043
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
1044
{
D
David Weinehall 已提交
1045
	struct pci_dev *pdev = dev_priv->drm.pdev;
1046 1047
	int ret;

1048
	if (i915_inject_probe_failure(dev_priv))
1049 1050
		return -ENODEV;

1051
	intel_device_info_runtime_init(dev_priv);
1052

1053 1054
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
1055
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
1056 1057 1058 1059 1060 1061
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

1076
	intel_sanitize_options(dev_priv);
1077

1078 1079 1080
	/* needs to be done before ggtt probe */
	edram_detect(dev_priv);

1081 1082
	i915_perf_init(dev_priv);

1083
	ret = i915_ggtt_probe_hw(dev_priv);
1084
	if (ret)
1085
		goto err_perf;
1086

1087 1088
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
1089
		goto err_ggtt;
1090

1091
	ret = i915_ggtt_init_hw(dev_priv);
1092
	if (ret)
1093
		goto err_ggtt;
1094

1095 1096 1097 1098
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

1099
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
1100

1101
	ret = i915_ggtt_enable_hw(dev_priv);
1102
	if (ret) {
1103
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
1104
		goto err_mem_regions;
1105 1106
	}

D
David Weinehall 已提交
1107
	pci_set_master(pdev);
1108

1109 1110 1111 1112 1113 1114
	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

1115
	/* overlay on gen2 is broken and can't address above 1G */
1116
	if (IS_GEN(dev_priv, 2)) {
D
David Weinehall 已提交
1117
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
1118
		if (ret) {
1119
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
1120

1121
			goto err_mem_regions;
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
		}
	}

	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
1133
	if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
D
David Weinehall 已提交
1134
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1135 1136

		if (ret) {
1137
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
1138

1139
			goto err_mem_regions;
1140 1141 1142 1143 1144 1145
		}
	}

	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);

1146
	intel_gt_init_workarounds(dev_priv);
1147 1148 1149 1150 1151 1152 1153 1154 1155

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1156 1157 1158 1159
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
1160 1161 1162 1163 1164 1165
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
1166
	 */
1167
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
1168
		if (pci_enable_msi(pdev) < 0)
1169
			drm_dbg(&dev_priv->drm, "can't enable MSI");
1170 1171
	}

1172 1173
	ret = intel_gvt_init(dev_priv);
	if (ret)
1174 1175 1176
		goto err_msi;

	intel_opregion_setup(dev_priv);
1177 1178 1179 1180 1181 1182
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
	intel_get_dram_info(dev_priv);

1183
	intel_bw_init_hw(dev_priv);
1184

1185 1186
	return 0;

1187 1188 1189 1190
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
	pm_qos_remove_request(&dev_priv->pm_qos);
1191 1192
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
1193
err_ggtt:
1194
	i915_ggtt_driver_release(dev_priv);
1195 1196
err_perf:
	i915_perf_fini(dev_priv);
1197 1198 1199 1200
	return ret;
}

/**
1201
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
1202 1203
 * @dev_priv: device private
 */
1204
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
1205
{
D
David Weinehall 已提交
1206
	struct pci_dev *pdev = dev_priv->drm.pdev;
1207

1208 1209
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
1210 1211
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224

	pm_qos_remove_request(&dev_priv->pm_qos);
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
1225
	struct drm_device *dev = &dev_priv->drm;
1226

1227
	i915_gem_driver_register(dev_priv);
1228
	i915_pmu_register(dev_priv);
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239

	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev_priv))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
1240
		intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
1241
		i915_setup_sysfs(dev_priv);
1242 1243 1244

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
1245
	} else
1246 1247
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
1248

1249
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv)) {
1250 1251 1252 1253 1254
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

1255
	intel_gt_driver_register(&dev_priv->gt);
1256

1257
	intel_audio_init(dev_priv);
1258 1259 1260 1261 1262 1263 1264 1265 1266

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
1267 1268 1269 1270 1271

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
1272
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv))
1273
		drm_kms_helper_poll_init(dev);
1274

1275
	intel_power_domains_enable(dev_priv);
1276
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
1277 1278 1279 1280 1281

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
1282 1283 1284 1285 1286 1287 1288 1289
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
1290 1291 1292 1293
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

1294
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
1295
	intel_power_domains_disable(dev_priv);
1296

1297
	intel_fbdev_unregister(dev_priv);
1298
	intel_audio_deinit(dev_priv);
1299

1300 1301 1302 1303 1304 1305 1306
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

1307
	intel_gt_driver_unregister(&dev_priv->gt);
1308 1309 1310
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

1311
	i915_perf_unregister(dev_priv);
1312
	i915_pmu_unregister(dev_priv);
1313

D
David Weinehall 已提交
1314
	i915_teardown_sysfs(dev_priv);
1315
	drm_dev_unplug(&dev_priv->drm);
1316

1317
	i915_gem_driver_unregister(dev_priv);
1318 1319
}

1320 1321
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
1322
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
1323 1324
		struct drm_printer p = drm_debug_printer("i915 device info:");

1325
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
1326 1327 1328
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
1329 1330
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
1331 1332
			   INTEL_GEN(dev_priv));

1333 1334
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
1335 1336 1337
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1338
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
1339
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1340
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
1341
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1342 1343
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
1344 1345
}

1346 1347 1348 1349 1350 1351 1352
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;
1353
	int err;
1354 1355 1356

	i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
	if (!i915)
1357
		return ERR_PTR(-ENOMEM);
1358

1359 1360
	err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
	if (err) {
1361
		kfree(i915);
1362
		return ERR_PTR(err);
1363 1364 1365
	}

	i915->drm.dev_private = i915;
1366 1367 1368

	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
1369 1370 1371 1372

	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
1373
	RUNTIME_INFO(i915)->device_id = pdev->device;
1374

1375
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
1376 1377 1378 1379

	return i915;
}

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
static void i915_driver_destroy(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	drm_dev_fini(&i915->drm);
	kfree(i915);

	/* And make sure we never chase our dangling pointer from pci_dev */
	pci_set_drvdata(pdev, NULL);
}

1391
/**
1392
 * i915_driver_probe - setup chip and create an initial config
1393 1394
 * @pdev: PCI device
 * @ent: matching PCI ID entry
1395
 *
1396
 * The driver probe routine has to do several things:
1397 1398 1399 1400 1401
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1402
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1403
{
1404 1405
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
1406
	struct drm_i915_private *i915;
1407
	int ret;
1408

1409 1410 1411
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
1412

1413 1414
	/* Disable nuclear pageflip by default on pre-ILK */
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1415
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
1416

1417 1418 1419 1420
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
1421
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1422
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
1423
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
1424
		    i915_modparams.fake_lmem_start) {
1425
			mkwrite_device_info(i915)->memory_regions =
1426
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
1427 1428 1429
			mkwrite_device_info(i915)->is_dgfx = true;
			GEM_BUG_ON(!HAS_LMEM(i915));
			GEM_BUG_ON(!IS_DGFX(i915));
1430 1431
		}
	}
1432
#endif
1433

1434 1435
	ret = pci_enable_device(pdev);
	if (ret)
1436
		goto out_fini;
D
Damien Lespiau 已提交
1437

1438
	ret = i915_driver_early_probe(i915);
1439 1440
	if (ret < 0)
		goto out_pci_disable;
1441

1442
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
1443

1444
	i915_detect_vgpu(i915);
1445

1446
	ret = i915_driver_mmio_probe(i915);
1447 1448
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
1449

1450
	ret = i915_driver_hw_probe(i915);
1451 1452
	if (ret < 0)
		goto out_cleanup_mmio;
1453

1454
	ret = i915_driver_modeset_probe(i915);
1455
	if (ret < 0)
1456
		goto out_cleanup_hw;
1457

1458
	i915_driver_register(i915);
1459

1460
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1461

1462
	i915_welcome_messages(i915);
1463

1464 1465 1466
	return 0;

out_cleanup_hw:
1467 1468 1469
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
1470
out_cleanup_mmio:
1471
	i915_driver_mmio_release(i915);
1472
out_runtime_pm_put:
1473 1474
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
1475 1476
out_pci_disable:
	pci_disable_device(pdev);
1477
out_fini:
1478 1479
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
	i915_driver_destroy(i915);
1480 1481 1482
	return ret;
}

1483
void i915_driver_remove(struct drm_i915_private *i915)
1484
{
1485
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1486

1487
	i915_driver_unregister(i915);
1488

1489 1490 1491 1492 1493
	/*
	 * After unregistering the device to prevent any new users, cancel
	 * all in-flight requests so that we can quickly unbind the active
	 * resources.
	 */
1494
	intel_gt_set_wedged(&i915->gt);
1495

1496 1497 1498
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

1499
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
1500

1501
	drm_atomic_helper_shutdown(&i915->drm);
1502

1503
	intel_gvt_driver_remove(i915);
1504

1505
	i915_driver_modeset_remove(i915);
1506

1507 1508
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
1509

1510
	intel_power_domains_driver_remove(i915);
1511

1512
	i915_driver_hw_remove(i915);
1513

1514
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1515 1516 1517 1518 1519
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1520
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1521

1522
	disable_rpm_wakeref_asserts(rpm);
1523

1524
	i915_gem_driver_release(dev_priv);
1525

1526
	intel_memory_regions_driver_release(dev_priv);
1527
	i915_ggtt_driver_release(dev_priv);
1528

1529
	i915_driver_mmio_release(dev_priv);
1530

1531
	enable_rpm_wakeref_asserts(rpm);
1532
	intel_runtime_pm_driver_release(rpm);
1533

1534
	i915_driver_late_release(dev_priv);
1535
	i915_driver_destroy(dev_priv);
1536 1537
}

1538
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1539
{
1540
	struct drm_i915_private *i915 = to_i915(dev);
1541
	int ret;
1542

1543
	ret = i915_gem_open(i915, file);
1544 1545
	if (ret)
		return ret;
1546

1547 1548
	return 0;
}
1549

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1567

1568
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1569
{
1570 1571
	struct drm_i915_file_private *file_priv = file->driver_priv;

1572
	i915_gem_context_close(file);
1573 1574
	i915_gem_release(dev, file);

1575
	kfree_rcu(file_priv, rcu);
1576 1577 1578

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1579 1580
}

1581 1582
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1583
	struct drm_device *dev = &dev_priv->drm;
1584
	struct intel_encoder *encoder;
1585 1586

	drm_modeset_lock_all(dev);
1587 1588 1589
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1590 1591 1592
	drm_modeset_unlock_all(dev);
}

1593 1594 1595 1596 1597 1598 1599 1600
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1601

1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1612
	i915_gem_suspend(i915);
1613

1614
	return 0;
1615 1616
}

1617
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1618
{
1619
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1620
	struct pci_dev *pdev = dev_priv->drm.pdev;
1621
	pci_power_t opregion_target_state;
1622

1623
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1624

1625 1626
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1627
	intel_power_domains_disable(dev_priv);
1628

1629 1630
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1631
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1632

1633
	intel_display_suspend(dev);
1634

1635
	intel_dp_mst_suspend(dev_priv);
1636

1637 1638
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1639

1640
	intel_suspend_encoders(dev_priv);
1641

1642
	intel_suspend_hw(dev_priv);
1643

1644
	i915_ggtt_suspend(&dev_priv->ggtt);
1645

1646
	i915_save_state(dev_priv);
1647

1648
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1649
	intel_opregion_suspend(dev_priv, opregion_target_state);
1650

1651
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1652

1653 1654
	dev_priv->suspend_count++;

1655
	intel_csr_ucode_suspend(dev_priv);
1656

1657
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1658

1659
	return 0;
1660 1661
}

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1674
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1675
{
1676
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1677
	struct pci_dev *pdev = dev_priv->drm.pdev;
1678
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1679
	int ret;
1680

1681
	disable_rpm_wakeref_asserts(rpm);
1682

1683 1684
	i915_gem_suspend_late(dev_priv);

1685
	intel_uncore_suspend(&dev_priv->uncore);
1686

1687 1688
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1689

1690 1691
	intel_display_power_suspend_late(dev_priv);

1692
	ret = vlv_suspend_complete(dev_priv);
1693
	if (ret) {
1694
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1695
		intel_power_domains_resume(dev_priv);
1696

1697
		goto out;
1698 1699
	}

D
David Weinehall 已提交
1700
	pci_disable_device(pdev);
1701
	/*
1702
	 * During hibernation on some platforms the BIOS may try to access
1703 1704
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1705 1706 1707 1708 1709 1710 1711
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1712
	 */
1713
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1714
		pci_set_power_state(pdev, PCI_D3hot);
1715

1716
out:
1717
	enable_rpm_wakeref_asserts(rpm);
1718
	if (!dev_priv->uncore.user_forcewake_count)
1719
		intel_runtime_pm_driver_release(rpm);
1720 1721

	return ret;
1722 1723
}

1724
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1725 1726 1727
{
	int error;

1728 1729
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1730
		return -EINVAL;
1731

1732
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1733
		return 0;
1734

1735
	error = i915_drm_suspend(&i915->drm);
1736 1737 1738
	if (error)
		return error;

1739
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1740 1741
}

1742
static int i915_drm_resume(struct drm_device *dev)
1743
{
1744
	struct drm_i915_private *dev_priv = to_i915(dev);
1745
	int ret;
1746

1747
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1748

1749 1750
	sanitize_gpu(dev_priv);

1751
	ret = i915_ggtt_enable_hw(dev_priv);
1752
	if (ret)
1753
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1754

1755
	i915_ggtt_resume(&dev_priv->ggtt);
1756
	i915_gem_restore_fences(&dev_priv->ggtt);
1757

1758 1759
	intel_csr_ucode_resume(dev_priv);

1760
	i915_restore_state(dev_priv);
1761
	intel_pps_unlock_regs_wa(dev_priv);
1762

1763
	intel_init_pch_refclk(dev_priv);
1764

1765 1766 1767 1768 1769
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1770 1771
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1772 1773 1774 1775 1776
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1777 1778
	drm_mode_config_reset(dev);

1779
	i915_gem_resume(dev_priv);
1780

1781
	intel_modeset_init_hw(dev_priv);
1782
	intel_init_clock_gating(dev_priv);
1783

1784 1785
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1786
		dev_priv->display.hpd_irq_setup(dev_priv);
1787
	spin_unlock_irq(&dev_priv->irq_lock);
1788

1789
	intel_dp_mst_resume(dev_priv);
1790

1791 1792
	intel_display_resume(dev);

1793 1794
	drm_kms_helper_poll_enable(dev);

1795 1796 1797
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
1798
	 * bother with the tiny race here where we might lose hotplug
1799 1800 1801
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1802

1803
	intel_opregion_resume(dev_priv);
1804

1805
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1806

1807 1808
	intel_power_domains_enable(dev_priv);

1809
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1810

1811
	return 0;
1812 1813
}

1814
static int i915_drm_resume_early(struct drm_device *dev)
1815
{
1816
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1817
	struct pci_dev *pdev = dev_priv->drm.pdev;
1818
	int ret;
1819

1820 1821 1822 1823 1824 1825 1826 1827 1828
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1840
	ret = pci_set_power_state(pdev, PCI_D0);
1841
	if (ret) {
1842 1843
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1844
		return ret;
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1860 1861
	if (pci_enable_device(pdev))
		return -EIO;
1862

D
David Weinehall 已提交
1863
	pci_set_master(pdev);
1864

1865
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1866

1867
	ret = vlv_resume_prepare(dev_priv, false);
1868
	if (ret)
1869
		drm_err(&dev_priv->drm,
1870
			"Resume prepare failed: %d, continuing anyway\n", ret);
1871

1872 1873
	intel_uncore_resume_early(&dev_priv->uncore);

1874
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1875

1876
	intel_display_power_resume_early(dev_priv);
1877

1878
	intel_power_domains_resume(dev_priv);
1879

1880
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1881

1882
	return ret;
1883 1884
}

1885
int i915_resume_switcheroo(struct drm_i915_private *i915)
1886
{
1887
	int ret;
1888

1889
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1890 1891
		return 0;

1892
	ret = i915_drm_resume_early(&i915->drm);
1893 1894 1895
	if (ret)
		return ret;

1896
	return i915_drm_resume(&i915->drm);
1897 1898
}

1899 1900
static int i915_pm_prepare(struct device *kdev)
{
1901
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1902

1903
	if (!i915) {
1904 1905 1906 1907
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1908
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1909 1910
		return 0;

1911
	return i915_drm_prepare(&i915->drm);
1912 1913
}

1914
static int i915_pm_suspend(struct device *kdev)
1915
{
1916
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1917

1918
	if (!i915) {
1919
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1920 1921
		return -ENODEV;
	}
1922

1923
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1924 1925
		return 0;

1926
	return i915_drm_suspend(&i915->drm);
1927 1928
}

1929
static int i915_pm_suspend_late(struct device *kdev)
1930
{
1931
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1932 1933

	/*
D
Damien Lespiau 已提交
1934
	 * We have a suspend ordering issue with the snd-hda driver also
1935 1936 1937 1938 1939 1940 1941
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1942
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1943
		return 0;
1944

1945
	return i915_drm_suspend_late(&i915->drm, false);
1946 1947
}

1948
static int i915_pm_poweroff_late(struct device *kdev)
1949
{
1950
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1951

1952
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1953 1954
		return 0;

1955
	return i915_drm_suspend_late(&i915->drm, true);
1956 1957
}

1958
static int i915_pm_resume_early(struct device *kdev)
1959
{
1960
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1961

1962
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1963 1964
		return 0;

1965
	return i915_drm_resume_early(&i915->drm);
1966 1967
}

1968
static int i915_pm_resume(struct device *kdev)
1969
{
1970
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1971

1972
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1973 1974
		return 0;

1975
	return i915_drm_resume(&i915->drm);
1976 1977
}

1978
/* freeze: before creating the hibernation_image */
1979
static int i915_pm_freeze(struct device *kdev)
1980
{
1981
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1982 1983
	int ret;

1984 1985
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1986 1987 1988
		if (ret)
			return ret;
	}
1989

1990
	ret = i915_gem_freeze(i915);
1991 1992 1993 1994
	if (ret)
		return ret;

	return 0;
1995 1996
}

1997
static int i915_pm_freeze_late(struct device *kdev)
1998
{
1999
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
2000 2001
	int ret;

2002 2003
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
2004 2005 2006
		if (ret)
			return ret;
	}
2007

2008
	ret = i915_gem_freeze_late(i915);
2009 2010 2011 2012
	if (ret)
		return ret;

	return 0;
2013 2014 2015
}

/* thaw: called after creating the hibernation image, but before turning off. */
2016
static int i915_pm_thaw_early(struct device *kdev)
2017
{
2018
	return i915_pm_resume_early(kdev);
2019 2020
}

2021
static int i915_pm_thaw(struct device *kdev)
2022
{
2023
	return i915_pm_resume(kdev);
2024 2025 2026
}

/* restore: called after loading the hibernation image. */
2027
static int i915_pm_restore_early(struct device *kdev)
2028
{
2029
	return i915_pm_resume_early(kdev);
2030 2031
}

2032
static int i915_pm_restore(struct device *kdev)
2033
{
2034
	return i915_pm_resume(kdev);
2035 2036
}

2037
static int intel_runtime_suspend(struct device *kdev)
2038
{
2039
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
2040
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
2041
	int ret;
2042

2043
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
2044 2045
		return -ENODEV;

2046
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
2047

2048
	disable_rpm_wakeref_asserts(rpm);
2049

2050 2051 2052 2053
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
2054
	i915_gem_runtime_suspend(dev_priv);
2055

2056
	intel_gt_runtime_suspend(&dev_priv->gt);
2057

2058
	intel_runtime_pm_disable_interrupts(dev_priv);
2059

2060
	intel_uncore_suspend(&dev_priv->uncore);
2061

2062 2063
	intel_display_power_suspend(dev_priv);

2064
	ret = vlv_suspend_complete(dev_priv);
2065
	if (ret) {
2066 2067
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
2068
		intel_uncore_runtime_resume(&dev_priv->uncore);
2069

2070
		intel_runtime_pm_enable_interrupts(dev_priv);
2071

2072
		intel_gt_runtime_resume(&dev_priv->gt);
2073

2074
		i915_gem_restore_fences(&dev_priv->ggtt);
2075

2076
		enable_rpm_wakeref_asserts(rpm);
2077

2078 2079
		return ret;
	}
2080

2081
	enable_rpm_wakeref_asserts(rpm);
2082
	intel_runtime_pm_driver_release(rpm);
2083

2084
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
2085 2086
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
2087

2088
	rpm->suspended = true;
2089 2090

	/*
2091 2092
	 * FIXME: We really should find a document that references the arguments
	 * used below!
2093
	 */
2094
	if (IS_BROADWELL(dev_priv)) {
2095 2096 2097 2098 2099 2100
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
2101
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
2102
	} else {
2103 2104 2105 2106 2107 2108 2109
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
2110
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
2111
	}
2112

2113
	assert_forcewakes_inactive(&dev_priv->uncore);
2114

2115
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2116 2117
		intel_hpd_poll_init(dev_priv);

2118
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
2119 2120 2121
	return 0;
}

2122
static int intel_runtime_resume(struct device *kdev)
2123
{
2124
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
2125
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
2126
	int ret;
2127

2128
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
2129
		return -ENODEV;
2130

2131
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
2132

2133
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
2134
	disable_rpm_wakeref_asserts(rpm);
2135

2136
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
2137
	rpm->suspended = false;
2138
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
2139 2140
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
2141

2142 2143
	intel_display_power_resume(dev_priv);

2144
	ret = vlv_resume_prepare(dev_priv, true);
2145

2146
	intel_uncore_runtime_resume(&dev_priv->uncore);
2147

2148 2149
	intel_runtime_pm_enable_interrupts(dev_priv);

2150 2151 2152 2153
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
2154
	intel_gt_runtime_resume(&dev_priv->gt);
2155
	i915_gem_restore_fences(&dev_priv->ggtt);
2156

2157 2158 2159 2160 2161
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
2162
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2163 2164
		intel_hpd_init(dev_priv);

2165 2166
	intel_enable_ipc(dev_priv);

2167
	enable_rpm_wakeref_asserts(rpm);
2168

2169
	if (ret)
2170 2171
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
2172
	else
2173
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
2174 2175

	return ret;
2176 2177
}

2178
const struct dev_pm_ops i915_pm_ops = {
2179 2180 2181 2182
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
2183
	.prepare = i915_pm_prepare,
2184
	.suspend = i915_pm_suspend,
2185 2186
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
2187
	.resume = i915_pm_resume,
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
2204 2205 2206 2207
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
2208
	.poweroff = i915_pm_suspend,
2209
	.poweroff_late = i915_pm_poweroff_late,
2210 2211
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
2212 2213

	/* S0ix (via runtime suspend) event handlers */
2214 2215
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
2216 2217
};

2218 2219 2220 2221 2222
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
2223
	.mmap = i915_gem_mmap,
2224 2225 2226 2227 2228 2229
	.poll = drm_poll,
	.read = drm_read,
	.compat_ioctl = i915_compat_ioctl,
	.llseek = noop_llseek,
};

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2244
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2256
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2257
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
2258 2259
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2260
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
2261 2262
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2263
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
2264 2265 2266 2267 2268 2269
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2270
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
2271 2272
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2273 2274
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
2275
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2276
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
2277
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
2278 2279 2280 2281
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
2282
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
2283
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2284 2285 2286 2287 2288 2289
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2290
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
2291 2292 2293
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
2294 2295
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
2296 2297
};

L
Linus Torvalds 已提交
2298
static struct drm_driver driver = {
2299 2300
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
2301
	 */
2302
	.driver_features =
2303
	    DRIVER_GEM |
2304
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
2305
	.release = i915_driver_release,
2306
	.open = i915_driver_open,
2307
	.lastclose = i915_driver_lastclose,
2308
	.postclose = i915_driver_postclose,
2309

2310
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
2311
	.gem_free_object_unlocked = i915_gem_free_object,
2312 2313 2314 2315 2316 2317

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

2318 2319 2320
	.get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
	.get_scanout_position = i915_get_crtc_scanoutpos,

2321
	.dumb_create = i915_gem_dumb_create,
2322 2323
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
2324
	.ioctls = i915_ioctls,
2325
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
2326
	.fops = &i915_driver_fops,
2327 2328 2329 2330 2331 2332
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
2333
};