sky2.c 110.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28 29
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
30
#include <linux/dma-mapping.h>
31 32 33 34
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
35
#include <net/ip.h>
36 37 38
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
39
#include <linux/workqueue.h>
40
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
41
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
42
#include <linux/debugfs.h>
43
#include <linux/mii.h>
44 45 46

#include <asm/irq.h>

47 48 49 50
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

51 52 53
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
54
#define DRV_VERSION		"1.15"
55 56 57 58 59
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
60
 * similar to Tigon3.
61 62
 */

63
#define RX_LE_SIZE	    	1024
64
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
65
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
66
#define RX_DEF_PENDING		RX_MAX_PENDING
67
#define RX_SKB_ALIGN		8
S
Stephen Hemminger 已提交
68 69 70 71

#define TX_RING_SIZE		512
#define TX_DEF_PENDING		(TX_RING_SIZE - 1)
#define TX_MIN_PENDING		64
72
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
73

S
Stephen Hemminger 已提交
74
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
75 76 77 78 79
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81 82
#define SKY2_EEPROM_MAGIC	0x9955aabb


83 84
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

85
static const u32 default_msg =
S
Stephen Hemminger 已提交
86 87
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
88
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
89

S
Stephen Hemminger 已提交
90
static int debug = -1;		/* defaults above */
91 92 93
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

94
static int copybreak __read_mostly = 128;
95 96 97
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

98 99 100 101
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

102
static int idle_timeout = 100;
103
module_param(idle_timeout, int, 0);
S
Stephen Hemminger 已提交
104
MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
105

106
static const struct pci_device_id sky2_id_table[] = {
107 108
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
110
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
111
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
112
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
134 135
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
136
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
137 138
	{ 0 }
};
S
Stephen Hemminger 已提交
139

140 141 142 143 144
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
145
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
146

147 148 149 150
/* This driver supports yukon2 chipset only */
static const char *yukon2_name[] = {
	"XL",		/* 0xb3 */
	"EC Ultra", 	/* 0xb4 */
S
Stephen Hemminger 已提交
151
	"Extreme",	/* 0xb5 */
152 153
	"EC",		/* 0xb6 */
	"FE",		/* 0xb7 */
S
Stephen Hemminger 已提交
154 155 156
};

/* Access to external PHY */
157
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
158 159 160 161 162 163 164 165 166
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
167
			return 0;
S
Stephen Hemminger 已提交
168
		udelay(1);
169
	}
170

S
Stephen Hemminger 已提交
171
	printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
172
	return -ETIMEDOUT;
173 174
}

175
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
176 177 178
{
	int i;

S
Stephen Hemminger 已提交
179
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
180 181 182
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
183 184 185 186 187
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
188
		udelay(1);
189 190
	}

191 192 193 194 195 196 197 198 199 200
	return -ETIMEDOUT;
}

static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
{
	u16 v;

	if (__gm_phy_read(hw, port, reg, &v) != 0)
		printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
	return v;
201 202
}

203

204 205 206 207 208
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
209

210 211
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
212

213 214 215 216 217 218 219 220
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
221

S
Stephen Hemminger 已提交
222
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
223
		u32 reg;
224

225 226 227 228 229 230 231 232 233 234 235
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);

		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);

		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
236 237 238 239 240

		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
241
	}
242
}
243

244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

	/* switch power to VAUX */
	if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
260 261
}

262
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
263 264 265 266 267 268 269
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	/* disable PHY IRQs */
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
S
Stephen Hemminger 已提交
270

271 272 273 274 275 276 277 278 279 280
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


306 307 308
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
309
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
310

S
Stephen Hemminger 已提交
311 312 313 314
	if (sky2->autoneg == AUTONEG_ENABLE
	    && !(hw->chip_id == CHIP_ID_YUKON_XL
		 || hw->chip_id == CHIP_ID_YUKON_EC_U
		 || hw->chip_id == CHIP_ID_YUKON_EX)) {
315 316 317
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
318
			   PHY_M_EC_MAC_S_MSK);
319 320
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
321
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
322
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
323
			/* set downshift counter to 3x and enable downshift */
324 325
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
326 327
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
328 329 330 331 332

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
333
	if (sky2_is_copper(hw)) {
334 335 336 337 338 339 340 341 342 343
		if (hw->chip_id == CHIP_ID_YUKON_FE) {
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
344
			/* downshift on PHY 88E1112 and 88E1149 is changed */
S
Stephen Hemminger 已提交
345 346 347 348
			if (sky2->autoneg == AUTONEG_ENABLE
			    && (hw->chip_id == CHIP_ID_YUKON_XL
				|| hw->chip_id == CHIP_ID_YUKON_EC_U
				|| hw->chip_id == CHIP_ID_YUKON_EX)) {
S
Stephen Hemminger 已提交
349
				/* set downshift counter to 3x and enable downshift */
350 351 352 353 354 355 356 357 358
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
359
	}
360

S
Stephen Hemminger 已提交
361 362 363 364 365
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
	if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
366

S
Stephen Hemminger 已提交
367 368 369 370 371 372 373 374
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
375 376
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
377 378 379 380

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
381
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
382
		}
S
Stephen Hemminger 已提交
383 384

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
385 386
	}

S
Stephen Hemminger 已提交
387
	ctrl = PHY_CT_RESET;
388 389
	ct1000 = 0;
	adv = PHY_AN_CSMA;
390
	reg = 0;
391 392

	if (sky2->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
393
		if (sky2_is_copper(hw)) {
394 395 396 397 398 399 400 401 402 403 404 405
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
406

407
			adv |= copper_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
408 409 410 411 412
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
413

414
			adv |= fiber_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
415
		}
416 417 418 419 420 421 422

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

423 424
		/* Disable auto update for duplex flow control and speed */
		reg |= GM_GPCR_AU_ALL_DIS;
425 426 427 428

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
429
			reg |= GM_GPCR_SPEED_1000;
430 431 432
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
433
			reg |= GM_GPCR_SPEED_100;
434 435 436
			break;
		}

437 438 439
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
440 441
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
442 443


444
 		reg |= gm_fc_disable[sky2->flow_mode];
445 446

		/* Forward pause packets to GMAC? */
447
		if (sky2->flow_mode & FC_RX)
448 449 450
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
451 452
	}

453 454
	gma_write16(hw, port, GM_GP_CTRL, reg);

455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
	if (hw->chip_id != CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
480
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
481 482 483 484 485

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
486 487 488 489 490
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
491 492 493

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
494 495 496 497 498 499
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
500 501

		/* restore page register */
S
Stephen Hemminger 已提交
502
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
503
		break;
S
Stephen Hemminger 已提交
504

505
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
506
	case CHIP_ID_YUKON_EX:
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
525 526 527 528 529

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
530
		ledover &= ~PHY_M_LED_MO_RX;
531 532
	}

533 534
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
535
		/* apply fixes in PHY AFE */
536 537
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

538
		/* increase differential signal amplitude in 10BASE-T */
539 540
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
541

542
		/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
543 544
		gm_phy_write(hw, port, 0x18, 0xa204);
		gm_phy_write(hw, port, 0x17, 0x2002);
545 546

		/* set page register to 0 */
547
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
548
	} else if (hw->chip_id != CHIP_ID_YUKON_EX) {
549
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
550

551 552
		if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
553
			ledover |= PHY_M_LED_MO_100;
554
		}
555

556 557 558 559
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
560

S
shemminger@osdl.org 已提交
561
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
562 563 564 565 566 567
	if (sky2->autoneg == AUTONEG_ENABLE)
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

568 569 570 571 572 573 574 575 576 577
static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
{
	u32 reg1;
	static const u32 phy_power[]
		= { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };

	/* looks like this XL is back asswards .. */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		onoff = !onoff;

578
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
579 580 581 582 583 584 585 586
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	if (onoff)
		/* Turn off phy power saving */
		reg1 &= ~phy_power[port];
	else
		reg1 |= phy_power[port];

	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
S
shemminger@osdl.org 已提交
587
	sky2_pci_read32(hw, PCI_DEV_REG1);
588
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
589 590 591
	udelay(100);
}

592 593 594
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
595
	spin_lock_bh(&sky2->phy_lock);
596
	sky2_phy_init(sky2->hw, sky2->port);
597
	spin_unlock_bh(&sky2->phy_lock);
598 599
}

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;
	u32 reg1;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
	sky2_phy_power(hw, port, 1);
	sky2_phy_reinit(sky2);

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* Turn on legacy PCI-Express PME mode */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	reg1 |= PCI_Y2_PME_LEGACY;
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

}

667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_STFW_ENA |
			     (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
	} else {
		if (hw->dev[port]->mtu > ETH_DATA_LEN) {
			/* set Tx GMAC FIFO Almost Empty Threshold */
			sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
				     (ECU_JUMBO_WM << 16) | ECU_AE_THR);

			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA | TX_STFW_DIS);

			/* Can't do offload because of lack of store/forward */
			hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
						     | NETIF_F_ALL_CSUM);
		} else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
	}
}

691 692 693 694 695 696 697
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

698
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
699
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
700 701 702

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
703
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
704 705 706 707 708 709 710 711 712 713 714
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
715
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
716

717 718 719
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

720
	spin_lock_bh(&sky2->phy_lock);
721
	sky2_phy_init(hw, port);
722
	spin_unlock_bh(&sky2->phy_lock);
723 724 725 726 727

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

728 729
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
730 731 732 733 734 735 736
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
737
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
738 739 740 741 742 743 744 745 746 747 748 749 750

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
751
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
752

753
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
754 755 756 757 758 759 760
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
761 762 763 764
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
765 766 767 768 769 770
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
771 772 773 774 775
	reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
	if (hw->chip_id == CHIP_ID_YUKON_EX)
		reg |= GMF_RX_OVER_ON;

	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
776

S
shemminger@osdl.org 已提交
777
	/* Flush Rx MAC FIFO on any flow control or error */
778
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
779

780 781
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
782 783 784 785

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
786

S
Stephen Hemminger 已提交
787
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
788
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
789
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
790

791
		sky2_set_tx_stfwd(hw, port);
792 793
	}

794 795
}

796 797
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
798
{
799 800 801 802 803 804
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
805

806 807 808 809 810 811 812
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
813
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
814

815 816 817 818 819 820
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
821

822 823 824
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
825 826 827 828 829 830 831 832
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
833
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
834 835 836
}

/* Setup Bus Memory Interface */
837
static void sky2_qset(struct sky2_hw *hw, u16 q)
838 839 840 841
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
842
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
843 844 845 846 847
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
848
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
849 850 851 852 853 854 855 856
				      u64 addr, u32 last)
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
857 858

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
859 860
}

S
Stephen Hemminger 已提交
861 862 863 864
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
{
	struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;

865
	sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
866
	le->ctrl = 0;
S
Stephen Hemminger 已提交
867 868
	return le;
}
869

870 871 872 873 874 875
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

876 877
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
878
{
S
Stephen Hemminger 已提交
879
	/* Make sure write' to descriptors are complete before we tell hardware */
880
	wmb();
S
Stephen Hemminger 已提交
881 882 883 884
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
885 886
}

S
Stephen Hemminger 已提交
887

888 889 890
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
891
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
892
	le->ctrl = 0;
893 894 895
	return le;
}

896 897 898
/* Return high part of DMA address (could be 32 or 64 bit) */
static inline u32 high32(dma_addr_t a)
{
899
	return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
900 901
}

902 903 904
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
905 906
{
	struct sky2_rx_le *le;
907
	u32 hi = high32(map);
908

S
Stephen Hemminger 已提交
909
	if (sky2->rx_addr64 != hi) {
910
		le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
911
		le->addr = cpu_to_le32(hi);
912
		le->opcode = OP_ADDR64 | HW_OWNER;
913
		sky2->rx_addr64 = high32(map + len);
914
	}
S
Stephen Hemminger 已提交
915

916
	le = sky2_next_rx(sky2);
917 918
	le->addr = cpu_to_le32((u32) map);
	le->length = cpu_to_le16(len);
919
	le->opcode = op | HW_OWNER;
920 921
}

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
	pci_unmap_len_set(re, data_size, size);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		re->frag_addr[i] = pci_map_page(pdev,
						skb_shinfo(skb)->frags[i].page,
						skb_shinfo(skb)->frags[i].page_offset,
						skb_shinfo(skb)->frags[i].size,
						PCI_DMA_FROMDEVICE);
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
965

966 967 968 969
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
970
static void rx_set_checksum(struct sky2_port *sky2)
971 972 973
{
	struct sky2_rx_le *le;

974 975 976 977 978
	if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
		le = sky2_next_rx(sky2);
		le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
		le->ctrl = 0;
		le->opcode = OP_TCPSTART | HW_OWNER;
S
Stephen Hemminger 已提交
979

980 981 982 983
		sky2_write32(sky2->hw,
			     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
	}
984 985 986

}

987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
S
Stephen Hemminger 已提交
1018
	mmiowb();
1019
}
S
Stephen Hemminger 已提交
1020

S
shemminger@osdl.org 已提交
1021
/* Clean out receive buffer area, assumes receiver hardware stopped */
1022 1023 1024 1025 1026
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1027
	for (i = 0; i < sky2->rx_pending; i++) {
1028
		struct rx_ring_info *re = sky2->rx_ring + i;
1029 1030

		if (re->skb) {
1031
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1032 1033 1034 1035 1036 1037
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1049
	switch (cmd) {
1050 1051 1052 1053 1054 1055
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1056

1057
		spin_lock_bh(&sky2->phy_lock);
1058
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1059
		spin_unlock_bh(&sky2->phy_lock);
1060

1061 1062 1063 1064 1065 1066 1067 1068
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

1069
		spin_lock_bh(&sky2->phy_lock);
1070 1071
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1072
		spin_unlock_bh(&sky2->phy_lock);
1073 1074 1075 1076 1077
		break;
	}
	return err;
}

1078 1079 1080 1081 1082 1083 1084
#ifdef SKY2_VLAN_TAG_USED
static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

1085
	netif_tx_lock_bh(dev);
1086
	netif_poll_disable(sky2->hw->dev[0]);
1087 1088

	sky2->vlgrp = grp;
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	if (grp) {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1100

1101
	netif_poll_enable(sky2->hw->dev[0]);
1102
	netif_tx_unlock_bh(dev);
1103 1104 1105
}
#endif

1106
/*
1107 1108 1109
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
 *
1110 1111
 * It appears the hardware has a bug in the FIFO logic that
 * cause it to hang if the FIFO gets overrun and the receive buffer
1112 1113
 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
 * aligned except if slab debugging is enabled.
1114
 */
1115
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1116 1117
{
	struct sk_buff *skb;
1118 1119
	unsigned long p;
	int i;
1120

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
	skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
	if (!skb)
		goto nomem;

	p = (unsigned long) skb->data;
	skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1134 1135 1136
	}

	return skb;
1137 1138 1139 1140
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1141 1142
}

S
Stephen Hemminger 已提交
1143 1144 1145 1146 1147
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1148 1149
/*
 * Allocate and setup receiver buffer pool.
1150 1151 1152 1153 1154 1155
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1156
 */
1157
static int sky2_rx_start(struct sky2_port *sky2)
1158
{
1159
	struct sky2_hw *hw = sky2->hw;
1160
	struct rx_ring_info *re;
1161
	unsigned rxq = rxqaddr[sky2->port];
1162
	unsigned i, size, space, thresh;
1163

1164
	sky2->rx_put = sky2->rx_next = 0;
1165
	sky2_qset(hw, rxq);
1166

1167 1168 1169 1170 1171 1172
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1173
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1174 1175
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1
	     || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1176
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1177

1178 1179 1180
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

	rx_set_checksum(sky2);
1181 1182

	/* Space needed for frame data + headers rounded up */
S
Stephen Hemminger 已提交
1183
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

	/* Account for overhead of skb - to avoid order > 0 allocation */
	space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
		+ sizeof(struct skb_shared_info);

	sky2->rx_nfrags = space >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	if (sky2->rx_nfrags != 0) {
		/* Compute residue after pages */
		space = sky2->rx_nfrags << PAGE_SHIFT;

		if (space < size)
			size -= space;
		else
			size = 0;

		/* Optimize to handle small packets and headers */
		if (size < copybreak)
			size = copybreak;
		if (size < ETH_HLEN)
			size = ETH_HLEN;
	}
	sky2->rx_data_size = size;

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1213
	for (i = 0; i < sky2->rx_pending; i++) {
1214
		re = sky2->rx_ring + i;
1215

1216
		re->skb = sky2_rx_alloc(sky2);
1217 1218 1219
		if (!re->skb)
			goto nomem;

1220 1221
		sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
		sky2_rx_submit(sky2, re);
1222 1223
	}

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1237
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1238
	sky2_rx_update(sky2, rxq);
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1251
	u32 ramsize, imask;
1252
	int cap, err = -ENOMEM;
1253
	struct net_device *otherdev = hw->dev[sky2->port^1];
1254

1255 1256 1257
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1258
	 */
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		struct sky2_port *osky2 = netdev_priv(otherdev);
 		u16 cmd;

 		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

 		sky2->rx_csum = 0;
 		osky2->rx_csum = 0;
 	}
1271

1272 1273 1274
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

S
Stephen Hemminger 已提交
1275 1276
	netif_carrier_off(dev);

1277 1278
	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1279 1280
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1281 1282 1283 1284
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1285
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
	sky2->tx_prod = sky2->tx_cons = 0;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1297
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1298 1299 1300 1301
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

1302 1303
	sky2_phy_power(hw, port, 1);

1304 1305
	sky2_mac_init(hw, port);

1306 1307 1308
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1309

1310 1311
	if (ramsize > 0) {
		u32 rxspace;
1312

1313 1314 1315 1316
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1317

1318 1319 1320 1321 1322 1323 1324
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1325

1326
	sky2_qset(hw, txqaddr[port]);
1327

1328 1329 1330 1331
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1332
	/* Set almost empty threshold */
1333 1334
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1335
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1336

1337 1338
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1339

1340
	err = sky2_rx_start(sky2);
1341 1342 1343 1344
	if (err)
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1345
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1346
	imask |= portirq_msk[port];
1347 1348
	sky2_write32(hw, B0_IMSK, imask);

1349 1350 1351
	return 0;

err_out:
1352
	if (sky2->rx_le) {
1353 1354
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1355 1356 1357
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1358 1359 1360
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1361 1362 1363 1364
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1365

1366 1367
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1368 1369 1370
	return err;
}

S
Stephen Hemminger 已提交
1371 1372 1373
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1374
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1375
}
1376

S
Stephen Hemminger 已提交
1377 1378
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1379
{
S
Stephen Hemminger 已提交
1380
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1381 1382
}

S
Stephen Hemminger 已提交
1383
/* Estimate of number of transmit list elements required */
1384
static unsigned tx_le_req(const struct sk_buff *skb)
1385
{
S
Stephen Hemminger 已提交
1386 1387 1388 1389 1390
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1391
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1392 1393
		++count;

1394
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1395 1396 1397
		++count;

	return count;
1398 1399
}

S
Stephen Hemminger 已提交
1400 1401 1402 1403 1404 1405
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1406 1407 1408 1409
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1410
	struct sky2_tx_le *le = NULL;
1411
	struct tx_ring_info *re;
1412 1413 1414 1415 1416 1417
	unsigned i, len;
	dma_addr_t mapping;
	u32 addr64;
	u16 mss;
	u8 ctrl;

1418 1419
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1420

S
Stephen Hemminger 已提交
1421
	if (unlikely(netif_msg_tx_queued(sky2)))
1422 1423 1424 1425 1426
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
		       dev->name, sky2->tx_prod, skb->len);

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1427
	addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1428

1429 1430
	/* Send high bits if changed or crosses boundary */
	if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
S
Stephen Hemminger 已提交
1431
		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1432
		le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1433
		le->opcode = OP_ADDR64 | HW_OWNER;
1434
		sky2->tx_addr64 = high32(mapping + len);
S
Stephen Hemminger 已提交
1435
	}
1436 1437

	/* Check for TCP Segmentation Offload */
1438
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1439
	if (mss != 0) {
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
		if (hw->chip_id != CHIP_ID_YUKON_EX)
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
  			le = get_tx_le(sky2);
  			le->addr = cpu_to_le32(mss);
 			if (hw->chip_id == CHIP_ID_YUKON_EX)
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1450 1451
			sky2->tx_last_mss = mss;
		}
1452 1453 1454
	}

	ctrl = 0;
1455 1456 1457 1458 1459
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1460
			le->addr = 0;
1461 1462 1463 1464 1465 1466 1467 1468 1469
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1470
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		/* On Yukon EX (some versions) encoding change. */
 		if (hw->chip_id == CHIP_ID_YUKON_EX
		    && hw->chip_rev != CHIP_REV_YU_EX_B0)
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

				le = get_tx_le(sky2);
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1495
		}
1496 1497 1498
	}

	le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1499
	le->addr = cpu_to_le32((u32) mapping);
1500 1501
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1502
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1503

1504
	re = tx_le_re(sky2, le);
1505
	re->skb = skb;
1506
	pci_unmap_addr_set(re, mapaddr, mapping);
1507
	pci_unmap_len_set(re, maplen, len);
1508 1509

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1510
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1511 1512 1513

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1514
		addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1515 1516
		if (addr64 != sky2->tx_addr64) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1517
			le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1518 1519 1520
			le->ctrl = 0;
			le->opcode = OP_ADDR64 | HW_OWNER;
			sky2->tx_addr64 = addr64;
1521 1522 1523
		}

		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1524
		le->addr = cpu_to_le32((u32) mapping);
1525 1526
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1527
		le->opcode = OP_BUFFER | HW_OWNER;
1528

1529 1530 1531 1532
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1533
	}
1534

1535 1536
	le->ctrl |= EOP;

1537 1538
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1539

1540
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1541 1542 1543 1544 1545 1546

	dev->trans_start = jiffies;
	return NETDEV_TX_OK;
}

/*
S
Stephen Hemminger 已提交
1547 1548 1549
 * Free ring elements from starting at tx_cons until "done"
 *
 * NB: the hardware will tell us about partial completion of multi-part
1550
 *     buffers so make sure not to free skb to early.
1551
 */
1552
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1553
{
1554
	struct net_device *dev = sky2->netdev;
1555
	struct pci_dev *pdev = sky2->hw->pdev;
1556
	unsigned idx;
1557

1558
	BUG_ON(done >= TX_RING_SIZE);
1559

1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1572
			break;
1573 1574 1575
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1576
				       PCI_DMA_TODEVICE);
1577 1578 1579 1580 1581 1582 1583
			break;
		}

		if (le->ctrl & EOP) {
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
S
Stephen Hemminger 已提交
1584

1585 1586 1587
			sky2->net_stats.tx_packets++;
			sky2->net_stats.tx_bytes += re->skb->len;

1588
			dev_kfree_skb_any(re->skb);
S
Stephen Hemminger 已提交
1589
			sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
1590
		}
S
Stephen Hemminger 已提交
1591 1592
	}

1593
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1594 1595
	smp_mb();

1596
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1597 1598 1599 1600
		netif_wake_queue(dev);
}

/* Cleanup all untransmitted buffers, assume transmitter not running */
1601
static void sky2_tx_clean(struct net_device *dev)
1602
{
1603 1604 1605
	struct sky2_port *sky2 = netdev_priv(dev);

	netif_tx_lock_bh(dev);
1606
	sky2_tx_complete(sky2, sky2->tx_prod);
1607
	netif_tx_unlock_bh(dev);
1608 1609 1610 1611 1612 1613 1614 1615 1616
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1617
	u32 imask;
1618

1619 1620 1621 1622
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1623 1624 1625
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1626
	/* Stop more packets from being queued */
1627 1628
	netif_stop_queue(dev);

S
Stephen Hemminger 已提交
1629 1630 1631 1632 1633
	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);

1634
	sky2_gmac_reset(hw, port);
S
Stephen Hemminger 已提交
1635

1636 1637 1638 1639 1640
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1641
		     RB_RST_SET | RB_DIS_OP_MD);
1642 1643

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1644
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1645 1646 1647 1648 1649
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1650 1651
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
S
Stephen Hemminger 已提交
1663 1664
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);
1665 1666 1667 1668 1669 1670 1671

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

1672
	sky2_rx_stop(sky2);
1673 1674 1675 1676

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);

1677 1678
	sky2_phy_power(hw, port, 0);

S
Stephen Hemminger 已提交
1679 1680
	netif_carrier_off(dev);

S
shemminger@osdl.org 已提交
1681
	/* turn off LED's */
1682 1683
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1684 1685
	synchronize_irq(hw->pdev->irq);

1686
	sky2_tx_clean(dev);
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1698 1699 1700 1701 1702 1703
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1704 1705 1706 1707 1708
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
S
Stephen Hemminger 已提交
1709
	if (!sky2_is_copper(hw))
S
Stephen Hemminger 已提交
1710 1711
		return SPEED_1000;

1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
	if (hw->chip_id == CHIP_ID_YUKON_FE)
		return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1730 1731 1732 1733 1734 1735
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
1736 1737

	/* enable Rx/Tx */
1738
	reg = gma_read16(hw, port, GM_GP_CTRL);
1739 1740 1741 1742 1743 1744 1745 1746
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

	/* Turn on link LED */
S
Stephen Hemminger 已提交
1747
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1748 1749
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

S
Stephen Hemminger 已提交
1750 1751 1752
	if (hw->chip_id == CHIP_ID_YUKON_XL
	    || hw->chip_id == CHIP_ID_YUKON_EC_U
	    || hw->chip_id == CHIP_ID_YUKON_EX) {
S
Stephen Hemminger 已提交
1753
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
		u16 led = PHY_M_LEDC_LOS_CTRL(1);	/* link active */

		switch(sky2->speed) {
		case SPEED_10:
			led |= PHY_M_LEDC_INIT_CTRL(7);
			break;

		case SPEED_100:
			led |= PHY_M_LEDC_STA1_CTRL(7);
			break;

		case SPEED_1000:
			led |= PHY_M_LEDC_STA0_CTRL(7);
			break;
		}
S
Stephen Hemminger 已提交
1769 1770

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1771
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
S
Stephen Hemminger 已提交
1772 1773 1774
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	}

1775 1776
	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1777
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1778 1779
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
1780
		       fc_name[sky2->flow_status]);
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1802

1803 1804 1805
	sky2_phy_init(hw, port);
}

1806 1807 1808 1809 1810 1811 1812 1813
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
1814 1815 1816 1817
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1818
	u16 advert, lpa;
S
Stephen Hemminger 已提交
1819

1820
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
1834
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
1835

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
	if (!sky2_is_copper(hw)) {
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
1853

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
1864

1865
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
S
Stephen Hemminger 已提交
1866
	    && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1867
		sky2->flow_status = FC_NONE;
1868

1869
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
1870 1871 1872 1873 1874 1875
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
1876

1877 1878
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1879
{
1880 1881
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
1882 1883
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
1884 1885 1886
	if (!netif_running(dev))
		return;

1887 1888 1889 1890
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

1891 1892 1893 1894
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

1895
	if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
S
Stephen Hemminger 已提交
1896 1897 1898 1899
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
1900

S
Stephen Hemminger 已提交
1901 1902
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
1903

S
Stephen Hemminger 已提交
1904 1905 1906
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1907

S
Stephen Hemminger 已提交
1908 1909
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
1910
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
1911 1912
		else
			sky2_link_down(sky2);
1913
	}
S
Stephen Hemminger 已提交
1914
out:
1915
	spin_unlock(&sky2->phy_lock);
1916 1917
}

S
Stephen Hemminger 已提交
1918
/* Transmit timeout is only called if we are running, carrier is up
1919 1920
 * and tx queue is full (stopped).
 */
1921 1922 1923
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1924
	struct sky2_hw *hw = sky2->hw;
1925 1926 1927 1928

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

1929
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
1930 1931 1932
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1933

S
Stephen Hemminger 已提交
1934 1935
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
1936 1937 1938 1939
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
1940 1941
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1942
	unsigned port = sky2->port;
1943 1944
	int err;
	u16 ctl, mode;
1945
	u32 imask;
1946 1947 1948 1949

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
Stephen Hemminger 已提交
1950 1951 1952
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
		return -EINVAL;

1953 1954 1955 1956 1957
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

1958
	imask = sky2_read32(hw, B0_IMSK);
1959 1960
	sky2_write32(hw, B0_IMSK, 0);

1961 1962 1963 1964
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
	netif_poll_disable(hw->dev[0]);

1965 1966
	synchronize_irq(hw->pdev->irq);

1967 1968
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
		sky2_set_tx_stfwd(hw, port);
1969 1970 1971

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1972 1973
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
1974 1975

	dev->mtu = new_mtu;
1976

1977 1978 1979 1980 1981 1982
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

1983
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
1984

1985
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
1986

1987
	err = sky2_rx_start(sky2);
1988
	sky2_write32(hw, B0_IMSK, imask);
1989

1990 1991 1992
	if (err)
		dev_close(dev);
	else {
1993
		gma_write16(hw, port, GM_GP_CTRL, ctl);
1994 1995 1996 1997 1998

		netif_poll_enable(hw->dev[0]);
		netif_wake_queue(dev);
	}

1999 2000 2001
	return err;
}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

	skb = netdev_alloc_skb(sky2->netdev, length + 2);
	if (likely(skb)) {
		skb_reserve(skb, 2);
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2014
		skb_copy_from_linear_data(re->skb, skb->data, length);
2015 2016 2017 2018 2019
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2020
		skb_put(skb, length);
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
	struct sk_buff *skb, *nskb;
	unsigned hdr_space = sky2->rx_data_size;

	pr_debug(PFX "receive new length=%d\n", length);

	/* Don't be tricky about reusing pages (yet) */
	nskb = sky2_rx_alloc(sky2);
	if (unlikely(!nskb))
		return NULL;

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);

	prefetch(skb->data);
	re->skb = nskb;
	sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2083
		skb_put(skb, length);
2084 2085 2086
	return skb;
}

2087 2088
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2089
 * For larger packets, get new buffer.
2090
 */
2091
static struct sk_buff *sky2_receive(struct net_device *dev,
2092 2093
				    u16 length, u32 status)
{
2094
 	struct sky2_port *sky2 = netdev_priv(dev);
2095
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2096
	struct sk_buff *skb = NULL;
2097 2098 2099

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2100
		       dev->name, sky2->rx_next, status, length);
2101

S
Stephen Hemminger 已提交
2102
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2103
	prefetch(sky2->rx_ring + sky2->rx_next);
2104

2105
	if (status & GMR_FS_ANY_ERR)
2106 2107
		goto error;

2108 2109 2110
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2111 2112 2113
	if (status >> 16 != length)
		goto len_mismatch;

2114 2115 2116 2117
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
S
Stephen Hemminger 已提交
2118
resubmit:
2119
	sky2_rx_submit(sky2, re);
2120

2121 2122
	return skb;

2123 2124 2125 2126 2127
len_mismatch:
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
	++sky2->net_stats.rx_length_errors;

2128
error:
2129
	++sky2->net_stats.rx_errors;
2130
	if (status & GMR_FS_RX_FF_OV) {
2131
		sky2->net_stats.rx_over_errors++;
2132 2133
		goto resubmit;
	}
2134

2135
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2136
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2137
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2138 2139

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2140 2141 2142 2143 2144
		sky2->net_stats.rx_length_errors++;
	if (status & GMR_FS_FRAGMENT)
		sky2->net_stats.rx_frame_errors++;
	if (status & GMR_FS_CRC_ERR)
		sky2->net_stats.rx_crc_errors++;
2145

S
Stephen Hemminger 已提交
2146
	goto resubmit;
2147 2148
}

2149 2150
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2151
{
2152
	struct sky2_port *sky2 = netdev_priv(dev);
2153

2154
	if (netif_running(dev)) {
2155
		netif_tx_lock(dev);
2156
		sky2_tx_complete(sky2, last);
2157
		netif_tx_unlock(dev);
2158
	}
2159 2160
}

2161 2162
/* Process status response ring */
static int sky2_status_intr(struct sky2_hw *hw, int to_do)
2163
{
2164
	int work_done = 0;
S
Stephen Hemminger 已提交
2165
	unsigned rx[2] = { 0, 0 };
S
Stephen Hemminger 已提交
2166
	u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
2167

2168
	rmb();
2169

S
Stephen Hemminger 已提交
2170
	while (hw->st_idx != hwidx) {
S
Stephen Hemminger 已提交
2171
		struct sky2_port *sky2;
2172
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
2173
		unsigned port = le->css & CSS_LINK_BIT;
2174
		struct net_device *dev;
2175 2176 2177 2178
		struct sk_buff *skb;
		u32 status;
		u16 length;

2179
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2180

2181
		dev = hw->dev[port];
2182
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2183 2184
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2185

S
Stephen Hemminger 已提交
2186
		switch (le->opcode & ~HW_OWNER) {
2187
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2188
			++rx[port];
2189
			skb = sky2_receive(dev, length, status);
2190 2191
			if (unlikely(!skb)) {
				sky2->net_stats.rx_dropped++;
S
Stephen Hemminger 已提交
2192
				break;
2193
			}
2194

2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
			/* This chip reports checksum status differently */
			if (hw->chip_id == CHIP_ID_YUKON_EX) {
				if (sky2->rx_csum &&
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2205
			skb->protocol = eth_type_trans(skb, dev);
2206 2207
			sky2->net_stats.rx_packets++;
			sky2->net_stats.rx_bytes += skb->len;
2208 2209
			dev->last_rx = jiffies;

2210 2211 2212 2213 2214 2215 2216
#ifdef SKY2_VLAN_TAG_USED
			if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
				vlan_hwaccel_receive_skb(skb,
							 sky2->vlgrp,
							 be16_to_cpu(sky2->rx_tag));
			} else
#endif
2217
				netif_receive_skb(skb);
2218

2219
			/* Stop after net poll weight */
2220 2221
			if (++work_done >= to_do)
				goto exit_loop;
2222 2223
			break;

2224 2225 2226 2227 2228 2229 2230 2231 2232
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2233
		case OP_RXCHKS:
2234 2235 2236
			if (!sky2->rx_csum)
				break;

2237 2238 2239
			if (hw->chip_id == CHIP_ID_YUKON_EX)
				break;

2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
			/* Both checksum counters are programmed to start at
			 * the same offset, so unless there is a problem they
			 * should match. This failure is an early indication that
			 * hardware receive checksumming won't work.
			 */
			if (likely(status >> 16 == (status & 0xffff))) {
				skb = sky2->rx_ring[sky2->rx_next].skb;
				skb->ip_summed = CHECKSUM_COMPLETE;
				skb->csum = status & 0xffff;
			} else {
				printk(KERN_NOTICE PFX "%s: hardware receive "
				       "checksum problem (status = %#x)\n",
				       dev->name, status);
				sky2->rx_csum = 0;
				sky2_write32(sky2->hw,
2255
					     Q_ADDR(rxqaddr[port], Q_CSR),
2256 2257
					     BMU_DIS_RX_CHKSUM);
			}
2258 2259 2260
			break;

		case OP_TXINDEXLE:
2261
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2262 2263
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2264 2265 2266 2267
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2268 2269 2270 2271
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2272
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2273
				       "unknown status opcode 0x%x\n", le->opcode);
2274
		}
2275
	}
2276

2277 2278 2279
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2280
exit_loop:
S
Stephen Hemminger 已提交
2281 2282
	if (rx[0])
		sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
2283

S
Stephen Hemminger 已提交
2284 2285
	if (rx[1])
		sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
2286

2287
	return work_done;
2288 2289 2290 2291 2292 2293
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2294 2295 2296
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2297 2298

	if (status & Y2_IS_PAR_RD1) {
2299 2300 2301
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2302 2303 2304 2305 2306
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2307 2308 2309
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2310 2311 2312 2313 2314

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2315 2316
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2317 2318 2319 2320
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2321 2322
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2323 2324 2325 2326
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2327 2328 2329
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2330 2331 2332 2333 2334 2335 2336 2337
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
	u32 status = sky2_read32(hw, B0_HWE_ISRC);

S
Stephen Hemminger 已提交
2338
	if (status & Y2_IS_TIST_OV)
2339 2340 2341
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2342 2343
		u16 pci_err;

2344
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2345
		if (net_ratelimit())
2346 2347
			dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
			        pci_err);
2348 2349

		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2350
		sky2_pci_write16(hw, PCI_STATUS,
2351
				 pci_err | PCI_STATUS_ERROR_BITS);
2352 2353 2354 2355
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2356
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2357 2358
		u32 pex_err;

2359
		pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
2360

2361
		if (net_ratelimit())
2362 2363
			dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
				pex_err);
2364 2365 2366

		/* clear the interrupt */
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2367 2368
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
				       0xffffffffUL);
2369 2370
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

2371
		if (pex_err & PEX_FATAL_ERRORS) {
2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
			u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
			hwmsk &= ~Y2_IS_PCI_EXP;
			sky2_write32(hw, B0_HWE_IMSK, hwmsk);
		}
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2395 2396 2397 2398 2399 2400
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
	if (status & GM_IS_RX_FF_OR) {
		++sky2->net_stats.rx_fifo_errors;
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
		++sky2->net_stats.tx_fifo_errors;
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2412 2413 2414
/* This should never happen it is a bug. */
static void sky2_le_error(struct sky2_hw *hw, unsigned port,
			  u16 q, unsigned ring_size)
2415 2416 2417
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2418 2419 2420
	unsigned idx;
	const u64 *le = (q == Q_R1 || q == Q_R2)
		? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2421

2422 2423 2424 2425
	idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
	printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
	       dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
	       (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2426

2427
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2428
}
2429

2430 2431 2432
/* If idle then force a fake soft NAPI poll once a second
 * to work around cases where sharing an edge triggered interrupt.
 */
2433 2434 2435 2436 2437 2438 2439
static inline void sky2_idle_start(struct sky2_hw *hw)
{
	if (idle_timeout > 0)
		mod_timer(&hw->idle_timer,
			  jiffies + msecs_to_jiffies(idle_timeout));
}

2440 2441
static void sky2_idle(unsigned long arg)
{
2442 2443
	struct sky2_hw *hw = (struct sky2_hw *) arg;
	struct net_device *dev = hw->dev[0];
2444 2445 2446

	if (__netif_rx_schedule_prep(dev))
		__netif_rx_schedule(dev);
2447 2448

	mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
2449 2450
}

2451 2452
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2453
{
2454 2455
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2456

S
Stephen Hemminger 已提交
2457 2458
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2459

S
Stephen Hemminger 已提交
2460 2461
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2462

S
Stephen Hemminger 已提交
2463 2464
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2465

S
Stephen Hemminger 已提交
2466
	if (status & Y2_IS_CHK_RX1)
2467
		sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2468

S
Stephen Hemminger 已提交
2469
	if (status & Y2_IS_CHK_RX2)
2470
		sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2471

S
Stephen Hemminger 已提交
2472
	if (status & Y2_IS_CHK_TXA1)
2473
		sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2474

S
Stephen Hemminger 已提交
2475
	if (status & Y2_IS_CHK_TXA2)
2476 2477 2478 2479 2480 2481
		sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
}

static int sky2_poll(struct net_device *dev0, int *budget)
{
	struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2482
	int work_done;
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2493

2494 2495 2496
	work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
	*budget -= work_done;
	dev0->quota -= work_done;
2497

2498 2499
	/* More work? */
 	if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
S
Stephen Hemminger 已提交
2500
		return 1;
2501 2502 2503 2504 2505 2506 2507

	/* Bug/Errata workaround?
	 * Need to kick the TX irq moderation timer.
	 */
	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2508
	}
2509 2510 2511 2512
	netif_rx_complete(dev0);

	sky2_read32(hw, B0_Y2_SP_LISR);
	return 0;
2513 2514
}

2515
static irqreturn_t sky2_intr(int irq, void *dev_id)
2516 2517 2518 2519 2520 2521 2522 2523 2524
{
	struct sky2_hw *hw = dev_id;
	struct net_device *dev0 = hw->dev[0];
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2525

2526 2527 2528
	prefetch(&hw->st_le[hw->st_idx]);
	if (likely(__netif_rx_schedule_prep(dev0)))
		__netif_rx_schedule(dev0);
S
Stephen Hemminger 已提交
2529

2530 2531 2532 2533 2534 2535 2536
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2537
	struct net_device *dev0 = sky2->hw->dev[0];
2538

2539 2540
	if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
		__netif_rx_schedule(dev0);
2541 2542 2543 2544
}
#endif

/* Chip internal frequency for clock calculations */
2545
static inline u32 sky2_mhz(const struct sky2_hw *hw)
2546
{
S
Stephen Hemminger 已提交
2547
	switch (hw->chip_id) {
2548
	case CHIP_ID_YUKON_EC:
2549
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2550
	case CHIP_ID_YUKON_EX:
2551
		return 125;	/* 125 Mhz */
2552
	case CHIP_ID_YUKON_FE:
2553
		return 100;	/* 100 Mhz */
S
Stephen Hemminger 已提交
2554
	default:		/* YUKON_XL */
2555
		return 156;	/* 156 Mhz */
2556 2557 2558
	}
}

2559
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2560
{
2561
	return sky2_mhz(hw) * us;
2562 2563
}

2564
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2565
{
2566
	return clk / sky2_mhz(hw);
2567 2568
}

2569

2570
static int __devinit sky2_init(struct sky2_hw *hw)
2571
{
S
Stephen Hemminger 已提交
2572
	u8 t8;
2573

2574 2575 2576
	/* Enable all clocks */
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);

2577
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2578

2579 2580
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
	if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2581 2582
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
2583 2584 2585
		return -EOPNOTSUPP;
	}

2586 2587 2588 2589
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	/* This rev is really old, and requires untested workarounds */
	if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2590 2591 2592
		dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
			yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
			hw->chip_id, hw->chip_rev);
2593 2594 2595
		return -EOPNOTSUPP;
	}

2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
	u16 status;
	int i;

2612
	/* disable ASF */
2613 2614 2615 2616 2617 2618 2619 2620
	if (hw->chip_id == CHIP_ID_YUKON_EX) {
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
		sky2_write16(hw, HCU_CCSR, status);
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2621 2622 2623 2624 2625 2626

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
2627
	status = sky2_pci_read16(hw, PCI_STATUS);
2628

2629
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2630 2631
	sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);

2632 2633 2634 2635

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

	/* clear any PEX errors */
2636 2637 2638
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);

2639

2640
	sky2_power_on(hw);
2641 2642 2643 2644

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2645 2646 2647 2648 2649

		if (hw->chip_id == CHIP_ID_YUKON_EX)
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
2650 2651 2652 2653
	}

	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

S
Stephen Hemminger 已提交
2654 2655
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
2656 2657 2658 2659

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
2660

2661 2662
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

2663 2664
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2665 2666 2667

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
2668
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2669 2670 2671 2672 2673 2674 2675

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
2676
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

2692
	sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2693 2694

	for (i = 0; i < hw->ports; i++)
2695
		sky2_gmac_reset(hw, i);
2696 2697 2698 2699 2700 2701 2702 2703

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
2704
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2705 2706

	/* Set the list last index */
S
Stephen Hemminger 已提交
2707
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2708

2709 2710
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
2711

2712 2713 2714 2715 2716
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2717

2718
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2719 2720
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2721

S
Stephen Hemminger 已提交
2722
	/* enable status unit */
2723 2724 2725 2726 2727
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2728 2729
}

S
Stephen Hemminger 已提交
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
	struct net_device *dev;
	int i, err;

	dev_dbg(&hw->pdev->dev, "restarting\n");

	del_timer_sync(&hw->idle_timer);

	rtnl_lock();
	sky2_write32(hw, B0_IMSK, 0);
	sky2_read32(hw, B0_IMSK);

	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev))
			sky2_down(dev);
	}

	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
	netif_poll_enable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev)) {
			err = sky2_up(dev);
			if (err) {
				printk(KERN_INFO PFX "%s: could not restart %d\n",
				       dev->name, err);
				dev_close(dev);
			}
		}
	}

	sky2_idle_start(hw);

	rtnl_unlock();
}

2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2790

2791 2792 2793 2794 2795
	if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;

2796
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
2797 2798 2799 2800 2801
		sky2_write32(hw, B0_CTST, sky2->wol
			     ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);

	if (!netif_running(dev))
		sky2_wol_init(sky2);
2802 2803 2804
	return 0;
}

2805
static u32 sky2_supported_modes(const struct sky2_hw *hw)
2806
{
S
Stephen Hemminger 已提交
2807 2808 2809 2810 2811 2812
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
2813 2814 2815

		if (hw->chip_id != CHIP_ID_YUKON_FE)
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
2816 2817
				| SUPPORTED_1000baseT_Full;
		return modes;
2818
	} else
S
Stephen Hemminger 已提交
2819 2820 2821 2822
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
2823 2824
}

S
Stephen Hemminger 已提交
2825
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2826 2827 2828 2829 2830 2831 2832
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
2833
	if (sky2_is_copper(hw)) {
2834
		ecmd->supported = SUPPORTED_10baseT_Half
S
Stephen Hemminger 已提交
2835 2836 2837 2838 2839 2840
		    | SUPPORTED_10baseT_Full
		    | SUPPORTED_100baseT_Half
		    | SUPPORTED_100baseT_Full
		    | SUPPORTED_1000baseT_Half
		    | SUPPORTED_1000baseT_Full
		    | SUPPORTED_Autoneg | SUPPORTED_TP;
2841
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
2842 2843 2844
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
2845
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
2846
	}
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866

	ecmd->advertising = sky2->advertising;
	ecmd->autoneg = sky2->autoneg;
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
2867
		switch (ecmd->speed) {
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
	}

	sky2->autoneg = ecmd->autoneg;
	sky2->advertising = ecmd->advertising;

2907 2908
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
2925 2926
	char name[ETH_GSTRING_LEN];
	u16 offset;
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
2938
	{ "collisions",    GM_TXF_COL },
2939 2940
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
2941
	{ "single_collisions", GM_TXF_SNG_COL },
2942
	{ "multi_collisions", GM_TXF_MUL_COL },
2943

2944
	{ "rx_short",      GM_RXF_SHT },
2945
	{ "rx_runt", 	   GM_RXE_FRAG },
2946 2947 2948 2949 2950 2951 2952
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
2953
	{ "rx_too_long",   GM_RXF_LNG_ERR },
2954 2955
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
2956
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
2957 2958 2959 2960 2961 2962 2963 2964 2965

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	return sky2->rx_csum;
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->rx_csum = data;
S
Stephen Hemminger 已提交
2980

2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

2993 2994 2995 2996
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2997
	if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
2998 2999
		return -EINVAL;

3000
	sky2_phy_reinit(sky2);
3001 3002 3003 3004

	return 0;
}

S
Stephen Hemminger 已提交
3005
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3006 3007 3008 3009 3010 3011
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3012
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3013
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3014
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3015

S
Stephen Hemminger 已提交
3016
	for (i = 2; i < count; i++)
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

static int sky2_get_stats_count(struct net_device *dev)
{
	return ARRAY_SIZE(sky2_stats);
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3032
				   struct ethtool_stats *stats, u64 * data)
3033 3034 3035
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3036
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3037 3038
}

S
Stephen Hemminger 已提交
3039
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static struct net_device_stats *sky2_get_stats(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	return &sky2->net_stats;
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3061 3062 3063
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3064 3065 3066 3067 3068

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3069
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3070
		    dev->dev_addr, ETH_ALEN);
3071
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3072
		    dev->dev_addr, ETH_ALEN);
3073

3074 3075 3076 3077 3078
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3079 3080

	return 0;
3081 3082
}

3083 3084 3085 3086 3087 3088 3089 3090
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3091 3092 3093 3094 3095 3096 3097 3098
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3099 3100
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3101

3102
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3103 3104 3105 3106 3107
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3108
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3109
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3110
	else if (dev->flags & IFF_ALLMULTI)
3111
		memset(filter, 0xff, sizeof(filter));
3112
	else if (dev->mc_count == 0 && !rx_pause)
3113 3114 3115 3116 3117
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3118 3119 3120 3121 3122
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
3123 3124 3125
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3126
		    (u16) filter[0] | ((u16) filter[1] << 8));
3127
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3128
		    (u16) filter[2] | ((u16) filter[3] << 8));
3129
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3130
		    (u16) filter[4] | ((u16) filter[5] << 8));
3131
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3132
		    (u16) filter[6] | ((u16) filter[7] << 8));
3133 3134 3135 3136 3137 3138 3139

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
3140
static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
3141
{
S
Stephen Hemminger 已提交
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
	u16 pg;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     on ? (PHY_M_LEDC_LOS_CTRL(1) |
				   PHY_M_LEDC_INIT_CTRL(7) |
				   PHY_M_LEDC_STA1_CTRL(7) |
				   PHY_M_LEDC_STA0_CTRL(7))
			     : 0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;

	default:
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
S
Stephen Hemminger 已提交
3160 3161
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, 
			     on ? PHY_M_LED_ALL : 0);
S
Stephen Hemminger 已提交
3162
	}
3163 3164 3165 3166 3167 3168 3169 3170
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3171
	u16 ledctrl, ledover = 0;
3172
	long ms;
3173
	int interrupted;
3174 3175
	int onoff = 1;

S
Stephen Hemminger 已提交
3176
	if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
3177 3178 3179 3180 3181
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
	else
		ms = data * 1000;

	/* save initial values */
3182
	spin_lock_bh(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3183 3184 3185 3186 3187 3188 3189 3190 3191
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
		ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
	}
3192

3193 3194
	interrupted = 0;
	while (!interrupted && ms > 0) {
3195 3196 3197
		sky2_led(hw, port, onoff);
		onoff = !onoff;

3198
		spin_unlock_bh(&sky2->phy_lock);
3199
		interrupted = msleep_interruptible(250);
3200
		spin_lock_bh(&sky2->phy_lock);
3201

3202 3203 3204 3205
		ms -= 250;
	}

	/* resume regularly scheduled programming */
S
Stephen Hemminger 已提交
3206 3207 3208 3209 3210 3211 3212 3213 3214
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
	}
3215
	spin_unlock_bh(&sky2->phy_lock);
3216 3217 3218 3219 3220 3221 3222 3223 3224

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

3239 3240 3241 3242 3243 3244 3245 3246 3247
	ecmd->autoneg = sky2->autoneg;
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->autoneg = ecmd->autoneg;
3248
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3249

3250 3251
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3252

3253
	return 0;
3254 3255
}

3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3296
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3297

3298 3299 3300
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3301 3302
		return -EINVAL;

3303
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3304
		return -EINVAL;
3305
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3306
		return -EINVAL;
3307
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3331
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3332 3333 3334 3335 3336 3337 3338
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int err = 0;

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

	if (netif_running(dev))
		sky2_down(dev);

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3373
	if (netif_running(dev)) {
S
Stephen Hemminger 已提交
3374
		err = sky2_up(dev);
3375 3376
		if (err)
			dev_close(dev);
3377 3378
		else
			sky2_set_multicast(dev);
3379
	}
S
Stephen Hemminger 已提交
3380 3381 3382 3383 3384 3385

	return err;
}

static int sky2_get_regs_len(struct net_device *dev)
{
3386
	return 0x4000;
S
Stephen Hemminger 已提交
3387 3388 3389 3390
}

/*
 * Returns copy of control register region
3391
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3392 3393 3394 3395 3396 3397 3398 3399
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;

	regs->version = 1;
3400
	memset(p, 0, regs->len);
S
Stephen Hemminger 已提交
3401

3402 3403
	memcpy_fromio(p, io, B3_RAM_ADDR);

3404 3405 3406 3407 3408 3409 3410 3411
	/* skip diagnostic ram region */
	memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);

	/* copy GMAC registers */
	memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
	if (sky2->hw->ports > 1)
		memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);

S
Stephen Hemminger 已提交
3412
}
3413

3414 3415 3416 3417 3418 3419 3420 3421
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

3422
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	u16 reg2;

	reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
{
	sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);

	while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
			cpu_relax();
	return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
}

static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
{
	sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
	sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
	do {
		cpu_relax();
	} while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

	while (length > 0) {
		u32 val = sky2_vpd_read(sky2->hw, cap, offset);
		int n = min_t(int, length, sizeof(val));

		memcpy(data, &val, n);
		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

	while (length > 0) {
		u32 val;
		int n = min_t(int, length, sizeof(val));

		if (n < sizeof(val))
			val = sky2_vpd_read(sky2->hw, cap, offset);
		memcpy(&val, data, n);

		sky2_vpd_write(sky2->hw, cap, offset, val);

		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}


3526
static const struct ethtool_ops sky2_ethtool_ops = {
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.get_sg 	= ethtool_op_get_sg,
	.set_sg 	= ethtool_op_set_sg,
	.get_tx_csum	= ethtool_op_get_tx_csum,
	.set_tx_csum	= sky2_set_tx_csum,
	.get_tso	= ethtool_op_get_tso,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
3554 3555
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
3556
	.phys_id	= sky2_phys_id,
3557 3558
	.get_stats_count = sky2_get_stats_count,
	.get_ethtool_stats = sky2_get_ethtool_stats,
3559
	.get_perm_addr	= ethtool_op_get_perm_addr,
3560 3561
};

S
Stephen Hemminger 已提交
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

	if (!netif_running(dev))
		return -ENETDOWN;

	seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

	netif_poll_disable(hw->dev[0]);
	last = sky2_read16(hw, STAT_PUT_IDX);

	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
		for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
		     idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

		switch(le->opcode & ~HW_OWNER) {
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
		   last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

	netif_poll_enable(hw->dev[0]);
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;

	if (dev->open == sky2_up) {
		struct sky2_port *sky2 = netdev_priv(dev);

		switch(event) {
		case NETDEV_CHANGENAME:
			if (!netif_running(dev))
				break;
			/* fallthrough */
		case NETDEV_DOWN:
		case NETDEV_GOING_DOWN:
			if (sky2->debugfs) {
				printk(KERN_DEBUG PFX "%s: remove debugfs\n",
				       dev->name);
				debugfs_remove(sky2->debugfs);
				sky2->debugfs = NULL;
			}

			if (event != NETDEV_CHANGENAME)
				break;
			/* fallthrough for changename */
		case NETDEV_UP:
			if (sky2_debug) {
				struct dentry *d;
				d = debugfs_create_file(dev->name, S_IRUGO,
							sky2_debug, dev,
							&sky2_debug_fops);
				if (d == NULL || IS_ERR(d))
					printk(KERN_INFO PFX
					       "%s: debugfs create failed\n",
					       dev->name);
				else
					sky2->debugfs = d;
			}
			break;
		}
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif


3751 3752
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3753 3754
						     unsigned port,
						     int highmem, int wol)
3755 3756 3757 3758 3759
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
3760
		dev_err(&hw->pdev->dev, "etherdev alloc failed");
3761 3762 3763 3764 3765
		return NULL;
	}

	SET_MODULE_OWNER(dev);
	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3766
	dev->irq = hw->pdev->irq;
3767 3768
	dev->open = sky2_up;
	dev->stop = sky2_down;
3769
	dev->do_ioctl = sky2_ioctl;
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781
	dev->hard_start_xmit = sky2_xmit_frame;
	dev->get_stats = sky2_get_stats;
	dev->set_multicast_list = sky2_set_multicast;
	dev->set_mac_address = sky2_set_mac_address;
	dev->change_mtu = sky2_change_mtu;
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->tx_timeout = sky2_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
	if (port == 0)
		dev->poll = sky2_poll;
	dev->weight = NAPI_WEIGHT;
#ifdef CONFIG_NET_POLL_CONTROLLER
3782 3783 3784 3785 3786
	/* Network console (only works on port 0)
	 * because netpoll makes assumptions about NAPI
	 */
	if (port == 0)
		dev->poll_controller = sky2_netpoll;
3787 3788 3789 3790 3791 3792 3793 3794 3795
#endif

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
	sky2->autoneg = AUTONEG_ENABLE;
3796 3797
	sky2->flow_mode = FC_BOTH;

3798 3799 3800
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
3801
	sky2->rx_csum = 1;
3802
	sky2->wol = wol;
3803

3804
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3805
	sky2->tx_pending = TX_DEF_PENDING;
3806
	sky2->rx_pending = RX_DEF_PENDING;
3807 3808 3809 3810 3811

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
3812
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
3813 3814 3815
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

3816 3817 3818 3819 3820
#ifdef SKY2_VLAN_TAG_USED
	dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	dev->vlan_rx_register = sky2_vlan_rx_register;
#endif

3821
	/* read the mac address */
S
Stephen Hemminger 已提交
3822
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
3823
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3824 3825 3826 3827

	return dev;
}

3828
static void __devinit sky2_show_addr(struct net_device *dev)
3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
		       dev->name,
		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
}

3839
/* Handle software interrupt used during MSI test */
3840
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
3841 3842 3843 3844 3845 3846 3847 3848
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
3849
		hw->msi = 1;
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

3864 3865
	init_waitqueue_head (&hw->msi_wait);

3866 3867
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

3868
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
3869
	if (err) {
3870
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3871 3872 3873 3874
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3875
	sky2_read8(hw, B0_CTST);
3876

3877
	wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
3878

3879
	if (!hw->msi) {
3880
		/* MSI test failed, go back to INTx mode */
3881 3882
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
3883 3884 3885 3886 3887 3888

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
3889
	sky2_read32(hw, B0_IMSK);
3890 3891 3892 3893 3894 3895

	free_irq(pdev->irq, hw);

	return err;
}

3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
static int __devinit pci_wake_enabled(struct pci_dev *dev)
{
	int pm  = pci_find_capability(dev, PCI_CAP_ID_PM);
	u16 value;

	if (!pm)
		return 0;
	if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
		return 0;
	return value & PCI_PM_CTRL_PME_ENABLE;
}

3908 3909 3910
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
3911
	struct net_device *dev;
3912
	struct sky2_hw *hw;
3913
	int err, using_dac = 0, wol_default;
3914

S
Stephen Hemminger 已提交
3915 3916
	err = pci_enable_device(pdev);
	if (err) {
3917
		dev_err(&pdev->dev, "cannot enable PCI device\n");
3918 3919 3920
		goto err_out;
	}

S
Stephen Hemminger 已提交
3921 3922
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
3923
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3924
		goto err_out_disable;
3925 3926 3927 3928
	}

	pci_set_master(pdev);

3929 3930 3931 3932 3933
	if (sizeof(dma_addr_t) > sizeof(u32) &&
	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
		using_dac = 1;
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (err < 0) {
3934 3935
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
3936 3937 3938
			goto err_out_free_regions;
		}
	} else {
3939 3940
		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (err) {
3941
			dev_err(&pdev->dev, "no usable DMA configuration\n");
3942 3943 3944
			goto err_out_free_regions;
		}
	}
3945

3946 3947
	wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;

3948
	err = -ENOMEM;
S
Stephen Hemminger 已提交
3949
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3950
	if (!hw) {
3951
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
3952 3953 3954 3955 3956 3957 3958
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
3959
		dev_err(&pdev->dev, "cannot map device registers\n");
3960 3961 3962
		goto err_out_free_hw;
	}

3963
#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3964 3965 3966
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
3967 3968 3969
	{
		u32 reg;
		reg = sky2_pci_read32(hw, PCI_DEV_REG2);
S
Stephen Hemminger 已提交
3970
		reg &= ~PCI_REV_DESC;
3971 3972 3973 3974
		sky2_pci_write32(hw, PCI_DEV_REG2, reg);
	}
#endif

3975 3976 3977 3978 3979 3980
	/* ring for status responses */
	hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_iounmap;

3981
	err = sky2_init(hw);
3982
	if (err)
S
Stephen Hemminger 已提交
3983
		goto err_out_iounmap;
3984

3985
	dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3986 3987
	       DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
	       pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
S
Stephen Hemminger 已提交
3988
	       hw->chip_id, hw->chip_rev);
3989

3990 3991 3992
	sky2_reset(hw);

	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
3993 3994
	if (!dev) {
		err = -ENOMEM;
3995
		goto err_out_free_pci;
3996
	}
3997

3998 3999 4000 4001 4002 4003 4004 4005
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4006 4007
	err = register_netdev(dev);
	if (err) {
4008
		dev_err(&pdev->dev, "cannot register net device\n");
4009 4010 4011
		goto err_out_free_netdev;
	}

4012 4013
	err = request_irq(pdev->irq,  sky2_intr, hw->msi ? 0 : IRQF_SHARED,
			  dev->name, hw);
4014
	if (err) {
4015
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4016 4017 4018 4019
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

4020 4021
	sky2_show_addr(dev);

4022 4023 4024
	if (hw->ports > 1) {
		struct net_device *dev1;

4025
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4026 4027 4028 4029 4030
		if (!dev1)
			dev_warn(&pdev->dev, "allocation for second device failed\n");
		else if ((err = register_netdev(dev1))) {
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4031 4032
			hw->dev[1] = NULL;
			free_netdev(dev1);
4033 4034
		} else
			sky2_show_addr(dev1);
4035 4036
	}

4037
	setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
S
Stephen Hemminger 已提交
4038 4039
	INIT_WORK(&hw->restart_work, sky2_restart);

4040
	sky2_idle_start(hw);
4041

S
Stephen Hemminger 已提交
4042 4043
	pci_set_drvdata(pdev, hw);

4044 4045
	return 0;

S
Stephen Hemminger 已提交
4046
err_out_unregister:
4047 4048
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4049
	unregister_netdev(dev);
4050 4051 4052
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
4053
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4054 4055 4056 4057 4058 4059 4060
	pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4061
err_out_disable:
4062 4063
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4064
	pci_set_drvdata(pdev, NULL);
4065 4066 4067 4068 4069
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4070
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4071 4072
	struct net_device *dev0, *dev1;

S
Stephen Hemminger 已提交
4073
	if (!hw)
4074 4075
		return;

4076 4077
	del_timer_sync(&hw->idle_timer);

S
Stephen Hemminger 已提交
4078 4079
	flush_scheduled_work();

4080
	sky2_write32(hw, B0_IMSK, 0);
4081 4082
	synchronize_irq(hw->pdev->irq);

4083
	dev0 = hw->dev[0];
S
Stephen Hemminger 已提交
4084 4085 4086
	dev1 = hw->dev[1];
	if (dev1)
		unregister_netdev(dev1);
4087 4088
	unregister_netdev(dev0);

4089 4090
	sky2_power_aux(hw);

4091
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
4092
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4093
	sky2_read8(hw, B0_CTST);
4094 4095

	free_irq(pdev->irq, hw);
4096 4097
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4098
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4099 4100
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4101

4102 4103 4104 4105 4106
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
	iounmap(hw->regs);
	kfree(hw);
4107

4108 4109 4110 4111 4112 4113
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4114
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4115
	int i, wol = 0;
4116

S
Stephen Hemminger 已提交
4117 4118 4119
	if (!hw)
		return 0;

4120
	del_timer_sync(&hw->idle_timer);
4121
	netif_poll_disable(hw->dev[0]);
4122

4123
	for (i = 0; i < hw->ports; i++) {
4124
		struct net_device *dev = hw->dev[i];
4125
		struct sky2_port *sky2 = netdev_priv(dev);
4126

4127
		if (netif_running(dev))
4128
			sky2_down(dev);
4129 4130 4131 4132 4133

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4134 4135
	}

4136
	sky2_write32(hw, B0_IMSK, 0);
4137
	sky2_power_aux(hw);
4138

4139
	pci_save_state(pdev);
4140
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4141 4142
	pci_set_power_state(pdev, pci_choose_state(pdev, state));

4143
	return 0;
4144 4145 4146 4147
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4148
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4149
	int i, err;
4150

S
Stephen Hemminger 已提交
4151 4152 4153
	if (!hw)
		return 0;

4154 4155 4156 4157 4158 4159 4160 4161
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4162
	pci_enable_wake(pdev, PCI_D0, 0);
4163 4164 4165 4166 4167

	/* Re-enable all clocks */
	if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);

4168
	sky2_reset(hw);
4169

4170 4171
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

4172
	for (i = 0; i < hw->ports; i++) {
4173
		struct net_device *dev = hw->dev[i];
4174
		if (netif_running(dev)) {
4175 4176 4177 4178 4179
			err = sky2_up(dev);
			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
				dev_close(dev);
4180
				goto out;
4181
			}
4182 4183
		}
	}
4184

4185
	netif_poll_enable(hw->dev[0]);
4186
	sky2_idle_start(hw);
4187
	return 0;
4188
out:
4189
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4190
	pci_disable_device(pdev);
4191
	return err;
4192 4193 4194
}
#endif

4195 4196 4197 4198 4199
static void sky2_shutdown(struct pci_dev *pdev)
{
	struct sky2_hw *hw = pci_get_drvdata(pdev);
	int i, wol = 0;

S
Stephen Hemminger 已提交
4200 4201 4202
	if (!hw)
		return;

4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226
	del_timer_sync(&hw->idle_timer);
	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol) {
			wol = 1;
			sky2_wol_init(sky2);
		}
	}

	if (wol)
		sky2_power_aux(hw);

	pci_enable_wake(pdev, PCI_D3hot, wol);
	pci_enable_wake(pdev, PCI_D3cold, wol);

	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);

}

4227
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
4228 4229 4230 4231
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
4232
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
4233 4234
	.suspend = sky2_suspend,
	.resume = sky2_resume,
4235
#endif
4236
	.shutdown = sky2_shutdown,
4237 4238 4239 4240
};

static int __init sky2_init_module(void)
{
S
Stephen Hemminger 已提交
4241
	sky2_debug_init();
4242
	return pci_register_driver(&sky2_driver);
4243 4244 4245 4246 4247
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
4248
	sky2_debug_cleanup();
4249 4250 4251 4252 4253 4254
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4255
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4256
MODULE_LICENSE("GPL");
4257
MODULE_VERSION(DRV_VERSION);