sky2.c 104.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28 29
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
30
#include <linux/dma-mapping.h>
31 32 33 34
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
35
#include <net/ip.h>
36 37 38
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
39
#include <linux/workqueue.h>
40
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
41
#include <linux/prefetch.h>
42
#include <linux/mii.h>
43 44 45

#include <asm/irq.h>

46 47 48 49
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

50 51 52
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
53
#define DRV_VERSION		"1.15"
54 55 56 57 58
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
59
 * similar to Tigon3.
60 61
 */

62
#define RX_LE_SIZE	    	1024
63
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
64
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
65
#define RX_DEF_PENDING		RX_MAX_PENDING
66
#define RX_SKB_ALIGN		8
67
#define RX_BUF_WRITE		16
S
Stephen Hemminger 已提交
68 69 70 71

#define TX_RING_SIZE		512
#define TX_DEF_PENDING		(TX_RING_SIZE - 1)
#define TX_MIN_PENDING		64
72
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
73

S
Stephen Hemminger 已提交
74
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
75 76 77 78 79
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

82
static const u32 default_msg =
S
Stephen Hemminger 已提交
83 84
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
85
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
86

S
Stephen Hemminger 已提交
87
static int debug = -1;		/* defaults above */
88 89 90
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

91
static int copybreak __read_mostly = 128;
92 93 94
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

95 96 97 98
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

99
static int idle_timeout = 100;
100
module_param(idle_timeout, int, 0);
S
Stephen Hemminger 已提交
101
MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
102

103
static const struct pci_device_id sky2_id_table[] = {
104 105
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
131 132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
133
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
134 135
	{ 0 }
};
S
Stephen Hemminger 已提交
136

137 138 139 140 141
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
142
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
143

144 145 146 147
/* This driver supports yukon2 chipset only */
static const char *yukon2_name[] = {
	"XL",		/* 0xb3 */
	"EC Ultra", 	/* 0xb4 */
S
Stephen Hemminger 已提交
148
	"Extreme",	/* 0xb5 */
149 150
	"EC",		/* 0xb6 */
	"FE",		/* 0xb7 */
S
Stephen Hemminger 已提交
151 152 153
};

/* Access to external PHY */
154
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
155 156 157 158 159 160 161 162 163
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
164
			return 0;
S
Stephen Hemminger 已提交
165
		udelay(1);
166
	}
167

S
Stephen Hemminger 已提交
168
	printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
169
	return -ETIMEDOUT;
170 171
}

172
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
173 174 175
{
	int i;

S
Stephen Hemminger 已提交
176
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
177 178 179
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
180 181 182 183 184
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
185
		udelay(1);
186 187
	}

188 189 190 191 192 193 194 195 196 197
	return -ETIMEDOUT;
}

static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
{
	u16 v;

	if (__gm_phy_read(hw, port, reg, &v) != 0)
		printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
	return v;
198 199
}

200

201 202 203 204 205
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
206

207 208
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
209

210 211 212 213 214 215 216 217
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
218

S
Stephen Hemminger 已提交
219
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
220
		u32 reg;
221

222 223 224 225 226 227 228 229 230 231 232
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);

		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);

		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
233 234 235 236 237

		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
238
	}
239
}
240

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

	/* switch power to VAUX */
	if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
257 258
}

259
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
260 261 262 263 264 265 266
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	/* disable PHY IRQs */
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
S
Stephen Hemminger 已提交
267

268 269 270 271 272 273 274 275 276 277
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


303 304 305
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
306
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
307

S
Stephen Hemminger 已提交
308 309 310 311
	if (sky2->autoneg == AUTONEG_ENABLE
	    && !(hw->chip_id == CHIP_ID_YUKON_XL
		 || hw->chip_id == CHIP_ID_YUKON_EC_U
		 || hw->chip_id == CHIP_ID_YUKON_EX)) {
312 313 314
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
315
			   PHY_M_EC_MAC_S_MSK);
316 317
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
318
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
319
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
320
			/* set downshift counter to 3x and enable downshift */
321 322
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
323 324
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
325 326 327 328 329

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
330
	if (sky2_is_copper(hw)) {
331 332 333 334 335 336 337 338 339 340
		if (hw->chip_id == CHIP_ID_YUKON_FE) {
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
341
			/* downshift on PHY 88E1112 and 88E1149 is changed */
S
Stephen Hemminger 已提交
342 343 344 345
			if (sky2->autoneg == AUTONEG_ENABLE
			    && (hw->chip_id == CHIP_ID_YUKON_XL
				|| hw->chip_id == CHIP_ID_YUKON_EC_U
				|| hw->chip_id == CHIP_ID_YUKON_EX)) {
S
Stephen Hemminger 已提交
346
				/* set downshift counter to 3x and enable downshift */
347 348 349 350 351 352 353 354 355
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
356
	}
357

S
Stephen Hemminger 已提交
358 359 360 361 362
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
	if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
363

S
Stephen Hemminger 已提交
364 365 366 367 368 369 370 371
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
372 373
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
374 375 376 377

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
378
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
379
		}
S
Stephen Hemminger 已提交
380 381

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
382 383
	}

S
Stephen Hemminger 已提交
384
	ctrl = PHY_CT_RESET;
385 386
	ct1000 = 0;
	adv = PHY_AN_CSMA;
387
	reg = 0;
388 389

	if (sky2->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
390
		if (sky2_is_copper(hw)) {
391 392 393 394 395 396 397 398 399 400 401 402
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
403

404
			adv |= copper_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
405 406 407 408 409
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
410

411
			adv |= fiber_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
412
		}
413 414 415 416 417 418 419

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

420 421
		/* Disable auto update for duplex flow control and speed */
		reg |= GM_GPCR_AU_ALL_DIS;
422 423 424 425

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
426
			reg |= GM_GPCR_SPEED_1000;
427 428 429
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
430
			reg |= GM_GPCR_SPEED_100;
431 432 433
			break;
		}

434 435 436
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
437 438
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
439 440


441
 		reg |= gm_fc_disable[sky2->flow_mode];
442 443

		/* Forward pause packets to GMAC? */
444
		if (sky2->flow_mode & FC_RX)
445 446 447
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
448 449
	}

450 451
	gma_write16(hw, port, GM_GP_CTRL, reg);

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
	if (hw->chip_id != CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
477
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
478 479 480 481 482

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
483 484 485 486 487
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
488 489 490

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
491 492 493 494 495 496
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
497 498

		/* restore page register */
S
Stephen Hemminger 已提交
499
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
500
		break;
S
Stephen Hemminger 已提交
501

502
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
503
	case CHIP_ID_YUKON_EX:
504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
522 523 524 525 526

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
527
		ledover &= ~PHY_M_LED_MO_RX;
528 529
	}

530 531
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
532
		/* apply fixes in PHY AFE */
533 534
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

535
		/* increase differential signal amplitude in 10BASE-T */
536 537
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
538

539
		/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
540 541
		gm_phy_write(hw, port, 0x18, 0xa204);
		gm_phy_write(hw, port, 0x17, 0x2002);
542 543

		/* set page register to 0 */
544
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
545
	} else if (hw->chip_id != CHIP_ID_YUKON_EX) {
546
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
547

548 549
		if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
550
			ledover |= PHY_M_LED_MO_100;
551
		}
552

553 554 555 556
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
557

S
shemminger@osdl.org 已提交
558
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
559 560 561 562 563 564
	if (sky2->autoneg == AUTONEG_ENABLE)
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

565 566 567 568 569 570 571 572 573 574
static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
{
	u32 reg1;
	static const u32 phy_power[]
		= { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };

	/* looks like this XL is back asswards .. */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		onoff = !onoff;

575
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
576 577 578 579 580 581 582 583
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	if (onoff)
		/* Turn off phy power saving */
		reg1 &= ~phy_power[port];
	else
		reg1 |= phy_power[port];

	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
S
shemminger@osdl.org 已提交
584
	sky2_pci_read32(hw, PCI_DEV_REG1);
585
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
586 587 588
	udelay(100);
}

589 590 591
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
592
	spin_lock_bh(&sky2->phy_lock);
593
	sky2_phy_init(sky2->hw, sky2->port);
594
	spin_unlock_bh(&sky2->phy_lock);
595 596
}

597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;
	u32 reg1;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
	sky2_phy_power(hw, port, 1);
	sky2_phy_reinit(sky2);

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* Turn on legacy PCI-Express PME mode */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	reg1 |= PCI_Y2_PME_LEGACY;
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

}

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_STFW_ENA |
			     (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
	} else {
		if (hw->dev[port]->mtu > ETH_DATA_LEN) {
			/* set Tx GMAC FIFO Almost Empty Threshold */
			sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
				     (ECU_JUMBO_WM << 16) | ECU_AE_THR);

			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA | TX_STFW_DIS);

			/* Can't do offload because of lack of store/forward */
			hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
						     | NETIF_F_ALL_CSUM);
		} else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
	}
}

688 689 690 691 692 693 694
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

695
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
696
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
697 698 699

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
700
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
701 702 703 704 705 706 707 708 709 710 711
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
712
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
713

714 715 716
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

717
	spin_lock_bh(&sky2->phy_lock);
718
	sky2_phy_init(hw, port);
719
	spin_unlock_bh(&sky2->phy_lock);
720 721 722 723 724

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

725 726
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
727 728 729 730 731 732 733
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
734
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
735 736 737 738 739 740 741 742 743 744 745 746 747

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
748
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
749

750
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
751 752 753 754 755 756 757
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
758 759 760 761
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
762 763 764 765 766 767
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
768 769 770 771 772
	reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
	if (hw->chip_id == CHIP_ID_YUKON_EX)
		reg |= GMF_RX_OVER_ON;

	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
773

S
shemminger@osdl.org 已提交
774
	/* Flush Rx MAC FIFO on any flow control or error */
775
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
776

777 778
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
779 780 781 782

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
783

S
Stephen Hemminger 已提交
784
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
785
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
786
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
787

788
		sky2_set_tx_stfwd(hw, port);
789 790
	}

791 792
}

793 794
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
795
{
796 797 798 799 800 801
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
802

803 804 805 806 807 808 809
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
810
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
811

812 813 814 815 816 817
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
818

819 820 821
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
822 823 824 825 826 827 828 829
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
830
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
831 832 833
}

/* Setup Bus Memory Interface */
834
static void sky2_qset(struct sky2_hw *hw, u16 q)
835 836 837 838
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
839
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
840 841 842 843 844
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
845
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
846 847 848 849 850 851 852 853
				      u64 addr, u32 last)
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
854 855

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
856 857
}

S
Stephen Hemminger 已提交
858 859 860 861
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
{
	struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;

862
	sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
863
	le->ctrl = 0;
S
Stephen Hemminger 已提交
864 865
	return le;
}
866

867 868 869 870 871 872
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

873 874
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
875
{
S
Stephen Hemminger 已提交
876
	/* Make sure write' to descriptors are complete before we tell hardware */
877
	wmb();
S
Stephen Hemminger 已提交
878 879 880 881
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
882 883
}

S
Stephen Hemminger 已提交
884

885 886 887
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
888
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
889
	le->ctrl = 0;
890 891 892
	return le;
}

893 894 895
/* Return high part of DMA address (could be 32 or 64 bit) */
static inline u32 high32(dma_addr_t a)
{
896
	return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
897 898
}

899 900 901
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
902 903
{
	struct sky2_rx_le *le;
904
	u32 hi = high32(map);
905

S
Stephen Hemminger 已提交
906
	if (sky2->rx_addr64 != hi) {
907
		le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
908
		le->addr = cpu_to_le32(hi);
909
		le->opcode = OP_ADDR64 | HW_OWNER;
910
		sky2->rx_addr64 = high32(map + len);
911
	}
S
Stephen Hemminger 已提交
912

913
	le = sky2_next_rx(sky2);
914 915
	le->addr = cpu_to_le32((u32) map);
	le->length = cpu_to_le16(len);
916
	le->opcode = op | HW_OWNER;
917 918
}

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
	pci_unmap_len_set(re, data_size, size);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		re->frag_addr[i] = pci_map_page(pdev,
						skb_shinfo(skb)->frags[i].page,
						skb_shinfo(skb)->frags[i].page_offset,
						skb_shinfo(skb)->frags[i].size,
						PCI_DMA_FROMDEVICE);
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
962

963 964 965 966
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
967
static void rx_set_checksum(struct sky2_port *sky2)
968 969 970
{
	struct sky2_rx_le *le;

971 972 973 974 975
	if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
		le = sky2_next_rx(sky2);
		le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
		le->ctrl = 0;
		le->opcode = OP_TCPSTART | HW_OWNER;
S
Stephen Hemminger 已提交
976

977 978 979 980
		sky2_write32(sky2->hw,
			     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
	}
981 982 983

}

984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
S
Stephen Hemminger 已提交
1015
	mmiowb();
1016
}
S
Stephen Hemminger 已提交
1017

S
shemminger@osdl.org 已提交
1018
/* Clean out receive buffer area, assumes receiver hardware stopped */
1019 1020 1021 1022 1023
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1024
	for (i = 0; i < sky2->rx_pending; i++) {
1025
		struct rx_ring_info *re = sky2->rx_ring + i;
1026 1027

		if (re->skb) {
1028
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1029 1030 1031 1032 1033 1034
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1046
	switch (cmd) {
1047 1048 1049 1050 1051 1052
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1053

1054
		spin_lock_bh(&sky2->phy_lock);
1055
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1056
		spin_unlock_bh(&sky2->phy_lock);
1057

1058 1059 1060 1061 1062 1063 1064 1065
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

1066
		spin_lock_bh(&sky2->phy_lock);
1067 1068
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1069
		spin_unlock_bh(&sky2->phy_lock);
1070 1071 1072 1073 1074
		break;
	}
	return err;
}

1075 1076 1077 1078 1079 1080 1081
#ifdef SKY2_VLAN_TAG_USED
static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

1082
	netif_tx_lock_bh(dev);
1083
	netif_poll_disable(sky2->hw->dev[0]);
1084 1085

	sky2->vlgrp = grp;
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	if (grp) {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1097

1098
	netif_poll_enable(sky2->hw->dev[0]);
1099
	netif_tx_unlock_bh(dev);
1100 1101 1102
}
#endif

1103
/*
1104 1105 1106
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
 *
1107 1108
 * It appears the hardware has a bug in the FIFO logic that
 * cause it to hang if the FIFO gets overrun and the receive buffer
1109 1110
 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
 * aligned except if slab debugging is enabled.
1111
 */
1112
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1113 1114
{
	struct sk_buff *skb;
1115 1116
	unsigned long p;
	int i;
1117

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
	if (!skb)
		goto nomem;

	p = (unsigned long) skb->data;
	skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1131 1132 1133
	}

	return skb;
1134 1135 1136 1137
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1138 1139
}

1140 1141
/*
 * Allocate and setup receiver buffer pool.
1142 1143 1144 1145 1146 1147
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1148
 */
1149
static int sky2_rx_start(struct sky2_port *sky2)
1150
{
1151
	struct sky2_hw *hw = sky2->hw;
1152
	struct rx_ring_info *re;
1153
	unsigned rxq = rxqaddr[sky2->port];
1154
	unsigned i, size, space, thresh;
1155

1156
	sky2->rx_put = sky2->rx_next = 0;
1157
	sky2_qset(hw, rxq);
1158

1159 1160 1161 1162 1163 1164
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1165
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1166 1167
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1
	     || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1168
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1169

1170 1171 1172
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

	rx_set_checksum(sky2);
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205

	/* Space needed for frame data + headers rounded up */
	size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
		+ 8;

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

	/* Account for overhead of skb - to avoid order > 0 allocation */
	space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
		+ sizeof(struct skb_shared_info);

	sky2->rx_nfrags = space >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	if (sky2->rx_nfrags != 0) {
		/* Compute residue after pages */
		space = sky2->rx_nfrags << PAGE_SHIFT;

		if (space < size)
			size -= space;
		else
			size = 0;

		/* Optimize to handle small packets and headers */
		if (size < copybreak)
			size = copybreak;
		if (size < ETH_HLEN)
			size = ETH_HLEN;
	}
	sky2->rx_data_size = size;

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1206
	for (i = 0; i < sky2->rx_pending; i++) {
1207
		re = sky2->rx_ring + i;
1208

1209
		re->skb = sky2_rx_alloc(sky2);
1210 1211 1212
		if (!re->skb)
			goto nomem;

1213 1214
		sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
		sky2_rx_submit(sky2, re);
1215 1216
	}

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1230
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1231
	sky2_put_idx(hw, rxq, sky2->rx_put);
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1244
	u32 ramsize, imask;
1245
	int cap, err = -ENOMEM;
1246
	struct net_device *otherdev = hw->dev[sky2->port^1];
1247

1248 1249 1250
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1251
	 */
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		struct sky2_port *osky2 = netdev_priv(otherdev);
 		u16 cmd;

 		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

 		sky2->rx_csum = 0;
 		osky2->rx_csum = 0;
 	}
1264

1265 1266 1267
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

S
Stephen Hemminger 已提交
1268 1269
	netif_carrier_off(dev);

1270 1271
	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1272 1273
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1274 1275 1276 1277
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1278
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
	sky2->tx_prod = sky2->tx_cons = 0;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1290
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1291 1292 1293 1294
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

1295 1296
	sky2_phy_power(hw, port, 1);

1297 1298
	sky2_mac_init(hw, port);

1299 1300 1301
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1302

1303 1304
	if (ramsize > 0) {
		u32 rxspace;
1305

1306 1307 1308 1309
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1310

1311 1312 1313 1314 1315 1316 1317
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1318

1319
	sky2_qset(hw, txqaddr[port]);
1320

1321 1322 1323 1324
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1325
	/* Set almost empty threshold */
1326 1327
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1328
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1329

1330 1331
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1332

1333
	err = sky2_rx_start(sky2);
1334 1335 1336 1337
	if (err)
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1338
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1339
	imask |= portirq_msk[port];
1340 1341
	sky2_write32(hw, B0_IMSK, imask);

1342 1343 1344
	return 0;

err_out:
1345
	if (sky2->rx_le) {
1346 1347
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1348 1349 1350
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1351 1352 1353
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1354 1355 1356 1357
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1358

1359 1360
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1361 1362 1363
	return err;
}

S
Stephen Hemminger 已提交
1364 1365 1366
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1367
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1368
}
1369

S
Stephen Hemminger 已提交
1370 1371
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1372
{
S
Stephen Hemminger 已提交
1373
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1374 1375
}

S
Stephen Hemminger 已提交
1376
/* Estimate of number of transmit list elements required */
1377
static unsigned tx_le_req(const struct sk_buff *skb)
1378
{
S
Stephen Hemminger 已提交
1379 1380 1381 1382 1383
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1384
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1385 1386
		++count;

1387
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1388 1389 1390
		++count;

	return count;
1391 1392
}

S
Stephen Hemminger 已提交
1393 1394 1395 1396 1397 1398
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1399 1400 1401 1402
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1403
	struct sky2_tx_le *le = NULL;
1404
	struct tx_ring_info *re;
1405 1406 1407 1408 1409 1410
	unsigned i, len;
	dma_addr_t mapping;
	u32 addr64;
	u16 mss;
	u8 ctrl;

1411 1412
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1413

S
Stephen Hemminger 已提交
1414
	if (unlikely(netif_msg_tx_queued(sky2)))
1415 1416 1417 1418 1419
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
		       dev->name, sky2->tx_prod, skb->len);

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1420
	addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1421

1422 1423
	/* Send high bits if changed or crosses boundary */
	if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
S
Stephen Hemminger 已提交
1424
		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1425
		le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1426
		le->opcode = OP_ADDR64 | HW_OWNER;
1427
		sky2->tx_addr64 = high32(mapping + len);
S
Stephen Hemminger 已提交
1428
	}
1429 1430

	/* Check for TCP Segmentation Offload */
1431
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1432
	if (mss != 0) {
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
		if (hw->chip_id != CHIP_ID_YUKON_EX)
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
  			le = get_tx_le(sky2);
  			le->addr = cpu_to_le32(mss);
 			if (hw->chip_id == CHIP_ID_YUKON_EX)
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1443 1444
			sky2->tx_last_mss = mss;
		}
1445 1446 1447
	}

	ctrl = 0;
1448 1449 1450 1451 1452
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1453
			le->addr = 0;
1454 1455 1456 1457 1458 1459 1460 1461 1462
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1463
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
		/* On Yukon EX (some versions) encoding change. */
 		if (hw->chip_id == CHIP_ID_YUKON_EX
		    && hw->chip_rev != CHIP_REV_YU_EX_B0)
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

				le = get_tx_le(sky2);
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1488
		}
1489 1490 1491
	}

	le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1492
	le->addr = cpu_to_le32((u32) mapping);
1493 1494
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1495
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1496

1497
	re = tx_le_re(sky2, le);
1498
	re->skb = skb;
1499
	pci_unmap_addr_set(re, mapaddr, mapping);
1500
	pci_unmap_len_set(re, maplen, len);
1501 1502

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1503
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1504 1505 1506

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1507
		addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1508 1509
		if (addr64 != sky2->tx_addr64) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1510
			le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1511 1512 1513
			le->ctrl = 0;
			le->opcode = OP_ADDR64 | HW_OWNER;
			sky2->tx_addr64 = addr64;
1514 1515 1516
		}

		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1517
		le->addr = cpu_to_le32((u32) mapping);
1518 1519
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1520
		le->opcode = OP_BUFFER | HW_OWNER;
1521

1522 1523 1524 1525
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1526
	}
1527

1528 1529
	le->ctrl |= EOP;

1530 1531
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1532

1533
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1534 1535 1536 1537 1538 1539

	dev->trans_start = jiffies;
	return NETDEV_TX_OK;
}

/*
S
Stephen Hemminger 已提交
1540 1541 1542
 * Free ring elements from starting at tx_cons until "done"
 *
 * NB: the hardware will tell us about partial completion of multi-part
1543
 *     buffers so make sure not to free skb to early.
1544
 */
1545
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1546
{
1547
	struct net_device *dev = sky2->netdev;
1548
	struct pci_dev *pdev = sky2->hw->pdev;
1549
	unsigned idx;
1550

1551
	BUG_ON(done >= TX_RING_SIZE);
1552

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1565
			break;
1566 1567 1568
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1569
				       PCI_DMA_TODEVICE);
1570 1571 1572 1573 1574 1575 1576
			break;
		}

		if (le->ctrl & EOP) {
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
1577 1578 1579
			sky2->net_stats.tx_packets++;
			sky2->net_stats.tx_bytes += re->skb->len;

1580
			dev_kfree_skb_any(re->skb);
1581 1582
		}

1583
		le->opcode = 0;	/* paranoia */
S
Stephen Hemminger 已提交
1584 1585
	}

1586
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1587 1588
	smp_mb();

1589
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1590 1591 1592 1593
		netif_wake_queue(dev);
}

/* Cleanup all untransmitted buffers, assume transmitter not running */
1594
static void sky2_tx_clean(struct net_device *dev)
1595
{
1596 1597 1598
	struct sky2_port *sky2 = netdev_priv(dev);

	netif_tx_lock_bh(dev);
1599
	sky2_tx_complete(sky2, sky2->tx_prod);
1600
	netif_tx_unlock_bh(dev);
1601 1602 1603 1604 1605 1606 1607 1608 1609
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1610
	u32 imask;
1611

1612 1613 1614 1615
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1616 1617 1618
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1619
	/* Stop more packets from being queued */
1620 1621
	netif_stop_queue(dev);

S
Stephen Hemminger 已提交
1622 1623 1624 1625 1626
	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);

1627
	sky2_gmac_reset(hw, port);
S
Stephen Hemminger 已提交
1628

1629 1630 1631 1632 1633
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1634
		     RB_RST_SET | RB_DIS_OP_MD);
1635 1636

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1637
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1638 1639 1640 1641 1642
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1643 1644
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
S
Stephen Hemminger 已提交
1656 1657
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);
1658 1659 1660 1661 1662 1663 1664

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

1665
	sky2_rx_stop(sky2);
1666 1667 1668 1669

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);

1670 1671
	sky2_phy_power(hw, port, 0);

S
Stephen Hemminger 已提交
1672 1673
	netif_carrier_off(dev);

S
shemminger@osdl.org 已提交
1674
	/* turn off LED's */
1675 1676
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1677 1678
	synchronize_irq(hw->pdev->irq);

1679
	sky2_tx_clean(dev);
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1691 1692 1693 1694 1695 1696
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1697 1698 1699 1700 1701
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
S
Stephen Hemminger 已提交
1702
	if (!sky2_is_copper(hw))
S
Stephen Hemminger 已提交
1703 1704
		return SPEED_1000;

1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
	if (hw->chip_id == CHIP_ID_YUKON_FE)
		return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1723 1724 1725 1726 1727 1728
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
1729 1730

	/* enable Rx/Tx */
1731
	reg = gma_read16(hw, port, GM_GP_CTRL);
1732 1733 1734 1735 1736 1737 1738 1739
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

	/* Turn on link LED */
S
Stephen Hemminger 已提交
1740
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1741 1742
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

S
Stephen Hemminger 已提交
1743 1744 1745
	if (hw->chip_id == CHIP_ID_YUKON_XL
	    || hw->chip_id == CHIP_ID_YUKON_EC_U
	    || hw->chip_id == CHIP_ID_YUKON_EX) {
S
Stephen Hemminger 已提交
1746
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
		u16 led = PHY_M_LEDC_LOS_CTRL(1);	/* link active */

		switch(sky2->speed) {
		case SPEED_10:
			led |= PHY_M_LEDC_INIT_CTRL(7);
			break;

		case SPEED_100:
			led |= PHY_M_LEDC_STA1_CTRL(7);
			break;

		case SPEED_1000:
			led |= PHY_M_LEDC_STA0_CTRL(7);
			break;
		}
S
Stephen Hemminger 已提交
1762 1763

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1764
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
S
Stephen Hemminger 已提交
1765 1766 1767
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	}

1768 1769
	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1770
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1771 1772
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
1773
		       fc_name[sky2->flow_status]);
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1795

1796 1797 1798
	sky2_phy_init(hw, port);
}

1799 1800 1801 1802 1803 1804 1805 1806
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
1807 1808 1809 1810
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1811
	u16 advert, lpa;
S
Stephen Hemminger 已提交
1812

1813
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
1827
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
1828

1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
	if (!sky2_is_copper(hw)) {
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
1846

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
1857

1858
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
S
Stephen Hemminger 已提交
1859
	    && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1860
		sky2->flow_status = FC_NONE;
1861

1862
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
1863 1864 1865 1866 1867 1868
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
1869

1870 1871
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1872
{
1873 1874
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
1875 1876
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
1877 1878 1879
	if (!netif_running(dev))
		return;

1880 1881 1882 1883
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

1884 1885 1886 1887
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

1888
	if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
S
Stephen Hemminger 已提交
1889 1890 1891 1892
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
1893

S
Stephen Hemminger 已提交
1894 1895
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
1896

S
Stephen Hemminger 已提交
1897 1898 1899
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1900

S
Stephen Hemminger 已提交
1901 1902
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
1903
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
1904 1905
		else
			sky2_link_down(sky2);
1906
	}
S
Stephen Hemminger 已提交
1907
out:
1908
	spin_unlock(&sky2->phy_lock);
1909 1910
}

S
Stephen Hemminger 已提交
1911
/* Transmit timeout is only called if we are running, carrier is up
1912 1913
 * and tx queue is full (stopped).
 */
1914 1915 1916
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1917
	struct sky2_hw *hw = sky2->hw;
1918 1919 1920 1921

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

1922
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
1923 1924 1925
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1926

S
Stephen Hemminger 已提交
1927 1928
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
1929 1930 1931 1932
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
1933 1934
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1935
	unsigned port = sky2->port;
1936 1937
	int err;
	u16 ctl, mode;
1938
	u32 imask;
1939 1940 1941 1942

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
Stephen Hemminger 已提交
1943 1944 1945
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
		return -EINVAL;

1946 1947 1948 1949 1950
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

1951
	imask = sky2_read32(hw, B0_IMSK);
1952 1953
	sky2_write32(hw, B0_IMSK, 0);

1954 1955 1956 1957
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
	netif_poll_disable(hw->dev[0]);

1958 1959
	synchronize_irq(hw->pdev->irq);

1960 1961
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
		sky2_set_tx_stfwd(hw, port);
1962 1963 1964

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1965 1966
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
1967 1968

	dev->mtu = new_mtu;
1969

1970 1971 1972 1973 1974 1975
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

1976
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
1977

1978
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
1979

1980
	err = sky2_rx_start(sky2);
1981
	sky2_write32(hw, B0_IMSK, imask);
1982

1983 1984 1985
	if (err)
		dev_close(dev);
	else {
1986
		gma_write16(hw, port, GM_GP_CTRL, ctl);
1987 1988 1989 1990 1991

		netif_poll_enable(hw->dev[0]);
		netif_wake_queue(dev);
	}

1992 1993 1994
	return err;
}

1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

	skb = netdev_alloc_skb(sky2->netdev, length + 2);
	if (likely(skb)) {
		skb_reserve(skb, 2);
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2007
		skb_copy_from_linear_data(re->skb, skb->data, length);
2008 2009 2010 2011 2012
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2013
		skb_put(skb, length);
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
	struct sk_buff *skb, *nskb;
	unsigned hdr_space = sky2->rx_data_size;

	pr_debug(PFX "receive new length=%d\n", length);

	/* Don't be tricky about reusing pages (yet) */
	nskb = sky2_rx_alloc(sky2);
	if (unlikely(!nskb))
		return NULL;

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);

	prefetch(skb->data);
	re->skb = nskb;
	sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2076
		skb_put(skb, length);
2077 2078 2079
	return skb;
}

2080 2081
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2082
 * For larger packets, get new buffer.
2083
 */
2084
static struct sk_buff *sky2_receive(struct net_device *dev,
2085 2086
				    u16 length, u32 status)
{
2087
 	struct sky2_port *sky2 = netdev_priv(dev);
2088
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2089
	struct sk_buff *skb = NULL;
2090 2091 2092

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2093
		       dev->name, sky2->rx_next, status, length);
2094

S
Stephen Hemminger 已提交
2095
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2096
	prefetch(sky2->rx_ring + sky2->rx_next);
2097

2098
	if (status & GMR_FS_ANY_ERR)
2099 2100
		goto error;

2101 2102 2103
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2104 2105 2106 2107
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
S
Stephen Hemminger 已提交
2108
resubmit:
2109
	sky2_rx_submit(sky2, re);
2110

2111 2112 2113
	return skb;

error:
2114
	++sky2->net_stats.rx_errors;
2115
	if (status & GMR_FS_RX_FF_OV) {
2116
		sky2->net_stats.rx_over_errors++;
2117 2118
		goto resubmit;
	}
2119

2120
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2121
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2122
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2123 2124

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2125 2126 2127 2128 2129
		sky2->net_stats.rx_length_errors++;
	if (status & GMR_FS_FRAGMENT)
		sky2->net_stats.rx_frame_errors++;
	if (status & GMR_FS_CRC_ERR)
		sky2->net_stats.rx_crc_errors++;
2130

S
Stephen Hemminger 已提交
2131
	goto resubmit;
2132 2133
}

2134 2135
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2136
{
2137
	struct sky2_port *sky2 = netdev_priv(dev);
2138

2139
	if (netif_running(dev)) {
2140
		netif_tx_lock(dev);
2141
		sky2_tx_complete(sky2, last);
2142
		netif_tx_unlock(dev);
2143
	}
2144 2145
}

2146 2147
/* Process status response ring */
static int sky2_status_intr(struct sky2_hw *hw, int to_do)
2148
{
2149
	struct sky2_port *sky2;
2150
	int work_done = 0;
2151
	unsigned buf_write[2] = { 0, 0 };
S
Stephen Hemminger 已提交
2152
	u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
2153

2154
	rmb();
2155

S
Stephen Hemminger 已提交
2156
	while (hw->st_idx != hwidx) {
2157
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
2158
		unsigned port = le->css & CSS_LINK_BIT;
2159
		struct net_device *dev;
2160 2161 2162 2163
		struct sk_buff *skb;
		u32 status;
		u16 length;

2164
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2165

2166
		dev = hw->dev[port];
2167
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2168 2169
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2170

S
Stephen Hemminger 已提交
2171
		switch (le->opcode & ~HW_OWNER) {
2172
		case OP_RXSTAT:
2173
			skb = sky2_receive(dev, length, status);
2174 2175
			if (unlikely(!skb)) {
				sky2->net_stats.rx_dropped++;
2176
				goto force_update;
2177
			}
2178

2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
			/* This chip reports checksum status differently */
			if (hw->chip_id == CHIP_ID_YUKON_EX) {
				if (sky2->rx_csum &&
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2189
			skb->protocol = eth_type_trans(skb, dev);
2190 2191
			sky2->net_stats.rx_packets++;
			sky2->net_stats.rx_bytes += skb->len;
2192 2193
			dev->last_rx = jiffies;

2194 2195 2196 2197 2198 2199 2200
#ifdef SKY2_VLAN_TAG_USED
			if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
				vlan_hwaccel_receive_skb(skb,
							 sky2->vlgrp,
							 be16_to_cpu(sky2->rx_tag));
			} else
#endif
2201
				netif_receive_skb(skb);
2202

2203
			/* Update receiver after 16 frames */
2204
			if (++buf_write[port] == RX_BUF_WRITE) {
2205
force_update:
2206 2207
				sky2_put_idx(hw, rxqaddr[port], sky2->rx_put);
				buf_write[port] = 0;
2208 2209 2210
			}

			/* Stop after net poll weight */
2211 2212
			if (++work_done >= to_do)
				goto exit_loop;
2213 2214
			break;

2215 2216 2217 2218 2219 2220 2221 2222 2223
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2224
		case OP_RXCHKS:
2225 2226 2227
			if (!sky2->rx_csum)
				break;

2228 2229 2230
			if (hw->chip_id == CHIP_ID_YUKON_EX)
				break;

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
			/* Both checksum counters are programmed to start at
			 * the same offset, so unless there is a problem they
			 * should match. This failure is an early indication that
			 * hardware receive checksumming won't work.
			 */
			if (likely(status >> 16 == (status & 0xffff))) {
				skb = sky2->rx_ring[sky2->rx_next].skb;
				skb->ip_summed = CHECKSUM_COMPLETE;
				skb->csum = status & 0xffff;
			} else {
				printk(KERN_NOTICE PFX "%s: hardware receive "
				       "checksum problem (status = %#x)\n",
				       dev->name, status);
				sky2->rx_csum = 0;
				sky2_write32(sky2->hw,
2246
					     Q_ADDR(rxqaddr[port], Q_CSR),
2247 2248
					     BMU_DIS_RX_CHKSUM);
			}
2249 2250 2251
			break;

		case OP_TXINDEXLE:
2252
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2253 2254
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2255 2256 2257 2258
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2259 2260 2261 2262
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2263
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2264 2265
				       "unknown status opcode 0x%x\n", le->opcode);
			goto exit_loop;
2266
		}
2267
	}
2268

2269 2270
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
S
Stephen Hemminger 已提交
2271
	mmiowb();
2272

2273
exit_loop:
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	if (buf_write[0]) {
		sky2 = netdev_priv(hw->dev[0]);
		sky2_put_idx(hw, Q_R1, sky2->rx_put);
	}

	if (buf_write[1]) {
		sky2 = netdev_priv(hw->dev[1]);
		sky2_put_idx(hw, Q_R2, sky2->rx_put);
	}

2284
	return work_done;
2285 2286 2287 2288 2289 2290
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2291 2292 2293
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2294 2295

	if (status & Y2_IS_PAR_RD1) {
2296 2297 2298
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2299 2300 2301 2302 2303
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2304 2305 2306
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2307 2308 2309 2310 2311

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2312 2313
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2314 2315 2316 2317
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2318 2319
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2320 2321 2322 2323
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2324 2325 2326
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2327 2328 2329 2330 2331 2332 2333 2334
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
	u32 status = sky2_read32(hw, B0_HWE_ISRC);

S
Stephen Hemminger 已提交
2335
	if (status & Y2_IS_TIST_OV)
2336 2337 2338
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2339 2340
		u16 pci_err;

2341
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2342
		if (net_ratelimit())
2343 2344
			dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
			        pci_err);
2345 2346

		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2347
		sky2_pci_write16(hw, PCI_STATUS,
2348
				 pci_err | PCI_STATUS_ERROR_BITS);
2349 2350 2351 2352
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2353
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2354 2355
		u32 pex_err;

2356
		pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
2357

2358
		if (net_ratelimit())
2359 2360
			dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
				pex_err);
2361 2362 2363

		/* clear the interrupt */
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2364 2365
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
				       0xffffffffUL);
2366 2367
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

2368
		if (pex_err & PEX_FATAL_ERRORS) {
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
			u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
			hwmsk &= ~Y2_IS_PCI_EXP;
			sky2_write32(hw, B0_HWE_IMSK, hwmsk);
		}
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2392 2393 2394 2395 2396 2397
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
	if (status & GM_IS_RX_FF_OR) {
		++sky2->net_stats.rx_fifo_errors;
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
		++sky2->net_stats.tx_fifo_errors;
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2409 2410 2411
/* This should never happen it is a bug. */
static void sky2_le_error(struct sky2_hw *hw, unsigned port,
			  u16 q, unsigned ring_size)
2412 2413 2414
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2415 2416 2417
	unsigned idx;
	const u64 *le = (q == Q_R1 || q == Q_R2)
		? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2418

2419 2420 2421 2422
	idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
	printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
	       dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
	       (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2423

2424
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2425
}
2426

2427 2428 2429
/* If idle then force a fake soft NAPI poll once a second
 * to work around cases where sharing an edge triggered interrupt.
 */
2430 2431 2432 2433 2434 2435 2436
static inline void sky2_idle_start(struct sky2_hw *hw)
{
	if (idle_timeout > 0)
		mod_timer(&hw->idle_timer,
			  jiffies + msecs_to_jiffies(idle_timeout));
}

2437 2438
static void sky2_idle(unsigned long arg)
{
2439 2440
	struct sky2_hw *hw = (struct sky2_hw *) arg;
	struct net_device *dev = hw->dev[0];
2441 2442 2443

	if (__netif_rx_schedule_prep(dev))
		__netif_rx_schedule(dev);
2444 2445

	mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
2446 2447
}

2448 2449
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2450
{
2451 2452
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2453

S
Stephen Hemminger 已提交
2454 2455
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2456

S
Stephen Hemminger 已提交
2457 2458
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2459

S
Stephen Hemminger 已提交
2460 2461
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2462

S
Stephen Hemminger 已提交
2463
	if (status & Y2_IS_CHK_RX1)
2464
		sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2465

S
Stephen Hemminger 已提交
2466
	if (status & Y2_IS_CHK_RX2)
2467
		sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2468

S
Stephen Hemminger 已提交
2469
	if (status & Y2_IS_CHK_TXA1)
2470
		sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2471

S
Stephen Hemminger 已提交
2472
	if (status & Y2_IS_CHK_TXA2)
2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
		sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
}

static int sky2_poll(struct net_device *dev0, int *budget)
{
	struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
	int work_limit = min(dev0->quota, *budget);
	int work_done = 0;
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2491

S
Stephen Hemminger 已提交
2492
	work_done = sky2_status_intr(hw, work_limit);
2493
	if (work_done < work_limit) {
2494 2495 2496 2497 2498 2499 2500
		/* Bug/Errata workaround?
		 * Need to kick the TX irq moderation timer.
		 */
		if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
			sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
			sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
		}
2501
		netif_rx_complete(dev0);
2502

S
Stephen Hemminger 已提交
2503
		/* end of interrupt, re-enables also acts as I/O synchronization */
2504 2505 2506 2507 2508
		sky2_read32(hw, B0_Y2_SP_LISR);
		return 0;
	} else {
		*budget -= work_done;
		dev0->quota -= work_done;
S
Stephen Hemminger 已提交
2509
		return 1;
2510
	}
2511 2512
}

2513
static irqreturn_t sky2_intr(int irq, void *dev_id)
2514 2515 2516 2517 2518 2519 2520 2521 2522
{
	struct sky2_hw *hw = dev_id;
	struct net_device *dev0 = hw->dev[0];
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2523

2524 2525 2526
	prefetch(&hw->st_le[hw->st_idx]);
	if (likely(__netif_rx_schedule_prep(dev0)))
		__netif_rx_schedule(dev0);
S
Stephen Hemminger 已提交
2527

2528 2529 2530 2531 2532 2533 2534
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2535
	struct net_device *dev0 = sky2->hw->dev[0];
2536

2537 2538
	if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
		__netif_rx_schedule(dev0);
2539 2540 2541 2542
}
#endif

/* Chip internal frequency for clock calculations */
2543
static inline u32 sky2_mhz(const struct sky2_hw *hw)
2544
{
S
Stephen Hemminger 已提交
2545
	switch (hw->chip_id) {
2546
	case CHIP_ID_YUKON_EC:
2547
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2548
	case CHIP_ID_YUKON_EX:
2549
		return 125;	/* 125 Mhz */
2550
	case CHIP_ID_YUKON_FE:
2551
		return 100;	/* 100 Mhz */
S
Stephen Hemminger 已提交
2552
	default:		/* YUKON_XL */
2553
		return 156;	/* 156 Mhz */
2554 2555 2556
	}
}

2557
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2558
{
2559
	return sky2_mhz(hw) * us;
2560 2561
}

2562
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2563
{
2564
	return clk / sky2_mhz(hw);
2565 2566
}

2567

2568
static int __devinit sky2_init(struct sky2_hw *hw)
2569
{
S
Stephen Hemminger 已提交
2570
	u8 t8;
2571

2572 2573 2574
	/* Enable all clocks */
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);

2575
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2576

2577 2578
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
	if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2579 2580
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
2581 2582 2583
		return -EOPNOTSUPP;
	}

2584 2585 2586 2587
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	/* This rev is really old, and requires untested workarounds */
	if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2588 2589 2590
		dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
			yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
			hw->chip_id, hw->chip_rev);
2591 2592 2593
		return -EOPNOTSUPP;
	}

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
	u16 status;
	int i;

2610
	/* disable ASF */
2611 2612 2613 2614 2615 2616 2617 2618
	if (hw->chip_id == CHIP_ID_YUKON_EX) {
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
		sky2_write16(hw, HCU_CCSR, status);
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2619 2620 2621 2622 2623 2624

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
2625
	status = sky2_pci_read16(hw, PCI_STATUS);
2626

2627
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2628 2629
	sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);

2630 2631 2632 2633

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

	/* clear any PEX errors */
2634 2635 2636
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);

2637

2638
	sky2_power_on(hw);
2639 2640 2641 2642

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2643 2644 2645 2646 2647

		if (hw->chip_id == CHIP_ID_YUKON_EX)
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
2648 2649 2650 2651
	}

	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

S
Stephen Hemminger 已提交
2652 2653
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
2654 2655 2656 2657

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
2658

2659 2660
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

2661 2662
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2663 2664 2665

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
2666
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2667 2668 2669 2670 2671 2672 2673

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
2674
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

2690
	sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2691 2692

	for (i = 0; i < hw->ports; i++)
2693
		sky2_gmac_reset(hw, i);
2694 2695 2696 2697 2698 2699 2700 2701

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
2702
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2703 2704

	/* Set the list last index */
S
Stephen Hemminger 已提交
2705
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2706

2707 2708
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
2709

2710 2711 2712 2713 2714
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2715

2716
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2717 2718
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2719

S
Stephen Hemminger 已提交
2720
	/* enable status unit */
2721 2722 2723 2724 2725
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2726 2727
}

S
Stephen Hemminger 已提交
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
	struct net_device *dev;
	int i, err;

	dev_dbg(&hw->pdev->dev, "restarting\n");

	del_timer_sync(&hw->idle_timer);

	rtnl_lock();
	sky2_write32(hw, B0_IMSK, 0);
	sky2_read32(hw, B0_IMSK);

	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev))
			sky2_down(dev);
	}

	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
	netif_poll_enable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev)) {
			err = sky2_up(dev);
			if (err) {
				printk(KERN_INFO PFX "%s: could not restart %d\n",
				       dev->name, err);
				dev_close(dev);
			}
		}
	}

	sky2_idle_start(hw);

	rtnl_unlock();
}

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2788

2789 2790 2791 2792 2793
	if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;

2794
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
2795 2796 2797 2798 2799
		sky2_write32(hw, B0_CTST, sky2->wol
			     ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);

	if (!netif_running(dev))
		sky2_wol_init(sky2);
2800 2801 2802
	return 0;
}

2803
static u32 sky2_supported_modes(const struct sky2_hw *hw)
2804
{
S
Stephen Hemminger 已提交
2805 2806 2807 2808 2809 2810
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
2811 2812 2813

		if (hw->chip_id != CHIP_ID_YUKON_FE)
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
2814 2815
				| SUPPORTED_1000baseT_Full;
		return modes;
2816
	} else
S
Stephen Hemminger 已提交
2817 2818 2819 2820
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
2821 2822
}

S
Stephen Hemminger 已提交
2823
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2824 2825 2826 2827 2828 2829 2830
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
2831
	if (sky2_is_copper(hw)) {
2832
		ecmd->supported = SUPPORTED_10baseT_Half
S
Stephen Hemminger 已提交
2833 2834 2835 2836 2837 2838
		    | SUPPORTED_10baseT_Full
		    | SUPPORTED_100baseT_Half
		    | SUPPORTED_100baseT_Full
		    | SUPPORTED_1000baseT_Half
		    | SUPPORTED_1000baseT_Full
		    | SUPPORTED_Autoneg | SUPPORTED_TP;
2839
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
2840 2841 2842
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
2843
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
2844
	}
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864

	ecmd->advertising = sky2->advertising;
	ecmd->autoneg = sky2->autoneg;
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
2865
		switch (ecmd->speed) {
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
	}

	sky2->autoneg = ecmd->autoneg;
	sky2->advertising = ecmd->advertising;

2905 2906
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
2923 2924
	char name[ETH_GSTRING_LEN];
	u16 offset;
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
2936
	{ "collisions",    GM_TXF_COL },
2937 2938
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
2939
	{ "single_collisions", GM_TXF_SNG_COL },
2940
	{ "multi_collisions", GM_TXF_MUL_COL },
2941

2942
	{ "rx_short",      GM_RXF_SHT },
2943
	{ "rx_runt", 	   GM_RXE_FRAG },
2944 2945 2946 2947 2948 2949 2950
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
2951
	{ "rx_too_long",   GM_RXF_LNG_ERR },
2952 2953
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
2954
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
2955 2956 2957 2958 2959 2960 2961 2962 2963

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	return sky2->rx_csum;
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->rx_csum = data;
S
Stephen Hemminger 已提交
2978

2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

2991 2992 2993 2994
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2995
	if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
2996 2997
		return -EINVAL;

2998
	sky2_phy_reinit(sky2);
2999 3000 3001 3002

	return 0;
}

S
Stephen Hemminger 已提交
3003
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3004 3005 3006 3007 3008 3009
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3010
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3011
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3012
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3013

S
Stephen Hemminger 已提交
3014
	for (i = 2; i < count; i++)
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

static int sky2_get_stats_count(struct net_device *dev)
{
	return ARRAY_SIZE(sky2_stats);
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3030
				   struct ethtool_stats *stats, u64 * data)
3031 3032 3033
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3034
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3035 3036
}

S
Stephen Hemminger 已提交
3037
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static struct net_device_stats *sky2_get_stats(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	return &sky2->net_stats;
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3059 3060 3061
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3062 3063 3064 3065 3066

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3067
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3068
		    dev->dev_addr, ETH_ALEN);
3069
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3070
		    dev->dev_addr, ETH_ALEN);
3071

3072 3073 3074 3075 3076
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3077 3078

	return 0;
3079 3080
}

3081 3082 3083 3084 3085 3086 3087 3088
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3089 3090 3091 3092 3093 3094 3095 3096
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3097 3098
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3099

3100
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3101 3102 3103 3104 3105
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3106
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3107
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3108
	else if (dev->flags & IFF_ALLMULTI)
3109
		memset(filter, 0xff, sizeof(filter));
3110
	else if (dev->mc_count == 0 && !rx_pause)
3111 3112 3113 3114 3115
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3116 3117 3118 3119 3120
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
3121 3122 3123
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3124
		    (u16) filter[0] | ((u16) filter[1] << 8));
3125
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3126
		    (u16) filter[2] | ((u16) filter[3] << 8));
3127
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3128
		    (u16) filter[4] | ((u16) filter[5] << 8));
3129
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3130
		    (u16) filter[6] | ((u16) filter[7] << 8));
3131 3132 3133 3134 3135 3136 3137

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
3138
static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
3139
{
S
Stephen Hemminger 已提交
3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
	u16 pg;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     on ? (PHY_M_LEDC_LOS_CTRL(1) |
				   PHY_M_LEDC_INIT_CTRL(7) |
				   PHY_M_LEDC_STA1_CTRL(7) |
				   PHY_M_LEDC_STA0_CTRL(7))
			     : 0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;

	default:
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
S
Stephen Hemminger 已提交
3158 3159
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, 
			     on ? PHY_M_LED_ALL : 0);
S
Stephen Hemminger 已提交
3160
	}
3161 3162 3163 3164 3165 3166 3167 3168
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3169
	u16 ledctrl, ledover = 0;
3170
	long ms;
3171
	int interrupted;
3172 3173
	int onoff = 1;

S
Stephen Hemminger 已提交
3174
	if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
3175 3176 3177 3178 3179
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
	else
		ms = data * 1000;

	/* save initial values */
3180
	spin_lock_bh(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3181 3182 3183 3184 3185 3186 3187 3188 3189
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
		ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
	}
3190

3191 3192
	interrupted = 0;
	while (!interrupted && ms > 0) {
3193 3194 3195
		sky2_led(hw, port, onoff);
		onoff = !onoff;

3196
		spin_unlock_bh(&sky2->phy_lock);
3197
		interrupted = msleep_interruptible(250);
3198
		spin_lock_bh(&sky2->phy_lock);
3199

3200 3201 3202 3203
		ms -= 250;
	}

	/* resume regularly scheduled programming */
S
Stephen Hemminger 已提交
3204 3205 3206 3207 3208 3209 3210 3211 3212
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
	}
3213
	spin_unlock_bh(&sky2->phy_lock);
3214 3215 3216 3217 3218 3219 3220 3221 3222

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

3237 3238 3239 3240 3241 3242 3243 3244 3245
	ecmd->autoneg = sky2->autoneg;
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->autoneg = ecmd->autoneg;
3246
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3247

3248 3249
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3250

3251
	return 0;
3252 3253
}

3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3294
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3295

3296 3297 3298
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3299 3300
		return -EINVAL;

3301
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3302
		return -EINVAL;
3303
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3304
		return -EINVAL;
3305
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3329
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3330 3331 3332 3333 3334 3335 3336
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int err = 0;

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

	if (netif_running(dev))
		sky2_down(dev);

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3371
	if (netif_running(dev)) {
S
Stephen Hemminger 已提交
3372
		err = sky2_up(dev);
3373 3374
		if (err)
			dev_close(dev);
3375 3376
		else
			sky2_set_multicast(dev);
3377
	}
S
Stephen Hemminger 已提交
3378 3379 3380 3381 3382 3383

	return err;
}

static int sky2_get_regs_len(struct net_device *dev)
{
3384
	return 0x4000;
S
Stephen Hemminger 已提交
3385 3386 3387 3388
}

/*
 * Returns copy of control register region
3389
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3390 3391 3392 3393 3394 3395 3396 3397
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;

	regs->version = 1;
3398
	memset(p, 0, regs->len);
S
Stephen Hemminger 已提交
3399

3400 3401
	memcpy_fromio(p, io, B3_RAM_ADDR);

3402 3403 3404 3405 3406 3407 3408 3409
	/* skip diagnostic ram region */
	memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);

	/* copy GMAC registers */
	memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
	if (sky2->hw->ports > 1)
		memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);

S
Stephen Hemminger 已提交
3410
}
3411

3412 3413 3414 3415 3416 3417 3418 3419
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

3420
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

3440
static const struct ethtool_ops sky2_ethtool_ops = {
S
Stephen Hemminger 已提交
3441 3442
	.get_settings = sky2_get_settings,
	.set_settings = sky2_set_settings,
3443 3444 3445
	.get_drvinfo  = sky2_get_drvinfo,
	.get_wol      = sky2_get_wol,
	.set_wol      = sky2_set_wol,
S
Stephen Hemminger 已提交
3446 3447
	.get_msglevel = sky2_get_msglevel,
	.set_msglevel = sky2_set_msglevel,
3448
	.nway_reset   = sky2_nway_reset,
S
Stephen Hemminger 已提交
3449 3450 3451 3452 3453 3454
	.get_regs_len = sky2_get_regs_len,
	.get_regs = sky2_get_regs,
	.get_link = ethtool_op_get_link,
	.get_sg = ethtool_op_get_sg,
	.set_sg = ethtool_op_set_sg,
	.get_tx_csum = ethtool_op_get_tx_csum,
3455
	.set_tx_csum = sky2_set_tx_csum,
S
Stephen Hemminger 已提交
3456
	.get_tso = ethtool_op_get_tso,
3457
	.set_tso = sky2_set_tso,
S
Stephen Hemminger 已提交
3458 3459 3460
	.get_rx_csum = sky2_get_rx_csum,
	.set_rx_csum = sky2_set_rx_csum,
	.get_strings = sky2_get_strings,
3461 3462
	.get_coalesce = sky2_get_coalesce,
	.set_coalesce = sky2_set_coalesce,
S
Stephen Hemminger 已提交
3463 3464
	.get_ringparam = sky2_get_ringparam,
	.set_ringparam = sky2_set_ringparam,
3465 3466
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
S
Stephen Hemminger 已提交
3467
	.phys_id = sky2_phys_id,
3468 3469
	.get_stats_count = sky2_get_stats_count,
	.get_ethtool_stats = sky2_get_ethtool_stats,
3470
	.get_perm_addr	= ethtool_op_get_perm_addr,
3471 3472 3473 3474
};

/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3475 3476
						     unsigned port,
						     int highmem, int wol)
3477 3478 3479 3480 3481
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
3482
		dev_err(&hw->pdev->dev, "etherdev alloc failed");
3483 3484 3485 3486 3487
		return NULL;
	}

	SET_MODULE_OWNER(dev);
	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3488
	dev->irq = hw->pdev->irq;
3489 3490
	dev->open = sky2_up;
	dev->stop = sky2_down;
3491
	dev->do_ioctl = sky2_ioctl;
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
	dev->hard_start_xmit = sky2_xmit_frame;
	dev->get_stats = sky2_get_stats;
	dev->set_multicast_list = sky2_set_multicast;
	dev->set_mac_address = sky2_set_mac_address;
	dev->change_mtu = sky2_change_mtu;
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->tx_timeout = sky2_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
	if (port == 0)
		dev->poll = sky2_poll;
	dev->weight = NAPI_WEIGHT;
#ifdef CONFIG_NET_POLL_CONTROLLER
3504 3505 3506 3507 3508
	/* Network console (only works on port 0)
	 * because netpoll makes assumptions about NAPI
	 */
	if (port == 0)
		dev->poll_controller = sky2_netpoll;
3509 3510 3511 3512 3513 3514 3515 3516 3517
#endif

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
	sky2->autoneg = AUTONEG_ENABLE;
3518 3519
	sky2->flow_mode = FC_BOTH;

3520 3521 3522
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
3523
	sky2->rx_csum = 1;
3524
	sky2->wol = wol;
3525

3526
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3527
	sky2->tx_pending = TX_DEF_PENDING;
3528
	sky2->rx_pending = RX_DEF_PENDING;
3529 3530 3531 3532 3533

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
3534
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
3535 3536 3537
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

3538 3539 3540 3541 3542
#ifdef SKY2_VLAN_TAG_USED
	dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	dev->vlan_rx_register = sky2_vlan_rx_register;
#endif

3543
	/* read the mac address */
S
Stephen Hemminger 已提交
3544
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
3545
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3546 3547 3548 3549

	return dev;
}

3550
static void __devinit sky2_show_addr(struct net_device *dev)
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
		       dev->name,
		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
}

3561
/* Handle software interrupt used during MSI test */
3562
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
3563 3564 3565 3566 3567 3568 3569 3570
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
3571
		hw->msi = 1;
3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

3586 3587
	init_waitqueue_head (&hw->msi_wait);

3588 3589
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

3590
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
3591
	if (err) {
3592
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3593 3594 3595 3596
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3597
	sky2_read8(hw, B0_CTST);
3598

3599
	wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
3600

3601
	if (!hw->msi) {
3602
		/* MSI test failed, go back to INTx mode */
3603 3604
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
3605 3606 3607 3608 3609 3610

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
3611
	sky2_read32(hw, B0_IMSK);
3612 3613 3614 3615 3616 3617

	free_irq(pdev->irq, hw);

	return err;
}

3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629
static int __devinit pci_wake_enabled(struct pci_dev *dev)
{
	int pm  = pci_find_capability(dev, PCI_CAP_ID_PM);
	u16 value;

	if (!pm)
		return 0;
	if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
		return 0;
	return value & PCI_PM_CTRL_PME_ENABLE;
}

3630 3631 3632
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
3633
	struct net_device *dev;
3634
	struct sky2_hw *hw;
3635
	int err, using_dac = 0, wol_default;
3636

S
Stephen Hemminger 已提交
3637 3638
	err = pci_enable_device(pdev);
	if (err) {
3639
		dev_err(&pdev->dev, "cannot enable PCI device\n");
3640 3641 3642
		goto err_out;
	}

S
Stephen Hemminger 已提交
3643 3644
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
3645
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3646
		goto err_out_disable;
3647 3648 3649 3650
	}

	pci_set_master(pdev);

3651 3652 3653 3654 3655
	if (sizeof(dma_addr_t) > sizeof(u32) &&
	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
		using_dac = 1;
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (err < 0) {
3656 3657
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
3658 3659 3660
			goto err_out_free_regions;
		}
	} else {
3661 3662
		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (err) {
3663
			dev_err(&pdev->dev, "no usable DMA configuration\n");
3664 3665 3666
			goto err_out_free_regions;
		}
	}
3667

3668 3669
	wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;

3670
	err = -ENOMEM;
S
Stephen Hemminger 已提交
3671
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3672
	if (!hw) {
3673
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
3674 3675 3676 3677 3678 3679 3680
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
3681
		dev_err(&pdev->dev, "cannot map device registers\n");
3682 3683 3684
		goto err_out_free_hw;
	}

3685
#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3686 3687 3688
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
3689 3690 3691
	{
		u32 reg;
		reg = sky2_pci_read32(hw, PCI_DEV_REG2);
S
Stephen Hemminger 已提交
3692
		reg &= ~PCI_REV_DESC;
3693 3694 3695 3696
		sky2_pci_write32(hw, PCI_DEV_REG2, reg);
	}
#endif

3697 3698 3699 3700 3701 3702
	/* ring for status responses */
	hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_iounmap;

3703
	err = sky2_init(hw);
3704
	if (err)
S
Stephen Hemminger 已提交
3705
		goto err_out_iounmap;
3706

3707
	dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3708 3709
	       DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
	       pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
S
Stephen Hemminger 已提交
3710
	       hw->chip_id, hw->chip_rev);
3711

3712 3713 3714
	sky2_reset(hw);

	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
3715 3716
	if (!dev) {
		err = -ENOMEM;
3717
		goto err_out_free_pci;
3718
	}
3719

3720 3721 3722 3723 3724 3725 3726 3727
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
3728 3729
	err = register_netdev(dev);
	if (err) {
3730
		dev_err(&pdev->dev, "cannot register net device\n");
3731 3732 3733
		goto err_out_free_netdev;
	}

3734 3735
	err = request_irq(pdev->irq,  sky2_intr, hw->msi ? 0 : IRQF_SHARED,
			  dev->name, hw);
3736
	if (err) {
3737
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3738 3739 3740 3741
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3742 3743
	sky2_show_addr(dev);

3744 3745 3746
	if (hw->ports > 1) {
		struct net_device *dev1;

3747
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
3748 3749 3750 3751 3752
		if (!dev1)
			dev_warn(&pdev->dev, "allocation for second device failed\n");
		else if ((err = register_netdev(dev1))) {
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
3753 3754
			hw->dev[1] = NULL;
			free_netdev(dev1);
3755 3756
		} else
			sky2_show_addr(dev1);
3757 3758
	}

3759
	setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
S
Stephen Hemminger 已提交
3760 3761
	INIT_WORK(&hw->restart_work, sky2_restart);

3762
	sky2_idle_start(hw);
3763

S
Stephen Hemminger 已提交
3764 3765
	pci_set_drvdata(pdev, hw);

3766 3767
	return 0;

S
Stephen Hemminger 已提交
3768
err_out_unregister:
3769 3770
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3771
	unregister_netdev(dev);
3772 3773 3774
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
3775
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3776 3777 3778 3779 3780 3781 3782
	pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
3783
err_out_disable:
3784 3785
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
3786
	pci_set_drvdata(pdev, NULL);
3787 3788 3789 3790 3791
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3792
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3793 3794
	struct net_device *dev0, *dev1;

S
Stephen Hemminger 已提交
3795
	if (!hw)
3796 3797
		return;

3798 3799
	del_timer_sync(&hw->idle_timer);

S
Stephen Hemminger 已提交
3800 3801
	flush_scheduled_work();

3802
	sky2_write32(hw, B0_IMSK, 0);
3803 3804
	synchronize_irq(hw->pdev->irq);

3805
	dev0 = hw->dev[0];
S
Stephen Hemminger 已提交
3806 3807 3808
	dev1 = hw->dev[1];
	if (dev1)
		unregister_netdev(dev1);
3809 3810
	unregister_netdev(dev0);

3811 3812
	sky2_power_aux(hw);

3813
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
3814
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3815
	sky2_read8(hw, B0_CTST);
3816 3817

	free_irq(pdev->irq, hw);
3818 3819
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3820
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3821 3822
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
3823

3824 3825 3826 3827 3828
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
	iounmap(hw->regs);
	kfree(hw);
3829

3830 3831 3832 3833 3834 3835
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
3836
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3837
	int i, wol = 0;
3838

S
Stephen Hemminger 已提交
3839 3840 3841
	if (!hw)
		return 0;

3842
	del_timer_sync(&hw->idle_timer);
3843
	netif_poll_disable(hw->dev[0]);
3844

3845
	for (i = 0; i < hw->ports; i++) {
3846
		struct net_device *dev = hw->dev[i];
3847
		struct sky2_port *sky2 = netdev_priv(dev);
3848

3849
		if (netif_running(dev))
3850
			sky2_down(dev);
3851 3852 3853 3854 3855

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
3856 3857
	}

3858
	sky2_write32(hw, B0_IMSK, 0);
3859
	sky2_power_aux(hw);
3860

3861
	pci_save_state(pdev);
3862
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
3863 3864
	pci_set_power_state(pdev, pci_choose_state(pdev, state));

3865
	return 0;
3866 3867 3868 3869
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3870
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3871
	int i, err;
3872

S
Stephen Hemminger 已提交
3873 3874 3875
	if (!hw)
		return 0;

3876 3877 3878 3879 3880 3881 3882 3883
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;

	err = pci_restore_state(pdev);
	if (err)
		goto out;

3884
	pci_enable_wake(pdev, PCI_D0, 0);
3885 3886 3887 3888 3889

	/* Re-enable all clocks */
	if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);

3890
	sky2_reset(hw);
3891

3892 3893
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3894
	for (i = 0; i < hw->ports; i++) {
3895
		struct net_device *dev = hw->dev[i];
3896
		if (netif_running(dev)) {
3897 3898 3899 3900 3901
			err = sky2_up(dev);
			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
				dev_close(dev);
3902
				goto out;
3903
			}
3904 3905
		}
	}
3906

3907
	netif_poll_enable(hw->dev[0]);
3908
	sky2_idle_start(hw);
3909
	return 0;
3910
out:
3911
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
3912
	pci_disable_device(pdev);
3913
	return err;
3914 3915 3916
}
#endif

3917 3918 3919 3920 3921
static void sky2_shutdown(struct pci_dev *pdev)
{
	struct sky2_hw *hw = pci_get_drvdata(pdev);
	int i, wol = 0;

S
Stephen Hemminger 已提交
3922 3923 3924
	if (!hw)
		return;

3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948
	del_timer_sync(&hw->idle_timer);
	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol) {
			wol = 1;
			sky2_wol_init(sky2);
		}
	}

	if (wol)
		sky2_power_aux(hw);

	pci_enable_wake(pdev, PCI_D3hot, wol);
	pci_enable_wake(pdev, PCI_D3cold, wol);

	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);

}

3949
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
3950 3951 3952 3953
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
3954
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
3955 3956
	.suspend = sky2_suspend,
	.resume = sky2_resume,
3957
#endif
3958
	.shutdown = sky2_shutdown,
3959 3960 3961 3962
};

static int __init sky2_init_module(void)
{
3963
	return pci_register_driver(&sky2_driver);
3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3975
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
3976
MODULE_LICENSE("GPL");
3977
MODULE_VERSION(DRV_VERSION);