intel_gmbus.c 24.4 KB
Newer Older
J
Jesse Barnes 已提交
1 2
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3
 * Copyright © 2006-2008,2010 Intel Corporation
J
Jesse Barnes 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
27
 *	Chris Wilson <chris@chris-wilson.co.uk>
J
Jesse Barnes 已提交
28
 */
29

30
#include <linux/export.h>
31 32 33
#include <linux/i2c-algo-bit.h>
#include <linux/i2c.h>

34
#include <drm/drm_hdcp.h>
35
#include <drm/i915_drm.h>
36

J
Jesse Barnes 已提交
37
#include "i915_drv.h"
38
#include "intel_display_types.h"
39
#include "intel_gmbus.h"
J
Jesse Barnes 已提交
40

41
struct gmbus_pin {
42
	const char *name;
43
	enum i915_gpio gpio;
44 45
};

46 47 48 49 50 51 52 53
/* Map gmbus pin pairs to names and registers. */
static const struct gmbus_pin gmbus_pins[] = {
	[GMBUS_PIN_SSC] = { "ssc", GPIOB },
	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
	[GMBUS_PIN_PANEL] = { "panel", GPIOC },
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
54 55
};

56 57 58 59 60 61 62
static const struct gmbus_pin gmbus_pins_bdw[] = {
	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
};

63 64 65 66 67 68
static const struct gmbus_pin gmbus_pins_skl[] = {
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
};

J
Jani Nikula 已提交
69
static const struct gmbus_pin gmbus_pins_bxt[] = {
70 71 72
	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
J
Jani Nikula 已提交
73 74
};

75 76 77 78 79 80 81
static const struct gmbus_pin gmbus_pins_cnp[] = {
	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
	[GMBUS_PIN_4_CNP] = { "dpd", GPIOE },
};

82
static const struct gmbus_pin gmbus_pins_icp[] = {
83 84 85 86 87 88 89 90 91 92 93
	[GMBUS_PIN_1_BXT] = { "dpa", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpb", GPIOC },
	[GMBUS_PIN_3_BXT] = { "dpc", GPIOD },
	[GMBUS_PIN_9_TC1_ICP] = { "tc1", GPIOJ },
	[GMBUS_PIN_10_TC2_ICP] = { "tc2", GPIOK },
	[GMBUS_PIN_11_TC3_ICP] = { "tc3", GPIOL },
	[GMBUS_PIN_12_TC4_ICP] = { "tc4", GPIOM },
	[GMBUS_PIN_13_TC5_TGP] = { "tc5", GPION },
	[GMBUS_PIN_14_TC6_TGP] = { "tc6", GPIOO },
};

J
Jani Nikula 已提交
94 95 96 97
/* pin is expected to be valid */
static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
					     unsigned int pin)
{
98
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
99 100
		return &gmbus_pins_icp[pin];
	else if (HAS_PCH_CNP(dev_priv))
101 102
		return &gmbus_pins_cnp[pin];
	else if (IS_GEN9_LP(dev_priv))
J
Jani Nikula 已提交
103
		return &gmbus_pins_bxt[pin];
104
	else if (IS_GEN9_BC(dev_priv))
105
		return &gmbus_pins_skl[pin];
106 107
	else if (IS_BROADWELL(dev_priv))
		return &gmbus_pins_bdw[pin];
J
Jani Nikula 已提交
108 109 110 111
	else
		return &gmbus_pins[pin];
}

112 113 114
bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
			      unsigned int pin)
{
J
Jani Nikula 已提交
115 116
	unsigned int size;

117
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
118 119
		size = ARRAY_SIZE(gmbus_pins_icp);
	else if (HAS_PCH_CNP(dev_priv))
120 121
		size = ARRAY_SIZE(gmbus_pins_cnp);
	else if (IS_GEN9_LP(dev_priv))
J
Jani Nikula 已提交
122
		size = ARRAY_SIZE(gmbus_pins_bxt);
123
	else if (IS_GEN9_BC(dev_priv))
124
		size = ARRAY_SIZE(gmbus_pins_skl);
125 126
	else if (IS_BROADWELL(dev_priv))
		size = ARRAY_SIZE(gmbus_pins_bdw);
J
Jani Nikula 已提交
127 128 129
	else
		size = ARRAY_SIZE(gmbus_pins);

130
	return pin < size && get_gmbus_pin(dev_priv, pin)->name;
131 132
}

133 134
/* Intel GPIO access functions */

J
Jean Delvare 已提交
135
#define I2C_RISEFALL_TIME 10
136

C
Chris Wilson 已提交
137 138 139 140 141 142
static inline struct intel_gmbus *
to_intel_gmbus(struct i2c_adapter *i2c)
{
	return container_of(i2c, struct intel_gmbus, adapter);
}

143
void
144
intel_gmbus_reset(struct drm_i915_private *dev_priv)
145
{
146 147
	I915_WRITE(GMBUS0, 0);
	I915_WRITE(GMBUS4, 0);
148 149
}

150 151
static void pnv_gmbus_clock_gating(struct drm_i915_private *dev_priv,
				   bool enable)
152
{
153
	u32 val;
154 155

	/* When using bit bashing for I2C, this bit needs to be set to 1 */
156
	val = I915_READ(DSPCLK_GATE_D);
157 158
	if (!enable)
		val |= PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
159
	else
160
		val &= ~PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
161
	I915_WRITE(DSPCLK_GATE_D, val);
162 163
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
static void pch_gmbus_clock_gating(struct drm_i915_private *dev_priv,
				   bool enable)
{
	u32 val;

	val = I915_READ(SOUTH_DSPCLK_GATE_D);
	if (!enable)
		val |= PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
	else
		val &= ~PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
	I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
}

static void bxt_gmbus_clock_gating(struct drm_i915_private *dev_priv,
				   bool enable)
{
	u32 val;

	val = I915_READ(GEN9_CLKGATE_DIS_4);
	if (!enable)
		val |= BXT_GMBUS_GATING_DIS;
	else
		val &= ~BXT_GMBUS_GATING_DIS;
	I915_WRITE(GEN9_CLKGATE_DIS_4, val);
}

190
static u32 get_reserved(struct intel_gmbus *bus)
C
Chris Wilson 已提交
191
{
192 193
	struct drm_i915_private *i915 = bus->dev_priv;
	struct intel_uncore *uncore = &i915->uncore;
C
Chris Wilson 已提交
194 195 196
	u32 reserved = 0;

	/* On most chips, these bits must be preserved in software. */
197 198 199 200
	if (!IS_I830(i915) && !IS_I845G(i915))
		reserved = intel_uncore_read_notrace(uncore, bus->gpio_reg) &
			   (GPIO_DATA_PULLUP_DISABLE |
			    GPIO_CLOCK_PULLUP_DISABLE);
C
Chris Wilson 已提交
201 202 203 204

	return reserved;
}

J
Jesse Barnes 已提交
205 206
static int get_clock(void *data)
{
207
	struct intel_gmbus *bus = data;
208
	struct intel_uncore *uncore = &bus->dev_priv->uncore;
209
	u32 reserved = get_reserved(bus);
210 211 212 213 214 215 216 217

	intel_uncore_write_notrace(uncore,
				   bus->gpio_reg,
				   reserved | GPIO_CLOCK_DIR_MASK);
	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved);

	return (intel_uncore_read_notrace(uncore, bus->gpio_reg) &
		GPIO_CLOCK_VAL_IN) != 0;
J
Jesse Barnes 已提交
218 219 220 221
}

static int get_data(void *data)
{
222
	struct intel_gmbus *bus = data;
223
	struct intel_uncore *uncore = &bus->dev_priv->uncore;
224
	u32 reserved = get_reserved(bus);
225 226 227 228 229 230 231 232

	intel_uncore_write_notrace(uncore,
				   bus->gpio_reg,
				   reserved | GPIO_DATA_DIR_MASK);
	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved);

	return (intel_uncore_read_notrace(uncore, bus->gpio_reg) &
		GPIO_DATA_VAL_IN) != 0;
J
Jesse Barnes 已提交
233 234 235 236
}

static void set_clock(void *data, int state_high)
{
237
	struct intel_gmbus *bus = data;
238
	struct intel_uncore *uncore = &bus->dev_priv->uncore;
239
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
240
	u32 clock_bits;
J
Jesse Barnes 已提交
241 242 243 244 245

	if (state_high)
		clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
	else
		clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
246
			     GPIO_CLOCK_VAL_MASK;
247

248 249 250 251
	intel_uncore_write_notrace(uncore,
				   bus->gpio_reg,
				   reserved | clock_bits);
	intel_uncore_posting_read(uncore, bus->gpio_reg);
J
Jesse Barnes 已提交
252 253 254 255
}

static void set_data(void *data, int state_high)
{
256
	struct intel_gmbus *bus = data;
257
	struct intel_uncore *uncore = &bus->dev_priv->uncore;
258
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
259
	u32 data_bits;
J
Jesse Barnes 已提交
260 261 262 263 264 265 266

	if (state_high)
		data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
	else
		data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
			GPIO_DATA_VAL_MASK;

267 268
	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved | data_bits);
	intel_uncore_posting_read(uncore, bus->gpio_reg);
J
Jesse Barnes 已提交
269 270
}

271 272 273 274 275 276 277 278
static int
intel_gpio_pre_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

279
	intel_gmbus_reset(dev_priv);
280 281 282 283

	if (IS_PINEVIEW(dev_priv))
		pnv_gmbus_clock_gating(dev_priv, false);

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
	set_data(bus, 1);
	set_clock(bus, 1);
	udelay(I2C_RISEFALL_TIME);
	return 0;
}

static void
intel_gpio_post_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	set_data(bus, 1);
	set_clock(bus, 1);
300 301 302

	if (IS_PINEVIEW(dev_priv))
		pnv_gmbus_clock_gating(dev_priv, true);
303 304
}

305
static void
306
intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
307
{
308 309
	struct drm_i915_private *dev_priv = bus->dev_priv;
	struct i2c_algo_bit_data *algo;
310

311
	algo = &bus->bit_algo;
312

313
	bus->gpio_reg = GPIO(get_gmbus_pin(dev_priv, pin)->gpio);
314
	bus->adapter.algo_data = algo;
315 316 317 318
	algo->setsda = set_data;
	algo->setscl = set_clock;
	algo->getsda = get_data;
	algo->getscl = get_clock;
319 320
	algo->pre_xfer = intel_gpio_pre_xfer;
	algo->post_xfer = intel_gpio_post_xfer;
321 322 323
	algo->udelay = I2C_RISEFALL_TIME;
	algo->timeout = usecs_to_jiffies(2200);
	algo->data = bus;
J
Jesse Barnes 已提交
324 325
}

326
static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
327
{
328
	DEFINE_WAIT(wait);
329 330
	u32 gmbus2;
	int ret;
331

332 333
	/* Important: The hw handles only the first bit, so set only one! Since
	 * we also need to check for NAKs besides the hw ready/idle signal, we
334 335 336 337
	 * need to wake up periodically and check that ourselves.
	 */
	if (!HAS_GMBUS_IRQ(dev_priv))
		irq_en = 0;
338

339 340
	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
	I915_WRITE_FW(GMBUS4, irq_en);
341

342 343 344 345
	status |= GMBUS_SATOER;
	ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
	if (ret)
		ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
346

347 348
	I915_WRITE_FW(GMBUS4, 0);
	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
349 350 351

	if (gmbus2 & GMBUS_SATOER)
		return -ENXIO;
352 353

	return ret;
354 355
}

356 357 358
static int
gmbus_wait_idle(struct drm_i915_private *dev_priv)
{
359 360
	DEFINE_WAIT(wait);
	u32 irq_enable;
361 362 363
	int ret;

	/* Important: The hw handles only the first bit, so set only one! */
364 365 366
	irq_enable = 0;
	if (HAS_GMBUS_IRQ(dev_priv))
		irq_enable = GMBUS_IDLE_EN;
367

368 369
	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
	I915_WRITE_FW(GMBUS4, irq_enable);
370

371
	ret = intel_wait_for_register_fw(&dev_priv->uncore,
372 373
					 GMBUS2, GMBUS_ACTIVE, 0,
					 10);
374

375 376 377 378
	I915_WRITE_FW(GMBUS4, 0);
	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);

	return ret;
379 380
}

381 382 383 384 385 386 387
static inline
unsigned int gmbus_max_xfer_size(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 9 ? GEN9_GMBUS_BYTE_COUNT_MAX :
	       GMBUS_BYTE_COUNT_MAX;
}

388
static int
389 390
gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
		      unsigned short addr, u8 *buf, unsigned int len,
R
Ramalingam C 已提交
391
		      u32 gmbus0_reg, u32 gmbus1_index)
392
{
R
Ramalingam C 已提交
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	unsigned int size = len;
	bool burst_read = len > gmbus_max_xfer_size(dev_priv);
	bool extra_byte_added = false;

	if (burst_read) {
		/*
		 * As per HW Spec, for 512Bytes need to read extra Byte and
		 * Ignore the extra byte read.
		 */
		if (len == 512) {
			extra_byte_added = true;
			len++;
		}
		size = len % 256 + 256;
		I915_WRITE_FW(GMBUS0, gmbus0_reg | GMBUS_BYTE_CNT_OVERRIDE);
	}

410 411 412
	I915_WRITE_FW(GMBUS1,
		      gmbus1_index |
		      GMBUS_CYCLE_WAIT |
R
Ramalingam C 已提交
413
		      (size << GMBUS_BYTE_COUNT_SHIFT) |
414 415
		      (addr << GMBUS_SLAVE_ADDR_SHIFT) |
		      GMBUS_SLAVE_READ | GMBUS_SW_RDY);
416
	while (len) {
417
		int ret;
418 419
		u32 val, loop = 0;

420
		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
421
		if (ret)
422
			return ret;
423

424
		val = I915_READ_FW(GMBUS3);
425
		do {
R
Ramalingam C 已提交
426 427 428
			if (extra_byte_added && len == 1)
				break;

429 430 431
			*buf++ = val & 0xff;
			val >>= 8;
		} while (--len && ++loop < 4);
R
Ramalingam C 已提交
432 433 434 435

		if (burst_read && len == size - 4)
			/* Reset the override bit */
			I915_WRITE_FW(GMBUS0, gmbus0_reg);
436
	}
437 438 439 440

	return 0;
}

R
Ramalingam C 已提交
441 442 443 444 445 446 447 448 449 450
/*
 * HW spec says that 512Bytes in Burst read need special treatment.
 * But it doesn't talk about other multiple of 256Bytes. And couldn't locate
 * an I2C slave, which supports such a lengthy burst read too for experiments.
 *
 * So until things get clarified on HW support, to avoid the burst read length
 * in fold of 256Bytes except 512, max burst read length is fixed at 767Bytes.
 */
#define INTEL_GMBUS_BURST_READ_MAX_LEN		767U

451
static int
452
gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
R
Ramalingam C 已提交
453
		u32 gmbus0_reg, u32 gmbus1_index)
454 455
{
	u8 *buf = msg->buf;
456 457 458 459 460
	unsigned int rx_size = msg->len;
	unsigned int len;
	int ret;

	do {
R
Ramalingam C 已提交
461 462 463 464
		if (HAS_GMBUS_BURST_READ(dev_priv))
			len = min(rx_size, INTEL_GMBUS_BURST_READ_MAX_LEN);
		else
			len = min(rx_size, gmbus_max_xfer_size(dev_priv));
465

R
Ramalingam C 已提交
466 467
		ret = gmbus_xfer_read_chunk(dev_priv, msg->addr, buf, len,
					    gmbus0_reg, gmbus1_index);
468 469 470 471 472 473 474 475 476 477 478 479
		if (ret)
			return ret;

		rx_size -= len;
		buf += len;
	} while (rx_size != 0);

	return 0;
}

static int
gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
480 481
		       unsigned short addr, u8 *buf, unsigned int len,
		       u32 gmbus1_index)
482 483
{
	unsigned int chunk_size = len;
484 485 486
	u32 val, loop;

	val = loop = 0;
487 488 489 490
	while (len && loop < 4) {
		val |= *buf++ << (8 * loop++);
		len -= 1;
	}
491

492 493
	I915_WRITE_FW(GMBUS3, val);
	I915_WRITE_FW(GMBUS1,
494
		      gmbus1_index | GMBUS_CYCLE_WAIT |
495 496 497
		      (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
		      (addr << GMBUS_SLAVE_ADDR_SHIFT) |
		      GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
498
	while (len) {
499 500
		int ret;

501 502 503 504 505
		val = loop = 0;
		do {
			val |= *buf++ << (8 * loop);
		} while (--len && ++loop < 4);

506
		I915_WRITE_FW(GMBUS3, val);
507

508
		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
509
		if (ret)
510
			return ret;
511
	}
512 513 514 515 516

	return 0;
}

static int
517 518
gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
		 u32 gmbus1_index)
519 520 521 522 523 524 525
{
	u8 *buf = msg->buf;
	unsigned int tx_size = msg->len;
	unsigned int len;
	int ret;

	do {
526
		len = min(tx_size, gmbus_max_xfer_size(dev_priv));
527

528 529
		ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len,
					     gmbus1_index);
530 531 532 533 534 535 536
		if (ret)
			return ret;

		buf += len;
		tx_size -= len;
	} while (tx_size != 0);

537 538 539
	return 0;
}

540
/*
541 542
 * The gmbus controller can combine a 1 or 2 byte write with another read/write
 * that immediately follows it by using an "INDEX" cycle.
543 544
 */
static bool
545
gmbus_is_index_xfer(struct i2c_msg *msgs, int i, int num)
546 547
{
	return (i + 1 < num &&
548
		msgs[i].addr == msgs[i + 1].addr &&
549 550
		!(msgs[i].flags & I2C_M_RD) &&
		(msgs[i].len == 1 || msgs[i].len == 2) &&
551
		msgs[i + 1].len > 0);
552 553 554
}

static int
R
Ramalingam C 已提交
555 556
gmbus_index_xfer(struct drm_i915_private *dev_priv, struct i2c_msg *msgs,
		 u32 gmbus0_reg)
557 558 559 560 561 562 563 564 565 566 567 568 569 570
{
	u32 gmbus1_index = 0;
	u32 gmbus5 = 0;
	int ret;

	if (msgs[0].len == 2)
		gmbus5 = GMBUS_2BYTE_INDEX_EN |
			 msgs[0].buf[1] | (msgs[0].buf[0] << 8);
	if (msgs[0].len == 1)
		gmbus1_index = GMBUS_CYCLE_INDEX |
			       (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);

	/* GMBUS5 holds 16-bit index */
	if (gmbus5)
571
		I915_WRITE_FW(GMBUS5, gmbus5);
572

573
	if (msgs[1].flags & I2C_M_RD)
R
Ramalingam C 已提交
574 575
		ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus0_reg,
				      gmbus1_index);
576 577
	else
		ret = gmbus_xfer_write(dev_priv, &msgs[1], gmbus1_index);
578 579 580

	/* Clear GMBUS5 after each index transfer */
	if (gmbus5)
581
		I915_WRITE_FW(GMBUS5, 0);
582 583 584 585

	return ret;
}

586
static int
587 588
do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num,
	      u32 gmbus0_source)
589 590 591 592
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
593
	struct drm_i915_private *dev_priv = bus->dev_priv;
594
	int i = 0, inc, try = 0;
595
	int ret = 0;
596

597 598 599
	/* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
	if (IS_GEN9_LP(dev_priv))
		bxt_gmbus_clock_gating(dev_priv, false);
V
Ville Syrjälä 已提交
600
	else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_CNP(dev_priv))
601 602
		pch_gmbus_clock_gating(dev_priv, false);

603
retry:
604
	I915_WRITE_FW(GMBUS0, gmbus0_source | bus->reg0);
605

606 607
	for (; i < num; i += inc) {
		inc = 1;
608
		if (gmbus_is_index_xfer(msgs, i, num)) {
R
Ramalingam C 已提交
609 610
			ret = gmbus_index_xfer(dev_priv, &msgs[i],
					       gmbus0_source | bus->reg0);
611
			inc = 2; /* an index transmission is two msgs */
612
		} else if (msgs[i].flags & I2C_M_RD) {
R
Ramalingam C 已提交
613 614
			ret = gmbus_xfer_read(dev_priv, &msgs[i],
					      gmbus0_source | bus->reg0, 0);
615
		} else {
616
			ret = gmbus_xfer_write(dev_priv, &msgs[i], 0);
617
		}
618

619
		if (!ret)
620 621
			ret = gmbus_wait(dev_priv,
					 GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
622 623
		if (ret == -ETIMEDOUT)
			goto timeout;
624
		else if (ret)
625
			goto clear_err;
626 627
	}

628 629 630 631
	/* Generate a STOP condition on the bus. Note that gmbus can't generata
	 * a STOP on the very first cycle. To simplify the code we
	 * unconditionally generate the STOP condition with an additional gmbus
	 * cycle. */
632
	I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
633

634 635 636 637
	/* Mark the GMBUS interface as disabled after waiting for idle.
	 * We will re-enable it at the start of the next xfer,
	 * till then let it sleep.
	 */
638
	if (gmbus_wait_idle(dev_priv)) {
639
		DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
640
			 adapter->name);
641 642
		ret = -ETIMEDOUT;
	}
643
	I915_WRITE_FW(GMBUS0, 0);
644
	ret = ret ?: i;
645
	goto out;
646 647

clear_err:
648 649 650 651
	/*
	 * Wait for bus to IDLE before clearing NAK.
	 * If we clear the NAK while bus is still active, then it will stay
	 * active and the next transaction may fail.
652 653 654 655 656 657 658 659
	 *
	 * If no ACK is received during the address phase of a transaction, the
	 * adapter must report -ENXIO. It is not clear what to return if no ACK
	 * is received at other times. But we have to be careful to not return
	 * spurious -ENXIO because that will prevent i2c and drm edid functions
	 * from retrying. So return -ENXIO only when gmbus properly quiescents -
	 * timing out seems to happen when there _is_ a ddc chip present, but
	 * it's slow responding and only answers on the 2nd retry.
660
	 */
661
	ret = -ENXIO;
662
	if (gmbus_wait_idle(dev_priv)) {
663 664
		DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
			      adapter->name);
665 666
		ret = -ETIMEDOUT;
	}
667

668 669 670 671
	/* Toggle the Software Clear Interrupt bit. This has the effect
	 * of resetting the GMBUS controller and so clearing the
	 * BUS_ERROR raised by the slave's NAK.
	 */
672 673 674
	I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
	I915_WRITE_FW(GMBUS1, 0);
	I915_WRITE_FW(GMBUS0, 0);
675

676
	DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
677 678 679
			 adapter->name, msgs[i].addr,
			 (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);

680 681 682 683 684 685 686 687 688 689 690 691
	/*
	 * Passive adapters sometimes NAK the first probe. Retry the first
	 * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
	 * has retries internally. See also the retry loop in
	 * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
	 */
	if (ret == -ENXIO && i == 0 && try++ == 0) {
		DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
			      adapter->name);
		goto retry;
	}

692
	goto out;
693 694

timeout:
695 696
	DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
		      bus->adapter.name, bus->reg0 & 0xff);
697
	I915_WRITE_FW(GMBUS0, 0);
698

699 700 701 702 703
	/*
	 * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
	 * instead. Use EAGAIN to have i2c core retry.
	 */
	ret = -EAGAIN;
704

705
out:
706 707 708
	/* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
	if (IS_GEN9_LP(dev_priv))
		bxt_gmbus_clock_gating(dev_priv, true);
V
Ville Syrjälä 已提交
709
	else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_CNP(dev_priv))
710 711
		pch_gmbus_clock_gating(dev_priv, true);

712 713 714 715 716 717
	return ret;
}

static int
gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
{
718 719
	struct intel_gmbus *bus =
		container_of(adapter, struct intel_gmbus, adapter);
720
	struct drm_i915_private *dev_priv = bus->dev_priv;
721
	intel_wakeref_t wakeref;
722 723
	int ret;

724
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
725

726
	if (bus->force_bit) {
727
		ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
728 729 730
		if (ret < 0)
			bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
	} else {
731
		ret = do_gmbus_xfer(adapter, msgs, num, 0);
732 733 734
		if (ret == -EAGAIN)
			bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
	}
735

736
	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref);
737

738
	return ret;
739 740
}

741 742
int intel_gmbus_output_aksv(struct i2c_adapter *adapter)
{
743 744
	struct intel_gmbus *bus =
		container_of(adapter, struct intel_gmbus, adapter);
745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u8 cmd = DRM_HDCP_DDC_AKSV;
	u8 buf[DRM_HDCP_KSV_LEN] = { 0 };
	struct i2c_msg msgs[] = {
		{
			.addr = DRM_HDCP_DDC_ADDR,
			.flags = 0,
			.len = sizeof(cmd),
			.buf = &cmd,
		},
		{
			.addr = DRM_HDCP_DDC_ADDR,
			.flags = 0,
			.len = sizeof(buf),
			.buf = buf,
		}
	};
762 763
	intel_wakeref_t wakeref;
	int ret;
764

765
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
766 767 768 769 770 771 772 773 774 775
	mutex_lock(&dev_priv->gmbus_mutex);

	/*
	 * In order to output Aksv to the receiver, use an indexed write to
	 * pass the i2c command, and tell GMBUS to use the HW-provided value
	 * instead of sourcing GMBUS3 for the data.
	 */
	ret = do_gmbus_xfer(adapter, msgs, ARRAY_SIZE(msgs), GMBUS_AKSV_SELECT);

	mutex_unlock(&dev_priv->gmbus_mutex);
776
	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref);
777 778 779 780

	return ret;
}

781 782
static u32 gmbus_func(struct i2c_adapter *adapter)
{
783 784
	return i2c_bit_algo.functionality(adapter) &
		(I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
785 786 787 788 789 790 791 792 793 794
		/* I2C_FUNC_10BIT_ADDR | */
		I2C_FUNC_SMBUS_READ_BLOCK_DATA |
		I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
}

static const struct i2c_algorithm gmbus_algorithm = {
	.master_xfer	= gmbus_xfer,
	.functionality	= gmbus_func
};

795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
static void gmbus_lock_bus(struct i2c_adapter *adapter,
			   unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_lock(&dev_priv->gmbus_mutex);
}

static int gmbus_trylock_bus(struct i2c_adapter *adapter,
			     unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	return mutex_trylock(&dev_priv->gmbus_mutex);
}

static void gmbus_unlock_bus(struct i2c_adapter *adapter,
			     unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_unlock(&dev_priv->gmbus_mutex);
}

822
static const struct i2c_lock_operations gmbus_lock_ops = {
823 824 825 826 827
	.lock_bus =    gmbus_lock_bus,
	.trylock_bus = gmbus_trylock_bus,
	.unlock_bus =  gmbus_unlock_bus,
};

J
Jesse Barnes 已提交
828
/**
829
 * intel_gmbus_setup - instantiate all Intel i2c GMBuses
830
 * @dev_priv: i915 device private
J
Jesse Barnes 已提交
831
 */
832
int intel_gmbus_setup(struct drm_i915_private *dev_priv)
833
{
D
David Weinehall 已提交
834
	struct pci_dev *pdev = dev_priv->drm.pdev;
835 836 837
	struct intel_gmbus *bus;
	unsigned int pin;
	int ret;
838

839
	if (!HAS_DISPLAY(dev_priv) || !INTEL_DISPLAY_ENABLED(dev_priv))
840
		return 0;
841

842
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
843
		dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
R
Rodrigo Vivi 已提交
844
	else if (!HAS_GMCH(dev_priv))
845 846 847 848 849
		/*
		 * Broxton uses the same PCH offsets for South Display Engine,
		 * even though it doesn't have a PCH.
		 */
		dev_priv->gpio_mmio_base = PCH_DISPLAY_BASE;
850

851
	mutex_init(&dev_priv->gmbus_mutex);
852
	init_waitqueue_head(&dev_priv->gmbus_wait_queue);
853

854
	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
855
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
856 857 858
			continue;

		bus = &dev_priv->gmbus[pin];
859 860 861 862

		bus->adapter.owner = THIS_MODULE;
		bus->adapter.class = I2C_CLASS_DDC;
		snprintf(bus->adapter.name,
863 864
			 sizeof(bus->adapter.name),
			 "i915 gmbus %s",
J
Jani Nikula 已提交
865
			 get_gmbus_pin(dev_priv, pin)->name);
866

D
David Weinehall 已提交
867
		bus->adapter.dev.parent = &pdev->dev;
868
		bus->dev_priv = dev_priv;
869 870

		bus->adapter.algo = &gmbus_algorithm;
871
		bus->adapter.lock_ops = &gmbus_lock_ops;
872

873 874 875 876 877 878
		/*
		 * We wish to retry with bit banging
		 * after a timed out GMBUS attempt.
		 */
		bus->adapter.retries = 1;

C
Chris Wilson 已提交
879
		/* By default use a conservative clock rate */
880
		bus->reg0 = pin | GMBUS_RATE_100KHZ;
881

D
Daniel Vetter 已提交
882
		/* gmbus seems to be broken on i830 */
883
		if (IS_I830(dev_priv))
884
			bus->force_bit = 1;
D
Daniel Vetter 已提交
885

886
		intel_gpio_setup(bus, pin);
887 888 889 890

		ret = i2c_add_adapter(&bus->adapter);
		if (ret)
			goto err;
891 892
	}

893
	intel_gmbus_reset(dev_priv);
894 895 896 897

	return 0;

err:
898
	while (pin--) {
899
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
900 901 902
			continue;

		bus = &dev_priv->gmbus[pin];
903 904 905 906 907
		i2c_del_adapter(&bus->adapter);
	}
	return ret;
}

908
struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
909
					    unsigned int pin)
910
{
911
	if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
912 913 914
		return NULL;

	return &dev_priv->gmbus[pin].adapter;
915 916
}

C
Chris Wilson 已提交
917 918 919 920
void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);

921
	bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
C
Chris Wilson 已提交
922 923 924 925 926
}

void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
927 928 929
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_lock(&dev_priv->gmbus_mutex);
C
Chris Wilson 已提交
930

931 932 933 934
	bus->force_bit += force_bit ? 1 : -1;
	DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
		      force_bit ? "en" : "dis", adapter->name,
		      bus->force_bit);
935 936

	mutex_unlock(&dev_priv->gmbus_mutex);
C
Chris Wilson 已提交
937 938
}

939 940 941 942 943 944 945 946
bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);

	return bus->force_bit;
}

void intel_gmbus_teardown(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
947
{
948 949 950 951
	struct intel_gmbus *bus;
	unsigned int pin;

	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
952
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
953
			continue;
954

955
		bus = &dev_priv->gmbus[pin];
956 957
		i2c_del_adapter(&bus->adapter);
	}
J
Jesse Barnes 已提交
958
}