intel_gmbus.c 24.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3
 * Copyright © 2006-2008,2010 Intel Corporation
J
Jesse Barnes 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
27
 *	Chris Wilson <chris@chris-wilson.co.uk>
J
Jesse Barnes 已提交
28
 */
29

30
#include <linux/export.h>
31 32 33
#include <linux/i2c-algo-bit.h>
#include <linux/i2c.h>

34
#include <drm/drm_hdcp.h>
35
#include <drm/i915_drm.h>
36

J
Jesse Barnes 已提交
37
#include "i915_drv.h"
38 39
#include "intel_drv.h"
#include "intel_gmbus.h"
J
Jesse Barnes 已提交
40

41
struct gmbus_pin {
42
	const char *name;
43
	enum i915_gpio gpio;
44 45
};

46 47 48 49 50 51 52 53
/* Map gmbus pin pairs to names and registers. */
static const struct gmbus_pin gmbus_pins[] = {
	[GMBUS_PIN_SSC] = { "ssc", GPIOB },
	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
	[GMBUS_PIN_PANEL] = { "panel", GPIOC },
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
54 55
};

56 57 58 59 60 61 62
static const struct gmbus_pin gmbus_pins_bdw[] = {
	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
};

63 64 65 66 67 68
static const struct gmbus_pin gmbus_pins_skl[] = {
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
};

J
Jani Nikula 已提交
69
static const struct gmbus_pin gmbus_pins_bxt[] = {
70 71 72
	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
J
Jani Nikula 已提交
73 74
};

75 76 77 78 79 80 81
static const struct gmbus_pin gmbus_pins_cnp[] = {
	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
	[GMBUS_PIN_4_CNP] = { "dpd", GPIOE },
};

82
static const struct gmbus_pin gmbus_pins_icp[] = {
83 84 85 86 87 88
	[GMBUS_PIN_1_BXT] = { "dpa", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpb", GPIOC },
	[GMBUS_PIN_9_TC1_ICP] = { "tc1", GPIOJ },
	[GMBUS_PIN_10_TC2_ICP] = { "tc2", GPIOK },
	[GMBUS_PIN_11_TC3_ICP] = { "tc3", GPIOL },
	[GMBUS_PIN_12_TC4_ICP] = { "tc4", GPIOM },
89 90
};

91 92 93 94 95 96
static const struct gmbus_pin gmbus_pins_mcc[] = {
	[GMBUS_PIN_1_BXT] = { "dpa", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpb", GPIOC },
	[GMBUS_PIN_9_TC1_ICP] = { "dpc", GPIOJ },
};

J
Jani Nikula 已提交
97 98 99 100
/* pin is expected to be valid */
static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
					     unsigned int pin)
{
101 102 103
	if (HAS_PCH_MCC(dev_priv))
		return &gmbus_pins_mcc[pin];
	else if (HAS_PCH_ICP(dev_priv))
104 105
		return &gmbus_pins_icp[pin];
	else if (HAS_PCH_CNP(dev_priv))
106 107
		return &gmbus_pins_cnp[pin];
	else if (IS_GEN9_LP(dev_priv))
J
Jani Nikula 已提交
108
		return &gmbus_pins_bxt[pin];
109
	else if (IS_GEN9_BC(dev_priv))
110
		return &gmbus_pins_skl[pin];
111 112
	else if (IS_BROADWELL(dev_priv))
		return &gmbus_pins_bdw[pin];
J
Jani Nikula 已提交
113 114 115 116
	else
		return &gmbus_pins[pin];
}

117 118 119
bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
			      unsigned int pin)
{
J
Jani Nikula 已提交
120 121
	unsigned int size;

122 123 124
	if (HAS_PCH_MCC(dev_priv))
		size = ARRAY_SIZE(gmbus_pins_mcc);
	else if (HAS_PCH_ICP(dev_priv))
125 126
		size = ARRAY_SIZE(gmbus_pins_icp);
	else if (HAS_PCH_CNP(dev_priv))
127 128
		size = ARRAY_SIZE(gmbus_pins_cnp);
	else if (IS_GEN9_LP(dev_priv))
J
Jani Nikula 已提交
129
		size = ARRAY_SIZE(gmbus_pins_bxt);
130
	else if (IS_GEN9_BC(dev_priv))
131
		size = ARRAY_SIZE(gmbus_pins_skl);
132 133
	else if (IS_BROADWELL(dev_priv))
		size = ARRAY_SIZE(gmbus_pins_bdw);
J
Jani Nikula 已提交
134 135 136
	else
		size = ARRAY_SIZE(gmbus_pins);

137
	return pin < size && get_gmbus_pin(dev_priv, pin)->name;
138 139
}

140 141
/* Intel GPIO access functions */

J
Jean Delvare 已提交
142
#define I2C_RISEFALL_TIME 10
143

C
Chris Wilson 已提交
144 145 146 147 148 149
static inline struct intel_gmbus *
to_intel_gmbus(struct i2c_adapter *i2c)
{
	return container_of(i2c, struct intel_gmbus, adapter);
}

150
void
151
intel_gmbus_reset(struct drm_i915_private *dev_priv)
152
{
153 154
	I915_WRITE(GMBUS0, 0);
	I915_WRITE(GMBUS4, 0);
155 156
}

157 158
static void pnv_gmbus_clock_gating(struct drm_i915_private *dev_priv,
				   bool enable)
159
{
160
	u32 val;
161 162

	/* When using bit bashing for I2C, this bit needs to be set to 1 */
163
	val = I915_READ(DSPCLK_GATE_D);
164 165
	if (!enable)
		val |= PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
166
	else
167
		val &= ~PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
168
	I915_WRITE(DSPCLK_GATE_D, val);
169 170
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
static void pch_gmbus_clock_gating(struct drm_i915_private *dev_priv,
				   bool enable)
{
	u32 val;

	val = I915_READ(SOUTH_DSPCLK_GATE_D);
	if (!enable)
		val |= PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
	else
		val &= ~PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
	I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
}

static void bxt_gmbus_clock_gating(struct drm_i915_private *dev_priv,
				   bool enable)
{
	u32 val;

	val = I915_READ(GEN9_CLKGATE_DIS_4);
	if (!enable)
		val |= BXT_GMBUS_GATING_DIS;
	else
		val &= ~BXT_GMBUS_GATING_DIS;
	I915_WRITE(GEN9_CLKGATE_DIS_4, val);
}

197
static u32 get_reserved(struct intel_gmbus *bus)
C
Chris Wilson 已提交
198
{
199 200
	struct drm_i915_private *i915 = bus->dev_priv;
	struct intel_uncore *uncore = &i915->uncore;
C
Chris Wilson 已提交
201 202 203
	u32 reserved = 0;

	/* On most chips, these bits must be preserved in software. */
204 205 206 207
	if (!IS_I830(i915) && !IS_I845G(i915))
		reserved = intel_uncore_read_notrace(uncore, bus->gpio_reg) &
			   (GPIO_DATA_PULLUP_DISABLE |
			    GPIO_CLOCK_PULLUP_DISABLE);
C
Chris Wilson 已提交
208 209 210 211

	return reserved;
}

J
Jesse Barnes 已提交
212 213
static int get_clock(void *data)
{
214
	struct intel_gmbus *bus = data;
215
	struct intel_uncore *uncore = &bus->dev_priv->uncore;
216
	u32 reserved = get_reserved(bus);
217 218 219 220 221 222 223 224

	intel_uncore_write_notrace(uncore,
				   bus->gpio_reg,
				   reserved | GPIO_CLOCK_DIR_MASK);
	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved);

	return (intel_uncore_read_notrace(uncore, bus->gpio_reg) &
		GPIO_CLOCK_VAL_IN) != 0;
J
Jesse Barnes 已提交
225 226 227 228
}

static int get_data(void *data)
{
229
	struct intel_gmbus *bus = data;
230
	struct intel_uncore *uncore = &bus->dev_priv->uncore;
231
	u32 reserved = get_reserved(bus);
232 233 234 235 236 237 238 239

	intel_uncore_write_notrace(uncore,
				   bus->gpio_reg,
				   reserved | GPIO_DATA_DIR_MASK);
	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved);

	return (intel_uncore_read_notrace(uncore, bus->gpio_reg) &
		GPIO_DATA_VAL_IN) != 0;
J
Jesse Barnes 已提交
240 241 242 243
}

static void set_clock(void *data, int state_high)
{
244
	struct intel_gmbus *bus = data;
245
	struct intel_uncore *uncore = &bus->dev_priv->uncore;
246
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
247
	u32 clock_bits;
J
Jesse Barnes 已提交
248 249 250 251 252

	if (state_high)
		clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
	else
		clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
253
			     GPIO_CLOCK_VAL_MASK;
254

255 256 257 258
	intel_uncore_write_notrace(uncore,
				   bus->gpio_reg,
				   reserved | clock_bits);
	intel_uncore_posting_read(uncore, bus->gpio_reg);
J
Jesse Barnes 已提交
259 260 261 262
}

static void set_data(void *data, int state_high)
{
263
	struct intel_gmbus *bus = data;
264
	struct intel_uncore *uncore = &bus->dev_priv->uncore;
265
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
266
	u32 data_bits;
J
Jesse Barnes 已提交
267 268 269 270 271 272 273

	if (state_high)
		data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
	else
		data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
			GPIO_DATA_VAL_MASK;

274 275
	intel_uncore_write_notrace(uncore, bus->gpio_reg, reserved | data_bits);
	intel_uncore_posting_read(uncore, bus->gpio_reg);
J
Jesse Barnes 已提交
276 277
}

278 279 280 281 282 283 284 285
static int
intel_gpio_pre_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

286
	intel_gmbus_reset(dev_priv);
287 288 289 290

	if (IS_PINEVIEW(dev_priv))
		pnv_gmbus_clock_gating(dev_priv, false);

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
	set_data(bus, 1);
	set_clock(bus, 1);
	udelay(I2C_RISEFALL_TIME);
	return 0;
}

static void
intel_gpio_post_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	set_data(bus, 1);
	set_clock(bus, 1);
307 308 309

	if (IS_PINEVIEW(dev_priv))
		pnv_gmbus_clock_gating(dev_priv, true);
310 311
}

312
static void
313
intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
314
{
315 316
	struct drm_i915_private *dev_priv = bus->dev_priv;
	struct i2c_algo_bit_data *algo;
317

318
	algo = &bus->bit_algo;
319

320
	bus->gpio_reg = GPIO(get_gmbus_pin(dev_priv, pin)->gpio);
321
	bus->adapter.algo_data = algo;
322 323 324 325
	algo->setsda = set_data;
	algo->setscl = set_clock;
	algo->getsda = get_data;
	algo->getscl = get_clock;
326 327
	algo->pre_xfer = intel_gpio_pre_xfer;
	algo->post_xfer = intel_gpio_post_xfer;
328 329 330
	algo->udelay = I2C_RISEFALL_TIME;
	algo->timeout = usecs_to_jiffies(2200);
	algo->data = bus;
J
Jesse Barnes 已提交
331 332
}

333
static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
334
{
335
	DEFINE_WAIT(wait);
336 337
	u32 gmbus2;
	int ret;
338

339 340
	/* Important: The hw handles only the first bit, so set only one! Since
	 * we also need to check for NAKs besides the hw ready/idle signal, we
341 342 343 344
	 * need to wake up periodically and check that ourselves.
	 */
	if (!HAS_GMBUS_IRQ(dev_priv))
		irq_en = 0;
345

346 347
	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
	I915_WRITE_FW(GMBUS4, irq_en);
348

349 350 351 352
	status |= GMBUS_SATOER;
	ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
	if (ret)
		ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
353

354 355
	I915_WRITE_FW(GMBUS4, 0);
	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
356 357 358

	if (gmbus2 & GMBUS_SATOER)
		return -ENXIO;
359 360

	return ret;
361 362
}

363 364 365
static int
gmbus_wait_idle(struct drm_i915_private *dev_priv)
{
366 367
	DEFINE_WAIT(wait);
	u32 irq_enable;
368 369 370
	int ret;

	/* Important: The hw handles only the first bit, so set only one! */
371 372 373
	irq_enable = 0;
	if (HAS_GMBUS_IRQ(dev_priv))
		irq_enable = GMBUS_IDLE_EN;
374

375 376
	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
	I915_WRITE_FW(GMBUS4, irq_enable);
377

378
	ret = intel_wait_for_register_fw(&dev_priv->uncore,
379 380
					 GMBUS2, GMBUS_ACTIVE, 0,
					 10);
381

382 383 384 385
	I915_WRITE_FW(GMBUS4, 0);
	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);

	return ret;
386 387
}

388 389 390 391 392 393 394
static inline
unsigned int gmbus_max_xfer_size(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 9 ? GEN9_GMBUS_BYTE_COUNT_MAX :
	       GMBUS_BYTE_COUNT_MAX;
}

395
static int
396 397
gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
		      unsigned short addr, u8 *buf, unsigned int len,
R
Ramalingam C 已提交
398
		      u32 gmbus0_reg, u32 gmbus1_index)
399
{
R
Ramalingam C 已提交
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	unsigned int size = len;
	bool burst_read = len > gmbus_max_xfer_size(dev_priv);
	bool extra_byte_added = false;

	if (burst_read) {
		/*
		 * As per HW Spec, for 512Bytes need to read extra Byte and
		 * Ignore the extra byte read.
		 */
		if (len == 512) {
			extra_byte_added = true;
			len++;
		}
		size = len % 256 + 256;
		I915_WRITE_FW(GMBUS0, gmbus0_reg | GMBUS_BYTE_CNT_OVERRIDE);
	}

417 418 419
	I915_WRITE_FW(GMBUS1,
		      gmbus1_index |
		      GMBUS_CYCLE_WAIT |
R
Ramalingam C 已提交
420
		      (size << GMBUS_BYTE_COUNT_SHIFT) |
421 422
		      (addr << GMBUS_SLAVE_ADDR_SHIFT) |
		      GMBUS_SLAVE_READ | GMBUS_SW_RDY);
423
	while (len) {
424
		int ret;
425 426
		u32 val, loop = 0;

427
		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
428
		if (ret)
429
			return ret;
430

431
		val = I915_READ_FW(GMBUS3);
432
		do {
R
Ramalingam C 已提交
433 434 435
			if (extra_byte_added && len == 1)
				break;

436 437 438
			*buf++ = val & 0xff;
			val >>= 8;
		} while (--len && ++loop < 4);
R
Ramalingam C 已提交
439 440 441 442

		if (burst_read && len == size - 4)
			/* Reset the override bit */
			I915_WRITE_FW(GMBUS0, gmbus0_reg);
443
	}
444 445 446 447

	return 0;
}

R
Ramalingam C 已提交
448 449 450 451 452 453 454 455 456 457
/*
 * HW spec says that 512Bytes in Burst read need special treatment.
 * But it doesn't talk about other multiple of 256Bytes. And couldn't locate
 * an I2C slave, which supports such a lengthy burst read too for experiments.
 *
 * So until things get clarified on HW support, to avoid the burst read length
 * in fold of 256Bytes except 512, max burst read length is fixed at 767Bytes.
 */
#define INTEL_GMBUS_BURST_READ_MAX_LEN		767U

458
static int
459
gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
R
Ramalingam C 已提交
460
		u32 gmbus0_reg, u32 gmbus1_index)
461 462
{
	u8 *buf = msg->buf;
463 464 465 466 467
	unsigned int rx_size = msg->len;
	unsigned int len;
	int ret;

	do {
R
Ramalingam C 已提交
468 469 470 471
		if (HAS_GMBUS_BURST_READ(dev_priv))
			len = min(rx_size, INTEL_GMBUS_BURST_READ_MAX_LEN);
		else
			len = min(rx_size, gmbus_max_xfer_size(dev_priv));
472

R
Ramalingam C 已提交
473 474
		ret = gmbus_xfer_read_chunk(dev_priv, msg->addr, buf, len,
					    gmbus0_reg, gmbus1_index);
475 476 477 478 479 480 481 482 483 484 485 486
		if (ret)
			return ret;

		rx_size -= len;
		buf += len;
	} while (rx_size != 0);

	return 0;
}

static int
gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
487 488
		       unsigned short addr, u8 *buf, unsigned int len,
		       u32 gmbus1_index)
489 490
{
	unsigned int chunk_size = len;
491 492 493
	u32 val, loop;

	val = loop = 0;
494 495 496 497
	while (len && loop < 4) {
		val |= *buf++ << (8 * loop++);
		len -= 1;
	}
498

499 500
	I915_WRITE_FW(GMBUS3, val);
	I915_WRITE_FW(GMBUS1,
501
		      gmbus1_index | GMBUS_CYCLE_WAIT |
502 503 504
		      (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
		      (addr << GMBUS_SLAVE_ADDR_SHIFT) |
		      GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
505
	while (len) {
506 507
		int ret;

508 509 510 511 512
		val = loop = 0;
		do {
			val |= *buf++ << (8 * loop);
		} while (--len && ++loop < 4);

513
		I915_WRITE_FW(GMBUS3, val);
514

515
		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
516
		if (ret)
517
			return ret;
518
	}
519 520 521 522 523

	return 0;
}

static int
524 525
gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
		 u32 gmbus1_index)
526 527 528 529 530 531 532
{
	u8 *buf = msg->buf;
	unsigned int tx_size = msg->len;
	unsigned int len;
	int ret;

	do {
533
		len = min(tx_size, gmbus_max_xfer_size(dev_priv));
534

535 536
		ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len,
					     gmbus1_index);
537 538 539 540 541 542 543
		if (ret)
			return ret;

		buf += len;
		tx_size -= len;
	} while (tx_size != 0);

544 545 546
	return 0;
}

547
/*
548 549
 * The gmbus controller can combine a 1 or 2 byte write with another read/write
 * that immediately follows it by using an "INDEX" cycle.
550 551
 */
static bool
552
gmbus_is_index_xfer(struct i2c_msg *msgs, int i, int num)
553 554
{
	return (i + 1 < num &&
555
		msgs[i].addr == msgs[i + 1].addr &&
556 557
		!(msgs[i].flags & I2C_M_RD) &&
		(msgs[i].len == 1 || msgs[i].len == 2) &&
558
		msgs[i + 1].len > 0);
559 560 561
}

static int
R
Ramalingam C 已提交
562 563
gmbus_index_xfer(struct drm_i915_private *dev_priv, struct i2c_msg *msgs,
		 u32 gmbus0_reg)
564 565 566 567 568 569 570 571 572 573 574 575 576 577
{
	u32 gmbus1_index = 0;
	u32 gmbus5 = 0;
	int ret;

	if (msgs[0].len == 2)
		gmbus5 = GMBUS_2BYTE_INDEX_EN |
			 msgs[0].buf[1] | (msgs[0].buf[0] << 8);
	if (msgs[0].len == 1)
		gmbus1_index = GMBUS_CYCLE_INDEX |
			       (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);

	/* GMBUS5 holds 16-bit index */
	if (gmbus5)
578
		I915_WRITE_FW(GMBUS5, gmbus5);
579

580
	if (msgs[1].flags & I2C_M_RD)
R
Ramalingam C 已提交
581 582
		ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus0_reg,
				      gmbus1_index);
583 584
	else
		ret = gmbus_xfer_write(dev_priv, &msgs[1], gmbus1_index);
585 586 587

	/* Clear GMBUS5 after each index transfer */
	if (gmbus5)
588
		I915_WRITE_FW(GMBUS5, 0);
589 590 591 592

	return ret;
}

593
static int
594 595
do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num,
	      u32 gmbus0_source)
596 597 598 599
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
600
	struct drm_i915_private *dev_priv = bus->dev_priv;
601
	int i = 0, inc, try = 0;
602
	int ret = 0;
603

604 605 606
	/* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
	if (IS_GEN9_LP(dev_priv))
		bxt_gmbus_clock_gating(dev_priv, false);
V
Ville Syrjälä 已提交
607
	else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_CNP(dev_priv))
608 609
		pch_gmbus_clock_gating(dev_priv, false);

610
retry:
611
	I915_WRITE_FW(GMBUS0, gmbus0_source | bus->reg0);
612

613 614
	for (; i < num; i += inc) {
		inc = 1;
615
		if (gmbus_is_index_xfer(msgs, i, num)) {
R
Ramalingam C 已提交
616 617
			ret = gmbus_index_xfer(dev_priv, &msgs[i],
					       gmbus0_source | bus->reg0);
618
			inc = 2; /* an index transmission is two msgs */
619
		} else if (msgs[i].flags & I2C_M_RD) {
R
Ramalingam C 已提交
620 621
			ret = gmbus_xfer_read(dev_priv, &msgs[i],
					      gmbus0_source | bus->reg0, 0);
622
		} else {
623
			ret = gmbus_xfer_write(dev_priv, &msgs[i], 0);
624
		}
625

626
		if (!ret)
627 628
			ret = gmbus_wait(dev_priv,
					 GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
629 630
		if (ret == -ETIMEDOUT)
			goto timeout;
631
		else if (ret)
632
			goto clear_err;
633 634
	}

635 636 637 638
	/* Generate a STOP condition on the bus. Note that gmbus can't generata
	 * a STOP on the very first cycle. To simplify the code we
	 * unconditionally generate the STOP condition with an additional gmbus
	 * cycle. */
639
	I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
640

641 642 643 644
	/* Mark the GMBUS interface as disabled after waiting for idle.
	 * We will re-enable it at the start of the next xfer,
	 * till then let it sleep.
	 */
645
	if (gmbus_wait_idle(dev_priv)) {
646
		DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
647
			 adapter->name);
648 649
		ret = -ETIMEDOUT;
	}
650
	I915_WRITE_FW(GMBUS0, 0);
651
	ret = ret ?: i;
652
	goto out;
653 654

clear_err:
655 656 657 658
	/*
	 * Wait for bus to IDLE before clearing NAK.
	 * If we clear the NAK while bus is still active, then it will stay
	 * active and the next transaction may fail.
659 660 661 662 663 664 665 666
	 *
	 * If no ACK is received during the address phase of a transaction, the
	 * adapter must report -ENXIO. It is not clear what to return if no ACK
	 * is received at other times. But we have to be careful to not return
	 * spurious -ENXIO because that will prevent i2c and drm edid functions
	 * from retrying. So return -ENXIO only when gmbus properly quiescents -
	 * timing out seems to happen when there _is_ a ddc chip present, but
	 * it's slow responding and only answers on the 2nd retry.
667
	 */
668
	ret = -ENXIO;
669
	if (gmbus_wait_idle(dev_priv)) {
670 671
		DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
			      adapter->name);
672 673
		ret = -ETIMEDOUT;
	}
674

675 676 677 678
	/* Toggle the Software Clear Interrupt bit. This has the effect
	 * of resetting the GMBUS controller and so clearing the
	 * BUS_ERROR raised by the slave's NAK.
	 */
679 680 681
	I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
	I915_WRITE_FW(GMBUS1, 0);
	I915_WRITE_FW(GMBUS0, 0);
682

683
	DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
684 685 686
			 adapter->name, msgs[i].addr,
			 (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);

687 688 689 690 691 692 693 694 695 696 697 698
	/*
	 * Passive adapters sometimes NAK the first probe. Retry the first
	 * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
	 * has retries internally. See also the retry loop in
	 * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
	 */
	if (ret == -ENXIO && i == 0 && try++ == 0) {
		DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
			      adapter->name);
		goto retry;
	}

699
	goto out;
700 701

timeout:
702 703
	DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
		      bus->adapter.name, bus->reg0 & 0xff);
704
	I915_WRITE_FW(GMBUS0, 0);
705

706 707 708 709 710
	/*
	 * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
	 * instead. Use EAGAIN to have i2c core retry.
	 */
	ret = -EAGAIN;
711

712
out:
713 714 715
	/* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
	if (IS_GEN9_LP(dev_priv))
		bxt_gmbus_clock_gating(dev_priv, true);
V
Ville Syrjälä 已提交
716
	else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_CNP(dev_priv))
717 718
		pch_gmbus_clock_gating(dev_priv, true);

719 720 721 722 723 724
	return ret;
}

static int
gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
{
725 726
	struct intel_gmbus *bus =
		container_of(adapter, struct intel_gmbus, adapter);
727
	struct drm_i915_private *dev_priv = bus->dev_priv;
728
	intel_wakeref_t wakeref;
729 730
	int ret;

731
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
732

733
	if (bus->force_bit) {
734
		ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
735 736 737
		if (ret < 0)
			bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
	} else {
738
		ret = do_gmbus_xfer(adapter, msgs, num, 0);
739 740 741
		if (ret == -EAGAIN)
			bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
	}
742

743
	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref);
744

745
	return ret;
746 747
}

748 749
int intel_gmbus_output_aksv(struct i2c_adapter *adapter)
{
750 751
	struct intel_gmbus *bus =
		container_of(adapter, struct intel_gmbus, adapter);
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u8 cmd = DRM_HDCP_DDC_AKSV;
	u8 buf[DRM_HDCP_KSV_LEN] = { 0 };
	struct i2c_msg msgs[] = {
		{
			.addr = DRM_HDCP_DDC_ADDR,
			.flags = 0,
			.len = sizeof(cmd),
			.buf = &cmd,
		},
		{
			.addr = DRM_HDCP_DDC_ADDR,
			.flags = 0,
			.len = sizeof(buf),
			.buf = buf,
		}
	};
769 770
	intel_wakeref_t wakeref;
	int ret;
771

772
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
773 774 775 776 777 778 779 780 781 782
	mutex_lock(&dev_priv->gmbus_mutex);

	/*
	 * In order to output Aksv to the receiver, use an indexed write to
	 * pass the i2c command, and tell GMBUS to use the HW-provided value
	 * instead of sourcing GMBUS3 for the data.
	 */
	ret = do_gmbus_xfer(adapter, msgs, ARRAY_SIZE(msgs), GMBUS_AKSV_SELECT);

	mutex_unlock(&dev_priv->gmbus_mutex);
783
	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref);
784 785 786 787

	return ret;
}

788 789
static u32 gmbus_func(struct i2c_adapter *adapter)
{
790 791
	return i2c_bit_algo.functionality(adapter) &
		(I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
792 793 794 795 796 797 798 799 800 801
		/* I2C_FUNC_10BIT_ADDR | */
		I2C_FUNC_SMBUS_READ_BLOCK_DATA |
		I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
}

static const struct i2c_algorithm gmbus_algorithm = {
	.master_xfer	= gmbus_xfer,
	.functionality	= gmbus_func
};

802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
static void gmbus_lock_bus(struct i2c_adapter *adapter,
			   unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_lock(&dev_priv->gmbus_mutex);
}

static int gmbus_trylock_bus(struct i2c_adapter *adapter,
			     unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	return mutex_trylock(&dev_priv->gmbus_mutex);
}

static void gmbus_unlock_bus(struct i2c_adapter *adapter,
			     unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_unlock(&dev_priv->gmbus_mutex);
}

829
static const struct i2c_lock_operations gmbus_lock_ops = {
830 831 832 833 834
	.lock_bus =    gmbus_lock_bus,
	.trylock_bus = gmbus_trylock_bus,
	.unlock_bus =  gmbus_unlock_bus,
};

J
Jesse Barnes 已提交
835
/**
836
 * intel_gmbus_setup - instantiate all Intel i2c GMBuses
837
 * @dev_priv: i915 device private
J
Jesse Barnes 已提交
838
 */
839
int intel_gmbus_setup(struct drm_i915_private *dev_priv)
840
{
D
David Weinehall 已提交
841
	struct pci_dev *pdev = dev_priv->drm.pdev;
842 843 844
	struct intel_gmbus *bus;
	unsigned int pin;
	int ret;
845

846
	if (!HAS_DISPLAY(dev_priv))
847
		return 0;
848

849
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
850
		dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
R
Rodrigo Vivi 已提交
851
	else if (!HAS_GMCH(dev_priv))
852 853 854 855 856
		/*
		 * Broxton uses the same PCH offsets for South Display Engine,
		 * even though it doesn't have a PCH.
		 */
		dev_priv->gpio_mmio_base = PCH_DISPLAY_BASE;
857

858
	mutex_init(&dev_priv->gmbus_mutex);
859
	init_waitqueue_head(&dev_priv->gmbus_wait_queue);
860

861
	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
862
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
863 864 865
			continue;

		bus = &dev_priv->gmbus[pin];
866 867 868 869

		bus->adapter.owner = THIS_MODULE;
		bus->adapter.class = I2C_CLASS_DDC;
		snprintf(bus->adapter.name,
870 871
			 sizeof(bus->adapter.name),
			 "i915 gmbus %s",
J
Jani Nikula 已提交
872
			 get_gmbus_pin(dev_priv, pin)->name);
873

D
David Weinehall 已提交
874
		bus->adapter.dev.parent = &pdev->dev;
875
		bus->dev_priv = dev_priv;
876 877

		bus->adapter.algo = &gmbus_algorithm;
878
		bus->adapter.lock_ops = &gmbus_lock_ops;
879

880 881 882 883 884 885
		/*
		 * We wish to retry with bit banging
		 * after a timed out GMBUS attempt.
		 */
		bus->adapter.retries = 1;

C
Chris Wilson 已提交
886
		/* By default use a conservative clock rate */
887
		bus->reg0 = pin | GMBUS_RATE_100KHZ;
888

D
Daniel Vetter 已提交
889
		/* gmbus seems to be broken on i830 */
890
		if (IS_I830(dev_priv))
891
			bus->force_bit = 1;
D
Daniel Vetter 已提交
892

893
		intel_gpio_setup(bus, pin);
894 895 896 897

		ret = i2c_add_adapter(&bus->adapter);
		if (ret)
			goto err;
898 899
	}

900
	intel_gmbus_reset(dev_priv);
901 902 903 904

	return 0;

err:
905
	while (pin--) {
906
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
907 908 909
			continue;

		bus = &dev_priv->gmbus[pin];
910 911 912 913 914
		i2c_del_adapter(&bus->adapter);
	}
	return ret;
}

915
struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
916
					    unsigned int pin)
917
{
918
	if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
919 920 921
		return NULL;

	return &dev_priv->gmbus[pin].adapter;
922 923
}

C
Chris Wilson 已提交
924 925 926 927
void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);

928
	bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
C
Chris Wilson 已提交
929 930 931 932 933
}

void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
934 935 936
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_lock(&dev_priv->gmbus_mutex);
C
Chris Wilson 已提交
937

938 939 940 941
	bus->force_bit += force_bit ? 1 : -1;
	DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
		      force_bit ? "en" : "dis", adapter->name,
		      bus->force_bit);
942 943

	mutex_unlock(&dev_priv->gmbus_mutex);
C
Chris Wilson 已提交
944 945
}

946 947 948 949 950 951 952 953
bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);

	return bus->force_bit;
}

void intel_gmbus_teardown(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
954
{
955 956 957 958
	struct intel_gmbus *bus;
	unsigned int pin;

	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
959
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
960
			continue;
961

962
		bus = &dev_priv->gmbus[pin];
963 964
		i2c_del_adapter(&bus->adapter);
	}
J
Jesse Barnes 已提交
965
}